blob: d4b6ae3c09b5607212e6751f642079d6a5bf191e [file] [log] [blame]
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/kvm/coproc.c:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Authors: Rusty Russell <rusty@rustcorp.com.au>
8 * Christoffer Dall <c.dall@virtualopensystems.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License, version 2, as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000023#include <linux/kvm_host.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000024#include <linux/mm.h>
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000025#include <linux/uaccess.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000026
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000027#include <asm/cacheflush.h>
28#include <asm/cputype.h>
Marc Zyngier0c557ed2014-04-24 10:24:46 +010029#include <asm/debug-monitors.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000030#include <asm/esr.h>
31#include <asm/kvm_arm.h>
Marc Zyngier9d8415d2015-10-25 19:57:11 +000032#include <asm/kvm_asm.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000033#include <asm/kvm_coproc.h>
34#include <asm/kvm_emulate.h>
35#include <asm/kvm_host.h>
36#include <asm/kvm_mmu.h>
Shannon Zhaoab946832015-06-18 16:01:53 +080037#include <asm/perf_event.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000038
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000039#include <trace/events/kvm.h>
40
41#include "sys_regs.h"
42
Alex Bennéeeef8c852015-07-07 17:30:03 +010043#include "trace.h"
44
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000045/*
46 * All of this file is extremly similar to the ARM coproc.c, but the
47 * types are different. My gut feeling is that it should be pretty
48 * easy to merge, but that would be an ABI breakage -- again. VFP
49 * would also need to be abstracted.
Marc Zyngier62a89c42013-02-07 10:32:33 +000050 *
51 * For AArch32, we only take care of what is being trapped. Anything
52 * that has to do with init and userspace access has to go via the
53 * 64bit interface.
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000054 */
55
56/* 3 bits per cache level, as per CLIDR, but non-existent caches always 0 */
57static u32 cache_levels;
58
59/* CSSELR values; used to index KVM_REG_ARM_DEMUX_ID_CCSIDR */
60#define CSSELR_MAX 12
61
62/* Which cache CCSIDR represents depends on CSSELR value. */
63static u32 get_ccsidr(u32 csselr)
64{
65 u32 ccsidr;
66
67 /* Make sure noone else changes CSSELR during this! */
68 local_irq_disable();
69 /* Put value into CSSELR */
70 asm volatile("msr csselr_el1, %x0" : : "r" (csselr));
71 isb();
72 /* Read result out of CCSIDR */
73 asm volatile("mrs %0, ccsidr_el1" : "=r" (ccsidr));
74 local_irq_enable();
75
76 return ccsidr;
77}
78
Marc Zyngier3c1e7162014-12-19 16:05:31 +000079/*
80 * See note at ARMv7 ARM B1.14.4 (TL;DR: S/W ops are not easily virtualized).
81 */
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000082static bool access_dcsw(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +030083 struct sys_reg_params *p,
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000084 const struct sys_reg_desc *r)
85{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000086 if (!p->is_write)
87 return read_from_write_only(vcpu, p);
88
Marc Zyngier3c1e7162014-12-19 16:05:31 +000089 kvm_set_way_flush(vcpu);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000090 return true;
91}
92
93/*
Marc Zyngier4d449232014-01-14 18:00:55 +000094 * Generic accessor for VM registers. Only called as long as HCR_TVM
Marc Zyngier3c1e7162014-12-19 16:05:31 +000095 * is set. If the guest enables the MMU, we stop trapping the VM
96 * sys_regs and leave it in complete control of the caches.
Marc Zyngier4d449232014-01-14 18:00:55 +000097 */
98static bool access_vm_reg(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +030099 struct sys_reg_params *p,
Marc Zyngier4d449232014-01-14 18:00:55 +0000100 const struct sys_reg_desc *r)
101{
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000102 bool was_enabled = vcpu_has_cache_enabled(vcpu);
Marc Zyngier4d449232014-01-14 18:00:55 +0000103
104 BUG_ON(!p->is_write);
105
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100106 if (!p->is_aarch32) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300107 vcpu_sys_reg(vcpu, r->reg) = p->regval;
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100108 } else {
109 if (!p->is_32bit)
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300110 vcpu_cp15_64_high(vcpu, r->reg) = upper_32_bits(p->regval);
111 vcpu_cp15_64_low(vcpu, r->reg) = lower_32_bits(p->regval);
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100112 }
Victor Kamenskyf0a3eaf2014-07-02 17:19:30 +0100113
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000114 kvm_toggle_cache(vcpu, was_enabled);
Marc Zyngier4d449232014-01-14 18:00:55 +0000115 return true;
116}
117
Andre Przywara6d52f352014-06-03 10:13:13 +0200118/*
119 * Trap handler for the GICv3 SGI generation system register.
120 * Forward the request to the VGIC emulation.
121 * The cp15_64 code makes sure this automatically works
122 * for both AArch64 and AArch32 accesses.
123 */
124static bool access_gic_sgi(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300125 struct sys_reg_params *p,
Andre Przywara6d52f352014-06-03 10:13:13 +0200126 const struct sys_reg_desc *r)
127{
Andre Przywara6d52f352014-06-03 10:13:13 +0200128 if (!p->is_write)
129 return read_from_write_only(vcpu, p);
130
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300131 vgic_v3_dispatch_sgi(vcpu, p->regval);
Andre Przywara6d52f352014-06-03 10:13:13 +0200132
133 return true;
134}
135
Marc Zyngier7609c122014-04-24 10:21:16 +0100136static bool trap_raz_wi(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300137 struct sys_reg_params *p,
Marc Zyngier7609c122014-04-24 10:21:16 +0100138 const struct sys_reg_desc *r)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000139{
140 if (p->is_write)
141 return ignore_write(vcpu, p);
142 else
143 return read_zero(vcpu, p);
144}
145
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100146static bool trap_oslsr_el1(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300147 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100148 const struct sys_reg_desc *r)
149{
150 if (p->is_write) {
151 return ignore_write(vcpu, p);
152 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300153 p->regval = (1 << 3);
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100154 return true;
155 }
156}
157
158static bool trap_dbgauthstatus_el1(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300159 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100160 const struct sys_reg_desc *r)
161{
162 if (p->is_write) {
163 return ignore_write(vcpu, p);
164 } else {
165 u32 val;
166 asm volatile("mrs %0, dbgauthstatus_el1" : "=r" (val));
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300167 p->regval = val;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100168 return true;
169 }
170}
171
172/*
173 * We want to avoid world-switching all the DBG registers all the
174 * time:
175 *
176 * - If we've touched any debug register, it is likely that we're
177 * going to touch more of them. It then makes sense to disable the
178 * traps and start doing the save/restore dance
179 * - If debug is active (DBG_MDSCR_KDE or DBG_MDSCR_MDE set), it is
180 * then mandatory to save/restore the registers, as the guest
181 * depends on them.
182 *
183 * For this, we use a DIRTY bit, indicating the guest has modified the
184 * debug registers, used as follow:
185 *
186 * On guest entry:
187 * - If the dirty bit is set (because we're coming back from trapping),
188 * disable the traps, save host registers, restore guest registers.
189 * - If debug is actively in use (DBG_MDSCR_KDE or DBG_MDSCR_MDE set),
190 * set the dirty bit, disable the traps, save host registers,
191 * restore guest registers.
192 * - Otherwise, enable the traps
193 *
194 * On guest exit:
195 * - If the dirty bit is set, save guest registers, restore host
196 * registers and clear the dirty bit. This ensure that the host can
197 * now use the debug registers.
198 */
199static bool trap_debug_regs(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300200 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100201 const struct sys_reg_desc *r)
202{
203 if (p->is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300204 vcpu_sys_reg(vcpu, r->reg) = p->regval;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100205 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
206 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300207 p->regval = vcpu_sys_reg(vcpu, r->reg);
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100208 }
209
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300210 trace_trap_reg(__func__, r->reg, p->is_write, p->regval);
Alex Bennéeeef8c852015-07-07 17:30:03 +0100211
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100212 return true;
213}
214
Alex Bennée84e690b2015-07-07 17:30:00 +0100215/*
216 * reg_to_dbg/dbg_to_reg
217 *
218 * A 32 bit write to a debug register leave top bits alone
219 * A 32 bit read from a debug register only returns the bottom bits
220 *
221 * All writes will set the KVM_ARM64_DEBUG_DIRTY flag to ensure the
222 * hyp.S code switches between host and guest values in future.
223 */
Marc Zyngier281243c2015-12-16 15:41:12 +0000224static void reg_to_dbg(struct kvm_vcpu *vcpu,
225 struct sys_reg_params *p,
226 u64 *dbg_reg)
Alex Bennée84e690b2015-07-07 17:30:00 +0100227{
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300228 u64 val = p->regval;
Alex Bennée84e690b2015-07-07 17:30:00 +0100229
230 if (p->is_32bit) {
231 val &= 0xffffffffUL;
232 val |= ((*dbg_reg >> 32) << 32);
233 }
234
235 *dbg_reg = val;
236 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
237}
238
Marc Zyngier281243c2015-12-16 15:41:12 +0000239static void dbg_to_reg(struct kvm_vcpu *vcpu,
240 struct sys_reg_params *p,
241 u64 *dbg_reg)
Alex Bennée84e690b2015-07-07 17:30:00 +0100242{
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300243 p->regval = *dbg_reg;
Alex Bennée84e690b2015-07-07 17:30:00 +0100244 if (p->is_32bit)
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300245 p->regval &= 0xffffffffUL;
Alex Bennée84e690b2015-07-07 17:30:00 +0100246}
247
Marc Zyngier281243c2015-12-16 15:41:12 +0000248static bool trap_bvr(struct kvm_vcpu *vcpu,
249 struct sys_reg_params *p,
250 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100251{
252 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
253
254 if (p->is_write)
255 reg_to_dbg(vcpu, p, dbg_reg);
256 else
257 dbg_to_reg(vcpu, p, dbg_reg);
258
Alex Bennéeeef8c852015-07-07 17:30:03 +0100259 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
260
Alex Bennée84e690b2015-07-07 17:30:00 +0100261 return true;
262}
263
264static int set_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
265 const struct kvm_one_reg *reg, void __user *uaddr)
266{
267 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
268
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100269 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100270 return -EFAULT;
271 return 0;
272}
273
274static int get_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
275 const struct kvm_one_reg *reg, void __user *uaddr)
276{
277 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
278
279 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
280 return -EFAULT;
281 return 0;
282}
283
Marc Zyngier281243c2015-12-16 15:41:12 +0000284static void reset_bvr(struct kvm_vcpu *vcpu,
285 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100286{
287 vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg] = rd->val;
288}
289
Marc Zyngier281243c2015-12-16 15:41:12 +0000290static bool trap_bcr(struct kvm_vcpu *vcpu,
291 struct sys_reg_params *p,
292 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100293{
294 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
295
296 if (p->is_write)
297 reg_to_dbg(vcpu, p, dbg_reg);
298 else
299 dbg_to_reg(vcpu, p, dbg_reg);
300
Alex Bennéeeef8c852015-07-07 17:30:03 +0100301 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
302
Alex Bennée84e690b2015-07-07 17:30:00 +0100303 return true;
304}
305
306static int set_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
307 const struct kvm_one_reg *reg, void __user *uaddr)
308{
309 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
310
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100311 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100312 return -EFAULT;
313
314 return 0;
315}
316
317static int get_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
318 const struct kvm_one_reg *reg, void __user *uaddr)
319{
320 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
321
322 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
323 return -EFAULT;
324 return 0;
325}
326
Marc Zyngier281243c2015-12-16 15:41:12 +0000327static void reset_bcr(struct kvm_vcpu *vcpu,
328 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100329{
330 vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg] = rd->val;
331}
332
Marc Zyngier281243c2015-12-16 15:41:12 +0000333static bool trap_wvr(struct kvm_vcpu *vcpu,
334 struct sys_reg_params *p,
335 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100336{
337 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
338
339 if (p->is_write)
340 reg_to_dbg(vcpu, p, dbg_reg);
341 else
342 dbg_to_reg(vcpu, p, dbg_reg);
343
Alex Bennéeeef8c852015-07-07 17:30:03 +0100344 trace_trap_reg(__func__, rd->reg, p->is_write,
345 vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg]);
346
Alex Bennée84e690b2015-07-07 17:30:00 +0100347 return true;
348}
349
350static int set_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
351 const struct kvm_one_reg *reg, void __user *uaddr)
352{
353 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
354
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100355 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100356 return -EFAULT;
357 return 0;
358}
359
360static int get_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
361 const struct kvm_one_reg *reg, void __user *uaddr)
362{
363 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
364
365 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
366 return -EFAULT;
367 return 0;
368}
369
Marc Zyngier281243c2015-12-16 15:41:12 +0000370static void reset_wvr(struct kvm_vcpu *vcpu,
371 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100372{
373 vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg] = rd->val;
374}
375
Marc Zyngier281243c2015-12-16 15:41:12 +0000376static bool trap_wcr(struct kvm_vcpu *vcpu,
377 struct sys_reg_params *p,
378 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100379{
380 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
381
382 if (p->is_write)
383 reg_to_dbg(vcpu, p, dbg_reg);
384 else
385 dbg_to_reg(vcpu, p, dbg_reg);
386
Alex Bennéeeef8c852015-07-07 17:30:03 +0100387 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
388
Alex Bennée84e690b2015-07-07 17:30:00 +0100389 return true;
390}
391
392static int set_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
393 const struct kvm_one_reg *reg, void __user *uaddr)
394{
395 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
396
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100397 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100398 return -EFAULT;
399 return 0;
400}
401
402static int get_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
403 const struct kvm_one_reg *reg, void __user *uaddr)
404{
405 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
406
407 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
408 return -EFAULT;
409 return 0;
410}
411
Marc Zyngier281243c2015-12-16 15:41:12 +0000412static void reset_wcr(struct kvm_vcpu *vcpu,
413 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100414{
415 vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg] = rd->val;
416}
417
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000418static void reset_amair_el1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
419{
420 u64 amair;
421
422 asm volatile("mrs %0, amair_el1\n" : "=r" (amair));
423 vcpu_sys_reg(vcpu, AMAIR_EL1) = amair;
424}
425
426static void reset_mpidr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
427{
Andre Przywara4429fc62014-06-02 15:37:13 +0200428 u64 mpidr;
429
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000430 /*
Andre Przywara4429fc62014-06-02 15:37:13 +0200431 * Map the vcpu_id into the first three affinity level fields of
432 * the MPIDR. We limit the number of VCPUs in level 0 due to a
433 * limitation to 16 CPUs in that level in the ICC_SGIxR registers
434 * of the GICv3 to be able to address each CPU directly when
435 * sending IPIs.
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000436 */
Andre Przywara4429fc62014-06-02 15:37:13 +0200437 mpidr = (vcpu->vcpu_id & 0x0f) << MPIDR_LEVEL_SHIFT(0);
438 mpidr |= ((vcpu->vcpu_id >> 4) & 0xff) << MPIDR_LEVEL_SHIFT(1);
439 mpidr |= ((vcpu->vcpu_id >> 12) & 0xff) << MPIDR_LEVEL_SHIFT(2);
440 vcpu_sys_reg(vcpu, MPIDR_EL1) = (1ULL << 31) | mpidr;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000441}
442
Shannon Zhaoab946832015-06-18 16:01:53 +0800443static void reset_pmcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
444{
445 u64 pmcr, val;
446
447 asm volatile("mrs %0, pmcr_el0\n" : "=r" (pmcr));
448 /* Writable bits of PMCR_EL0 (ARMV8_PMU_PMCR_MASK) is reset to UNKNOWN
449 * except PMCR.E resetting to zero.
450 */
451 val = ((pmcr & ~ARMV8_PMU_PMCR_MASK)
452 | (ARMV8_PMU_PMCR_MASK & 0xdecafbad)) & (~ARMV8_PMU_PMCR_E);
453 vcpu_sys_reg(vcpu, PMCR_EL0) = val;
454}
455
456static bool access_pmcr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
457 const struct sys_reg_desc *r)
458{
459 u64 val;
460
461 if (!kvm_arm_pmu_v3_ready(vcpu))
462 return trap_raz_wi(vcpu, p, r);
463
464 if (p->is_write) {
465 /* Only update writeable bits of PMCR */
466 val = vcpu_sys_reg(vcpu, PMCR_EL0);
467 val &= ~ARMV8_PMU_PMCR_MASK;
468 val |= p->regval & ARMV8_PMU_PMCR_MASK;
469 vcpu_sys_reg(vcpu, PMCR_EL0) = val;
470 } else {
471 /* PMCR.P & PMCR.C are RAZ */
472 val = vcpu_sys_reg(vcpu, PMCR_EL0)
473 & ~(ARMV8_PMU_PMCR_P | ARMV8_PMU_PMCR_C);
474 p->regval = val;
475 }
476
477 return true;
478}
479
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800480static bool access_pmselr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
481 const struct sys_reg_desc *r)
482{
483 if (!kvm_arm_pmu_v3_ready(vcpu))
484 return trap_raz_wi(vcpu, p, r);
485
486 if (p->is_write)
487 vcpu_sys_reg(vcpu, PMSELR_EL0) = p->regval;
488 else
489 /* return PMSELR.SEL field */
490 p->regval = vcpu_sys_reg(vcpu, PMSELR_EL0)
491 & ARMV8_PMU_COUNTER_MASK;
492
493 return true;
494}
495
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800496static bool access_pmceid(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
497 const struct sys_reg_desc *r)
498{
499 u64 pmceid;
500
501 if (!kvm_arm_pmu_v3_ready(vcpu))
502 return trap_raz_wi(vcpu, p, r);
503
504 BUG_ON(p->is_write);
505
506 if (!(p->Op2 & 1))
507 asm volatile("mrs %0, pmceid0_el0\n" : "=r" (pmceid));
508 else
509 asm volatile("mrs %0, pmceid1_el0\n" : "=r" (pmceid));
510
511 p->regval = pmceid;
512
513 return true;
514}
515
Shannon Zhao051ff582015-12-08 15:29:06 +0800516static bool pmu_counter_idx_valid(struct kvm_vcpu *vcpu, u64 idx)
517{
518 u64 pmcr, val;
519
520 pmcr = vcpu_sys_reg(vcpu, PMCR_EL0);
521 val = (pmcr >> ARMV8_PMU_PMCR_N_SHIFT) & ARMV8_PMU_PMCR_N_MASK;
522 if (idx >= val && idx != ARMV8_PMU_CYCLE_IDX)
523 return false;
524
525 return true;
526}
527
528static bool access_pmu_evcntr(struct kvm_vcpu *vcpu,
529 struct sys_reg_params *p,
530 const struct sys_reg_desc *r)
531{
532 u64 idx;
533
534 if (!kvm_arm_pmu_v3_ready(vcpu))
535 return trap_raz_wi(vcpu, p, r);
536
537 if (r->CRn == 9 && r->CRm == 13) {
538 if (r->Op2 == 2) {
539 /* PMXEVCNTR_EL0 */
540 idx = vcpu_sys_reg(vcpu, PMSELR_EL0)
541 & ARMV8_PMU_COUNTER_MASK;
542 } else if (r->Op2 == 0) {
543 /* PMCCNTR_EL0 */
544 idx = ARMV8_PMU_CYCLE_IDX;
545 } else {
546 BUG();
547 }
548 } else if (r->CRn == 14 && (r->CRm & 12) == 8) {
549 /* PMEVCNTRn_EL0 */
550 idx = ((r->CRm & 3) << 3) | (r->Op2 & 7);
551 } else {
552 BUG();
553 }
554
555 if (!pmu_counter_idx_valid(vcpu, idx))
556 return false;
557
558 if (p->is_write)
559 kvm_pmu_set_counter_value(vcpu, idx, p->regval);
560 else
561 p->regval = kvm_pmu_get_counter_value(vcpu, idx);
562
563 return true;
564}
565
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800566static bool access_pmcnten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
567 const struct sys_reg_desc *r)
568{
569 u64 val, mask;
570
571 if (!kvm_arm_pmu_v3_ready(vcpu))
572 return trap_raz_wi(vcpu, p, r);
573
574 mask = kvm_pmu_valid_counter_mask(vcpu);
575 if (p->is_write) {
576 val = p->regval & mask;
577 if (r->Op2 & 0x1) {
578 /* accessing PMCNTENSET_EL0 */
579 vcpu_sys_reg(vcpu, PMCNTENSET_EL0) |= val;
580 kvm_pmu_enable_counter(vcpu, val);
581 } else {
582 /* accessing PMCNTENCLR_EL0 */
583 vcpu_sys_reg(vcpu, PMCNTENSET_EL0) &= ~val;
584 kvm_pmu_disable_counter(vcpu, val);
585 }
586 } else {
587 p->regval = vcpu_sys_reg(vcpu, PMCNTENSET_EL0) & mask;
588 }
589
590 return true;
591}
592
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100593/* Silly macro to expand the DBG{BCR,BVR,WVR,WCR}n_EL1 registers in one go */
594#define DBG_BCR_BVR_WCR_WVR_EL1(n) \
595 /* DBGBVRn_EL1 */ \
596 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b100), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100597 trap_bvr, reset_bvr, n, 0, get_bvr, set_bvr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100598 /* DBGBCRn_EL1 */ \
599 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b101), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100600 trap_bcr, reset_bcr, n, 0, get_bcr, set_bcr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100601 /* DBGWVRn_EL1 */ \
602 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b110), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100603 trap_wvr, reset_wvr, n, 0, get_wvr, set_wvr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100604 /* DBGWCRn_EL1 */ \
605 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b111), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100606 trap_wcr, reset_wcr, n, 0, get_wcr, set_wcr }
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100607
Shannon Zhao051ff582015-12-08 15:29:06 +0800608/* Macro to expand the PMEVCNTRn_EL0 register */
609#define PMU_PMEVCNTR_EL0(n) \
610 /* PMEVCNTRn_EL0 */ \
611 { Op0(0b11), Op1(0b011), CRn(0b1110), \
612 CRm((0b1000 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
613 access_pmu_evcntr, reset_unknown, (PMEVCNTR0_EL0 + n), }
614
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000615/*
616 * Architected system registers.
617 * Important: Must be sorted ascending by Op0, Op1, CRn, CRm, Op2
Marc Zyngier7609c122014-04-24 10:21:16 +0100618 *
619 * We could trap ID_DFR0 and tell the guest we don't support performance
620 * monitoring. Unfortunately the patch to make the kernel check ID_DFR0 was
621 * NAKed, so it will read the PMCR anyway.
622 *
623 * Therefore we tell the guest we have 0 counters. Unfortunately, we
624 * must always support PMCCNTR (the cycle counter): we just RAZ/WI for
625 * all PM registers, which doesn't crash the guest kernel at least.
626 *
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100627 * Debug handling: We do trap most, if not all debug related system
628 * registers. The implementation is good enough to ensure that a guest
629 * can use these with minimal performance degradation. The drawback is
630 * that we don't implement any of the external debug, none of the
631 * OSlock protocol. This should be revisited if we ever encounter a
632 * more demanding guest...
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000633 */
634static const struct sys_reg_desc sys_reg_descs[] = {
635 /* DC ISW */
636 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b0110), Op2(0b010),
637 access_dcsw },
638 /* DC CSW */
639 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b1010), Op2(0b010),
640 access_dcsw },
641 /* DC CISW */
642 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b1110), Op2(0b010),
643 access_dcsw },
644
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100645 DBG_BCR_BVR_WCR_WVR_EL1(0),
646 DBG_BCR_BVR_WCR_WVR_EL1(1),
647 /* MDCCINT_EL1 */
648 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b000),
649 trap_debug_regs, reset_val, MDCCINT_EL1, 0 },
650 /* MDSCR_EL1 */
651 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b010),
652 trap_debug_regs, reset_val, MDSCR_EL1, 0 },
653 DBG_BCR_BVR_WCR_WVR_EL1(2),
654 DBG_BCR_BVR_WCR_WVR_EL1(3),
655 DBG_BCR_BVR_WCR_WVR_EL1(4),
656 DBG_BCR_BVR_WCR_WVR_EL1(5),
657 DBG_BCR_BVR_WCR_WVR_EL1(6),
658 DBG_BCR_BVR_WCR_WVR_EL1(7),
659 DBG_BCR_BVR_WCR_WVR_EL1(8),
660 DBG_BCR_BVR_WCR_WVR_EL1(9),
661 DBG_BCR_BVR_WCR_WVR_EL1(10),
662 DBG_BCR_BVR_WCR_WVR_EL1(11),
663 DBG_BCR_BVR_WCR_WVR_EL1(12),
664 DBG_BCR_BVR_WCR_WVR_EL1(13),
665 DBG_BCR_BVR_WCR_WVR_EL1(14),
666 DBG_BCR_BVR_WCR_WVR_EL1(15),
667
668 /* MDRAR_EL1 */
669 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b000),
670 trap_raz_wi },
671 /* OSLAR_EL1 */
672 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b100),
673 trap_raz_wi },
674 /* OSLSR_EL1 */
675 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0001), Op2(0b100),
676 trap_oslsr_el1 },
677 /* OSDLR_EL1 */
678 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0011), Op2(0b100),
679 trap_raz_wi },
680 /* DBGPRCR_EL1 */
681 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0100), Op2(0b100),
682 trap_raz_wi },
683 /* DBGCLAIMSET_EL1 */
684 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1000), Op2(0b110),
685 trap_raz_wi },
686 /* DBGCLAIMCLR_EL1 */
687 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1001), Op2(0b110),
688 trap_raz_wi },
689 /* DBGAUTHSTATUS_EL1 */
690 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1110), Op2(0b110),
691 trap_dbgauthstatus_el1 },
692
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100693 /* MDCCSR_EL1 */
694 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0001), Op2(0b000),
695 trap_raz_wi },
696 /* DBGDTR_EL0 */
697 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0100), Op2(0b000),
698 trap_raz_wi },
699 /* DBGDTR[TR]X_EL0 */
700 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0101), Op2(0b000),
701 trap_raz_wi },
702
Marc Zyngier62a89c42013-02-07 10:32:33 +0000703 /* DBGVCR32_EL2 */
704 { Op0(0b10), Op1(0b100), CRn(0b0000), CRm(0b0111), Op2(0b000),
705 NULL, reset_val, DBGVCR32_EL2, 0 },
706
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000707 /* MPIDR_EL1 */
708 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b101),
709 NULL, reset_mpidr, MPIDR_EL1 },
710 /* SCTLR_EL1 */
711 { Op0(0b11), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b000),
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000712 access_vm_reg, reset_val, SCTLR_EL1, 0x00C50078 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000713 /* CPACR_EL1 */
714 { Op0(0b11), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b010),
715 NULL, reset_val, CPACR_EL1, 0 },
716 /* TTBR0_EL1 */
717 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000718 access_vm_reg, reset_unknown, TTBR0_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000719 /* TTBR1_EL1 */
720 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000721 access_vm_reg, reset_unknown, TTBR1_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000722 /* TCR_EL1 */
723 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b010),
Marc Zyngier4d449232014-01-14 18:00:55 +0000724 access_vm_reg, reset_val, TCR_EL1, 0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000725
726 /* AFSR0_EL1 */
727 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0001), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000728 access_vm_reg, reset_unknown, AFSR0_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000729 /* AFSR1_EL1 */
730 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0001), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000731 access_vm_reg, reset_unknown, AFSR1_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000732 /* ESR_EL1 */
733 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0010), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000734 access_vm_reg, reset_unknown, ESR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000735 /* FAR_EL1 */
736 { Op0(0b11), Op1(0b000), CRn(0b0110), CRm(0b0000), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000737 access_vm_reg, reset_unknown, FAR_EL1 },
Marc Zyngier1bbd8052013-06-07 11:02:34 +0100738 /* PAR_EL1 */
739 { Op0(0b11), Op1(0b000), CRn(0b0111), CRm(0b0100), Op2(0b000),
740 NULL, reset_unknown, PAR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000741
742 /* PMINTENSET_EL1 */
743 { Op0(0b11), Op1(0b000), CRn(0b1001), CRm(0b1110), Op2(0b001),
Marc Zyngier7609c122014-04-24 10:21:16 +0100744 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000745 /* PMINTENCLR_EL1 */
746 { Op0(0b11), Op1(0b000), CRn(0b1001), CRm(0b1110), Op2(0b010),
Marc Zyngier7609c122014-04-24 10:21:16 +0100747 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000748
749 /* MAIR_EL1 */
750 { Op0(0b11), Op1(0b000), CRn(0b1010), CRm(0b0010), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000751 access_vm_reg, reset_unknown, MAIR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000752 /* AMAIR_EL1 */
753 { Op0(0b11), Op1(0b000), CRn(0b1010), CRm(0b0011), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000754 access_vm_reg, reset_amair_el1, AMAIR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000755
756 /* VBAR_EL1 */
757 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b0000), Op2(0b000),
758 NULL, reset_val, VBAR_EL1, 0 },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +0000759
Andre Przywara6d52f352014-06-03 10:13:13 +0200760 /* ICC_SGI1R_EL1 */
761 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b1011), Op2(0b101),
762 access_gic_sgi },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +0000763 /* ICC_SRE_EL1 */
764 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b1100), Op2(0b101),
765 trap_raz_wi },
766
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000767 /* CONTEXTIDR_EL1 */
768 { Op0(0b11), Op1(0b000), CRn(0b1101), CRm(0b0000), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000769 access_vm_reg, reset_val, CONTEXTIDR_EL1, 0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000770 /* TPIDR_EL1 */
771 { Op0(0b11), Op1(0b000), CRn(0b1101), CRm(0b0000), Op2(0b100),
772 NULL, reset_unknown, TPIDR_EL1 },
773
774 /* CNTKCTL_EL1 */
775 { Op0(0b11), Op1(0b000), CRn(0b1110), CRm(0b0001), Op2(0b000),
776 NULL, reset_val, CNTKCTL_EL1, 0},
777
778 /* CSSELR_EL1 */
779 { Op0(0b11), Op1(0b010), CRn(0b0000), CRm(0b0000), Op2(0b000),
780 NULL, reset_unknown, CSSELR_EL1 },
781
782 /* PMCR_EL0 */
783 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b000),
Shannon Zhaoab946832015-06-18 16:01:53 +0800784 access_pmcr, reset_pmcr, },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000785 /* PMCNTENSET_EL0 */
786 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b001),
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800787 access_pmcnten, reset_unknown, PMCNTENSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000788 /* PMCNTENCLR_EL0 */
789 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b010),
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800790 access_pmcnten, NULL, PMCNTENSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000791 /* PMOVSCLR_EL0 */
792 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b011),
Marc Zyngier7609c122014-04-24 10:21:16 +0100793 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000794 /* PMSWINC_EL0 */
795 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b100),
Marc Zyngier7609c122014-04-24 10:21:16 +0100796 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000797 /* PMSELR_EL0 */
798 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b101),
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800799 access_pmselr, reset_unknown, PMSELR_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000800 /* PMCEID0_EL0 */
801 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b110),
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800802 access_pmceid },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000803 /* PMCEID1_EL0 */
804 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b111),
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800805 access_pmceid },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000806 /* PMCCNTR_EL0 */
807 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b000),
Shannon Zhao051ff582015-12-08 15:29:06 +0800808 access_pmu_evcntr, reset_unknown, PMCCNTR_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000809 /* PMXEVTYPER_EL0 */
810 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b001),
Marc Zyngier7609c122014-04-24 10:21:16 +0100811 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000812 /* PMXEVCNTR_EL0 */
813 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b010),
Shannon Zhao051ff582015-12-08 15:29:06 +0800814 access_pmu_evcntr },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000815 /* PMUSERENR_EL0 */
816 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1110), Op2(0b000),
Marc Zyngier7609c122014-04-24 10:21:16 +0100817 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000818 /* PMOVSSET_EL0 */
819 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1110), Op2(0b011),
Marc Zyngier7609c122014-04-24 10:21:16 +0100820 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000821
822 /* TPIDR_EL0 */
823 { Op0(0b11), Op1(0b011), CRn(0b1101), CRm(0b0000), Op2(0b010),
824 NULL, reset_unknown, TPIDR_EL0 },
825 /* TPIDRRO_EL0 */
826 { Op0(0b11), Op1(0b011), CRn(0b1101), CRm(0b0000), Op2(0b011),
827 NULL, reset_unknown, TPIDRRO_EL0 },
Marc Zyngier62a89c42013-02-07 10:32:33 +0000828
Shannon Zhao051ff582015-12-08 15:29:06 +0800829 /* PMEVCNTRn_EL0 */
830 PMU_PMEVCNTR_EL0(0),
831 PMU_PMEVCNTR_EL0(1),
832 PMU_PMEVCNTR_EL0(2),
833 PMU_PMEVCNTR_EL0(3),
834 PMU_PMEVCNTR_EL0(4),
835 PMU_PMEVCNTR_EL0(5),
836 PMU_PMEVCNTR_EL0(6),
837 PMU_PMEVCNTR_EL0(7),
838 PMU_PMEVCNTR_EL0(8),
839 PMU_PMEVCNTR_EL0(9),
840 PMU_PMEVCNTR_EL0(10),
841 PMU_PMEVCNTR_EL0(11),
842 PMU_PMEVCNTR_EL0(12),
843 PMU_PMEVCNTR_EL0(13),
844 PMU_PMEVCNTR_EL0(14),
845 PMU_PMEVCNTR_EL0(15),
846 PMU_PMEVCNTR_EL0(16),
847 PMU_PMEVCNTR_EL0(17),
848 PMU_PMEVCNTR_EL0(18),
849 PMU_PMEVCNTR_EL0(19),
850 PMU_PMEVCNTR_EL0(20),
851 PMU_PMEVCNTR_EL0(21),
852 PMU_PMEVCNTR_EL0(22),
853 PMU_PMEVCNTR_EL0(23),
854 PMU_PMEVCNTR_EL0(24),
855 PMU_PMEVCNTR_EL0(25),
856 PMU_PMEVCNTR_EL0(26),
857 PMU_PMEVCNTR_EL0(27),
858 PMU_PMEVCNTR_EL0(28),
859 PMU_PMEVCNTR_EL0(29),
860 PMU_PMEVCNTR_EL0(30),
861
Marc Zyngier62a89c42013-02-07 10:32:33 +0000862 /* DACR32_EL2 */
863 { Op0(0b11), Op1(0b100), CRn(0b0011), CRm(0b0000), Op2(0b000),
864 NULL, reset_unknown, DACR32_EL2 },
865 /* IFSR32_EL2 */
866 { Op0(0b11), Op1(0b100), CRn(0b0101), CRm(0b0000), Op2(0b001),
867 NULL, reset_unknown, IFSR32_EL2 },
868 /* FPEXC32_EL2 */
869 { Op0(0b11), Op1(0b100), CRn(0b0101), CRm(0b0011), Op2(0b000),
870 NULL, reset_val, FPEXC32_EL2, 0x70 },
871};
872
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100873static bool trap_dbgidr(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300874 struct sys_reg_params *p,
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100875 const struct sys_reg_desc *r)
876{
877 if (p->is_write) {
878 return ignore_write(vcpu, p);
879 } else {
Suzuki K. Poulose4db8e5e2015-10-19 14:24:55 +0100880 u64 dfr = read_system_reg(SYS_ID_AA64DFR0_EL1);
881 u64 pfr = read_system_reg(SYS_ID_AA64PFR0_EL1);
882 u32 el3 = !!cpuid_feature_extract_field(pfr, ID_AA64PFR0_EL3_SHIFT);
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100883
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300884 p->regval = ((((dfr >> ID_AA64DFR0_WRPS_SHIFT) & 0xf) << 28) |
885 (((dfr >> ID_AA64DFR0_BRPS_SHIFT) & 0xf) << 24) |
886 (((dfr >> ID_AA64DFR0_CTX_CMPS_SHIFT) & 0xf) << 20)
887 | (6 << 16) | (el3 << 14) | (el3 << 12));
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100888 return true;
889 }
890}
891
892static bool trap_debug32(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300893 struct sys_reg_params *p,
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100894 const struct sys_reg_desc *r)
895{
896 if (p->is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300897 vcpu_cp14(vcpu, r->reg) = p->regval;
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100898 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
899 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300900 p->regval = vcpu_cp14(vcpu, r->reg);
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100901 }
902
903 return true;
904}
905
Alex Bennée84e690b2015-07-07 17:30:00 +0100906/* AArch32 debug register mappings
907 *
908 * AArch32 DBGBVRn is mapped to DBGBVRn_EL1[31:0]
909 * AArch32 DBGBXVRn is mapped to DBGBVRn_EL1[63:32]
910 *
911 * All control registers and watchpoint value registers are mapped to
912 * the lower 32 bits of their AArch64 equivalents. We share the trap
913 * handlers with the above AArch64 code which checks what mode the
914 * system is in.
915 */
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100916
Marc Zyngier281243c2015-12-16 15:41:12 +0000917static bool trap_xvr(struct kvm_vcpu *vcpu,
918 struct sys_reg_params *p,
919 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100920{
921 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
922
923 if (p->is_write) {
924 u64 val = *dbg_reg;
925
926 val &= 0xffffffffUL;
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300927 val |= p->regval << 32;
Alex Bennée84e690b2015-07-07 17:30:00 +0100928 *dbg_reg = val;
929
930 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
931 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300932 p->regval = *dbg_reg >> 32;
Alex Bennée84e690b2015-07-07 17:30:00 +0100933 }
934
Alex Bennéeeef8c852015-07-07 17:30:03 +0100935 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
936
Alex Bennée84e690b2015-07-07 17:30:00 +0100937 return true;
938}
939
940#define DBG_BCR_BVR_WCR_WVR(n) \
941 /* DBGBVRn */ \
942 { Op1( 0), CRn( 0), CRm((n)), Op2( 4), trap_bvr, NULL, n }, \
943 /* DBGBCRn */ \
944 { Op1( 0), CRn( 0), CRm((n)), Op2( 5), trap_bcr, NULL, n }, \
945 /* DBGWVRn */ \
946 { Op1( 0), CRn( 0), CRm((n)), Op2( 6), trap_wvr, NULL, n }, \
947 /* DBGWCRn */ \
948 { Op1( 0), CRn( 0), CRm((n)), Op2( 7), trap_wcr, NULL, n }
949
950#define DBGBXVR(n) \
951 { Op1( 0), CRn( 1), CRm((n)), Op2( 1), trap_xvr, NULL, n }
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100952
953/*
954 * Trapped cp14 registers. We generally ignore most of the external
955 * debug, on the principle that they don't really make sense to a
Alex Bennée84e690b2015-07-07 17:30:00 +0100956 * guest. Revisit this one day, would this principle change.
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100957 */
Marc Zyngier72564012014-04-24 10:27:13 +0100958static const struct sys_reg_desc cp14_regs[] = {
Marc Zyngierbdfb4b32014-04-24 10:31:37 +0100959 /* DBGIDR */
960 { Op1( 0), CRn( 0), CRm( 0), Op2( 0), trap_dbgidr },
961 /* DBGDTRRXext */
962 { Op1( 0), CRn( 0), CRm( 0), Op2( 2), trap_raz_wi },
963
964 DBG_BCR_BVR_WCR_WVR(0),
965 /* DBGDSCRint */
966 { Op1( 0), CRn( 0), CRm( 1), Op2( 0), trap_raz_wi },
967 DBG_BCR_BVR_WCR_WVR(1),
968 /* DBGDCCINT */
969 { Op1( 0), CRn( 0), CRm( 2), Op2( 0), trap_debug32 },
970 /* DBGDSCRext */
971 { Op1( 0), CRn( 0), CRm( 2), Op2( 2), trap_debug32 },
972 DBG_BCR_BVR_WCR_WVR(2),
973 /* DBGDTR[RT]Xint */
974 { Op1( 0), CRn( 0), CRm( 3), Op2( 0), trap_raz_wi },
975 /* DBGDTR[RT]Xext */
976 { Op1( 0), CRn( 0), CRm( 3), Op2( 2), trap_raz_wi },
977 DBG_BCR_BVR_WCR_WVR(3),
978 DBG_BCR_BVR_WCR_WVR(4),
979 DBG_BCR_BVR_WCR_WVR(5),
980 /* DBGWFAR */
981 { Op1( 0), CRn( 0), CRm( 6), Op2( 0), trap_raz_wi },
982 /* DBGOSECCR */
983 { Op1( 0), CRn( 0), CRm( 6), Op2( 2), trap_raz_wi },
984 DBG_BCR_BVR_WCR_WVR(6),
985 /* DBGVCR */
986 { Op1( 0), CRn( 0), CRm( 7), Op2( 0), trap_debug32 },
987 DBG_BCR_BVR_WCR_WVR(7),
988 DBG_BCR_BVR_WCR_WVR(8),
989 DBG_BCR_BVR_WCR_WVR(9),
990 DBG_BCR_BVR_WCR_WVR(10),
991 DBG_BCR_BVR_WCR_WVR(11),
992 DBG_BCR_BVR_WCR_WVR(12),
993 DBG_BCR_BVR_WCR_WVR(13),
994 DBG_BCR_BVR_WCR_WVR(14),
995 DBG_BCR_BVR_WCR_WVR(15),
996
997 /* DBGDRAR (32bit) */
998 { Op1( 0), CRn( 1), CRm( 0), Op2( 0), trap_raz_wi },
999
1000 DBGBXVR(0),
1001 /* DBGOSLAR */
1002 { Op1( 0), CRn( 1), CRm( 0), Op2( 4), trap_raz_wi },
1003 DBGBXVR(1),
1004 /* DBGOSLSR */
1005 { Op1( 0), CRn( 1), CRm( 1), Op2( 4), trap_oslsr_el1 },
1006 DBGBXVR(2),
1007 DBGBXVR(3),
1008 /* DBGOSDLR */
1009 { Op1( 0), CRn( 1), CRm( 3), Op2( 4), trap_raz_wi },
1010 DBGBXVR(4),
1011 /* DBGPRCR */
1012 { Op1( 0), CRn( 1), CRm( 4), Op2( 4), trap_raz_wi },
1013 DBGBXVR(5),
1014 DBGBXVR(6),
1015 DBGBXVR(7),
1016 DBGBXVR(8),
1017 DBGBXVR(9),
1018 DBGBXVR(10),
1019 DBGBXVR(11),
1020 DBGBXVR(12),
1021 DBGBXVR(13),
1022 DBGBXVR(14),
1023 DBGBXVR(15),
1024
1025 /* DBGDSAR (32bit) */
1026 { Op1( 0), CRn( 2), CRm( 0), Op2( 0), trap_raz_wi },
1027
1028 /* DBGDEVID2 */
1029 { Op1( 0), CRn( 7), CRm( 0), Op2( 7), trap_raz_wi },
1030 /* DBGDEVID1 */
1031 { Op1( 0), CRn( 7), CRm( 1), Op2( 7), trap_raz_wi },
1032 /* DBGDEVID */
1033 { Op1( 0), CRn( 7), CRm( 2), Op2( 7), trap_raz_wi },
1034 /* DBGCLAIMSET */
1035 { Op1( 0), CRn( 7), CRm( 8), Op2( 6), trap_raz_wi },
1036 /* DBGCLAIMCLR */
1037 { Op1( 0), CRn( 7), CRm( 9), Op2( 6), trap_raz_wi },
1038 /* DBGAUTHSTATUS */
1039 { Op1( 0), CRn( 7), CRm(14), Op2( 6), trap_dbgauthstatus_el1 },
Marc Zyngier72564012014-04-24 10:27:13 +01001040};
1041
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001042/* Trapped cp14 64bit registers */
1043static const struct sys_reg_desc cp14_64_regs[] = {
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001044 /* DBGDRAR (64bit) */
1045 { Op1( 0), CRm( 1), .access = trap_raz_wi },
1046
1047 /* DBGDSAR (64bit) */
1048 { Op1( 0), CRm( 2), .access = trap_raz_wi },
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001049};
1050
Shannon Zhao051ff582015-12-08 15:29:06 +08001051/* Macro to expand the PMEVCNTRn register */
1052#define PMU_PMEVCNTR(n) \
1053 /* PMEVCNTRn */ \
1054 { Op1(0), CRn(0b1110), \
1055 CRm((0b1000 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
1056 access_pmu_evcntr }
1057
Marc Zyngier4d449232014-01-14 18:00:55 +00001058/*
1059 * Trapped cp15 registers. TTBR0/TTBR1 get a double encoding,
1060 * depending on the way they are accessed (as a 32bit or a 64bit
1061 * register).
1062 */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001063static const struct sys_reg_desc cp15_regs[] = {
Andre Przywara6d52f352014-06-03 10:13:13 +02001064 { Op1( 0), CRn( 0), CRm(12), Op2( 0), access_gic_sgi },
1065
Marc Zyngier3c1e7162014-12-19 16:05:31 +00001066 { Op1( 0), CRn( 1), CRm( 0), Op2( 0), access_vm_reg, NULL, c1_SCTLR },
Marc Zyngier4d449232014-01-14 18:00:55 +00001067 { Op1( 0), CRn( 2), CRm( 0), Op2( 0), access_vm_reg, NULL, c2_TTBR0 },
1068 { Op1( 0), CRn( 2), CRm( 0), Op2( 1), access_vm_reg, NULL, c2_TTBR1 },
1069 { Op1( 0), CRn( 2), CRm( 0), Op2( 2), access_vm_reg, NULL, c2_TTBCR },
1070 { Op1( 0), CRn( 3), CRm( 0), Op2( 0), access_vm_reg, NULL, c3_DACR },
1071 { Op1( 0), CRn( 5), CRm( 0), Op2( 0), access_vm_reg, NULL, c5_DFSR },
1072 { Op1( 0), CRn( 5), CRm( 0), Op2( 1), access_vm_reg, NULL, c5_IFSR },
1073 { Op1( 0), CRn( 5), CRm( 1), Op2( 0), access_vm_reg, NULL, c5_ADFSR },
1074 { Op1( 0), CRn( 5), CRm( 1), Op2( 1), access_vm_reg, NULL, c5_AIFSR },
1075 { Op1( 0), CRn( 6), CRm( 0), Op2( 0), access_vm_reg, NULL, c6_DFAR },
1076 { Op1( 0), CRn( 6), CRm( 0), Op2( 2), access_vm_reg, NULL, c6_IFAR },
1077
Marc Zyngier62a89c42013-02-07 10:32:33 +00001078 /*
1079 * DC{C,I,CI}SW operations:
1080 */
1081 { Op1( 0), CRn( 7), CRm( 6), Op2( 2), access_dcsw },
1082 { Op1( 0), CRn( 7), CRm(10), Op2( 2), access_dcsw },
1083 { Op1( 0), CRn( 7), CRm(14), Op2( 2), access_dcsw },
Marc Zyngier4d449232014-01-14 18:00:55 +00001084
Marc Zyngier7609c122014-04-24 10:21:16 +01001085 /* PMU */
Shannon Zhaoab946832015-06-18 16:01:53 +08001086 { Op1( 0), CRn( 9), CRm(12), Op2( 0), access_pmcr },
Shannon Zhao96b0eeb2015-09-08 12:26:13 +08001087 { Op1( 0), CRn( 9), CRm(12), Op2( 1), access_pmcnten },
1088 { Op1( 0), CRn( 9), CRm(12), Op2( 2), access_pmcnten },
Marc Zyngier7609c122014-04-24 10:21:16 +01001089 { Op1( 0), CRn( 9), CRm(12), Op2( 3), trap_raz_wi },
Shannon Zhao3965c3c2015-08-31 17:20:22 +08001090 { Op1( 0), CRn( 9), CRm(12), Op2( 5), access_pmselr },
Shannon Zhaoa86b5502015-09-07 16:11:12 +08001091 { Op1( 0), CRn( 9), CRm(12), Op2( 6), access_pmceid },
1092 { Op1( 0), CRn( 9), CRm(12), Op2( 7), access_pmceid },
Shannon Zhao051ff582015-12-08 15:29:06 +08001093 { Op1( 0), CRn( 9), CRm(13), Op2( 0), access_pmu_evcntr },
Marc Zyngier7609c122014-04-24 10:21:16 +01001094 { Op1( 0), CRn( 9), CRm(13), Op2( 1), trap_raz_wi },
Shannon Zhao051ff582015-12-08 15:29:06 +08001095 { Op1( 0), CRn( 9), CRm(13), Op2( 2), access_pmu_evcntr },
Marc Zyngier7609c122014-04-24 10:21:16 +01001096 { Op1( 0), CRn( 9), CRm(14), Op2( 0), trap_raz_wi },
1097 { Op1( 0), CRn( 9), CRm(14), Op2( 1), trap_raz_wi },
1098 { Op1( 0), CRn( 9), CRm(14), Op2( 2), trap_raz_wi },
Marc Zyngier4d449232014-01-14 18:00:55 +00001099
1100 { Op1( 0), CRn(10), CRm( 2), Op2( 0), access_vm_reg, NULL, c10_PRRR },
1101 { Op1( 0), CRn(10), CRm( 2), Op2( 1), access_vm_reg, NULL, c10_NMRR },
1102 { Op1( 0), CRn(10), CRm( 3), Op2( 0), access_vm_reg, NULL, c10_AMAIR0 },
1103 { Op1( 0), CRn(10), CRm( 3), Op2( 1), access_vm_reg, NULL, c10_AMAIR1 },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +00001104
1105 /* ICC_SRE */
1106 { Op1( 0), CRn(12), CRm(12), Op2( 5), trap_raz_wi },
1107
Marc Zyngier4d449232014-01-14 18:00:55 +00001108 { Op1( 0), CRn(13), CRm( 0), Op2( 1), access_vm_reg, NULL, c13_CID },
Shannon Zhao051ff582015-12-08 15:29:06 +08001109
1110 /* PMEVCNTRn */
1111 PMU_PMEVCNTR(0),
1112 PMU_PMEVCNTR(1),
1113 PMU_PMEVCNTR(2),
1114 PMU_PMEVCNTR(3),
1115 PMU_PMEVCNTR(4),
1116 PMU_PMEVCNTR(5),
1117 PMU_PMEVCNTR(6),
1118 PMU_PMEVCNTR(7),
1119 PMU_PMEVCNTR(8),
1120 PMU_PMEVCNTR(9),
1121 PMU_PMEVCNTR(10),
1122 PMU_PMEVCNTR(11),
1123 PMU_PMEVCNTR(12),
1124 PMU_PMEVCNTR(13),
1125 PMU_PMEVCNTR(14),
1126 PMU_PMEVCNTR(15),
1127 PMU_PMEVCNTR(16),
1128 PMU_PMEVCNTR(17),
1129 PMU_PMEVCNTR(18),
1130 PMU_PMEVCNTR(19),
1131 PMU_PMEVCNTR(20),
1132 PMU_PMEVCNTR(21),
1133 PMU_PMEVCNTR(22),
1134 PMU_PMEVCNTR(23),
1135 PMU_PMEVCNTR(24),
1136 PMU_PMEVCNTR(25),
1137 PMU_PMEVCNTR(26),
1138 PMU_PMEVCNTR(27),
1139 PMU_PMEVCNTR(28),
1140 PMU_PMEVCNTR(29),
1141 PMU_PMEVCNTR(30),
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001142};
1143
1144static const struct sys_reg_desc cp15_64_regs[] = {
1145 { Op1( 0), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, c2_TTBR0 },
Shannon Zhao051ff582015-12-08 15:29:06 +08001146 { Op1( 0), CRn( 0), CRm( 9), Op2( 0), access_pmu_evcntr },
Andre Przywara6d52f352014-06-03 10:13:13 +02001147 { Op1( 0), CRn( 0), CRm(12), Op2( 0), access_gic_sgi },
Marc Zyngier4d449232014-01-14 18:00:55 +00001148 { Op1( 1), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, c2_TTBR1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001149};
1150
1151/* Target specific emulation tables */
1152static struct kvm_sys_reg_target_table *target_tables[KVM_ARM_NUM_TARGETS];
1153
1154void kvm_register_target_sys_reg_table(unsigned int target,
1155 struct kvm_sys_reg_target_table *table)
1156{
1157 target_tables[target] = table;
1158}
1159
1160/* Get specific register table for this target. */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001161static const struct sys_reg_desc *get_target_table(unsigned target,
1162 bool mode_is_64,
1163 size_t *num)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001164{
1165 struct kvm_sys_reg_target_table *table;
1166
1167 table = target_tables[target];
Marc Zyngier62a89c42013-02-07 10:32:33 +00001168 if (mode_is_64) {
1169 *num = table->table64.num;
1170 return table->table64.table;
1171 } else {
1172 *num = table->table32.num;
1173 return table->table32.table;
1174 }
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001175}
1176
1177static const struct sys_reg_desc *find_reg(const struct sys_reg_params *params,
1178 const struct sys_reg_desc table[],
1179 unsigned int num)
1180{
1181 unsigned int i;
1182
1183 for (i = 0; i < num; i++) {
1184 const struct sys_reg_desc *r = &table[i];
1185
1186 if (params->Op0 != r->Op0)
1187 continue;
1188 if (params->Op1 != r->Op1)
1189 continue;
1190 if (params->CRn != r->CRn)
1191 continue;
1192 if (params->CRm != r->CRm)
1193 continue;
1194 if (params->Op2 != r->Op2)
1195 continue;
1196
1197 return r;
1198 }
1199 return NULL;
1200}
1201
Marc Zyngier62a89c42013-02-07 10:32:33 +00001202int kvm_handle_cp14_load_store(struct kvm_vcpu *vcpu, struct kvm_run *run)
1203{
1204 kvm_inject_undefined(vcpu);
1205 return 1;
1206}
1207
Marc Zyngier72564012014-04-24 10:27:13 +01001208/*
1209 * emulate_cp -- tries to match a sys_reg access in a handling table, and
1210 * call the corresponding trap handler.
1211 *
1212 * @params: pointer to the descriptor of the access
1213 * @table: array of trap descriptors
1214 * @num: size of the trap descriptor array
1215 *
1216 * Return 0 if the access has been handled, and -1 if not.
1217 */
1218static int emulate_cp(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001219 struct sys_reg_params *params,
Marc Zyngier72564012014-04-24 10:27:13 +01001220 const struct sys_reg_desc *table,
1221 size_t num)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001222{
Marc Zyngier72564012014-04-24 10:27:13 +01001223 const struct sys_reg_desc *r;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001224
Marc Zyngier72564012014-04-24 10:27:13 +01001225 if (!table)
1226 return -1; /* Not handled */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001227
Marc Zyngier62a89c42013-02-07 10:32:33 +00001228 r = find_reg(params, table, num);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001229
Marc Zyngier72564012014-04-24 10:27:13 +01001230 if (r) {
Marc Zyngier62a89c42013-02-07 10:32:33 +00001231 /*
1232 * Not having an accessor means that we have
1233 * configured a trap that we don't know how to
1234 * handle. This certainly qualifies as a gross bug
1235 * that should be fixed right away.
1236 */
1237 BUG_ON(!r->access);
1238
1239 if (likely(r->access(vcpu, params, r))) {
1240 /* Skip instruction, since it was emulated */
1241 kvm_skip_instr(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
Shannon Zhao6327f352016-01-13 17:16:41 +08001242 /* Handled */
1243 return 0;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001244 }
Marc Zyngier62a89c42013-02-07 10:32:33 +00001245 }
1246
Marc Zyngier72564012014-04-24 10:27:13 +01001247 /* Not handled */
1248 return -1;
1249}
1250
1251static void unhandled_cp_access(struct kvm_vcpu *vcpu,
1252 struct sys_reg_params *params)
1253{
1254 u8 hsr_ec = kvm_vcpu_trap_get_class(vcpu);
1255 int cp;
1256
1257 switch(hsr_ec) {
Mark Rutlandc6d01a92014-11-24 13:59:30 +00001258 case ESR_ELx_EC_CP15_32:
1259 case ESR_ELx_EC_CP15_64:
Marc Zyngier72564012014-04-24 10:27:13 +01001260 cp = 15;
1261 break;
Mark Rutlandc6d01a92014-11-24 13:59:30 +00001262 case ESR_ELx_EC_CP14_MR:
1263 case ESR_ELx_EC_CP14_64:
Marc Zyngier72564012014-04-24 10:27:13 +01001264 cp = 14;
1265 break;
1266 default:
1267 WARN_ON((cp = -1));
1268 }
1269
1270 kvm_err("Unsupported guest CP%d access at: %08lx\n",
1271 cp, *vcpu_pc(vcpu));
Marc Zyngier62a89c42013-02-07 10:32:33 +00001272 print_sys_reg_instr(params);
1273 kvm_inject_undefined(vcpu);
1274}
1275
1276/**
Shannon Zhao7769db92016-01-13 17:16:40 +08001277 * kvm_handle_cp_64 -- handles a mrrc/mcrr trap on a guest CP14/CP15 access
Marc Zyngier62a89c42013-02-07 10:32:33 +00001278 * @vcpu: The VCPU pointer
1279 * @run: The kvm_run struct
1280 */
Marc Zyngier72564012014-04-24 10:27:13 +01001281static int kvm_handle_cp_64(struct kvm_vcpu *vcpu,
1282 const struct sys_reg_desc *global,
1283 size_t nr_global,
1284 const struct sys_reg_desc *target_specific,
1285 size_t nr_specific)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001286{
1287 struct sys_reg_params params;
1288 u32 hsr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001289 int Rt = (hsr >> 5) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001290 int Rt2 = (hsr >> 10) & 0xf;
1291
Marc Zyngier2072d292014-01-21 10:55:17 +00001292 params.is_aarch32 = true;
1293 params.is_32bit = false;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001294 params.CRm = (hsr >> 1) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001295 params.is_write = ((hsr & 1) == 0);
1296
1297 params.Op0 = 0;
1298 params.Op1 = (hsr >> 16) & 0xf;
1299 params.Op2 = 0;
1300 params.CRn = 0;
1301
1302 /*
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001303 * Make a 64-bit value out of Rt and Rt2. As we use the same trap
Marc Zyngier62a89c42013-02-07 10:32:33 +00001304 * backends between AArch32 and AArch64, we get away with it.
1305 */
1306 if (params.is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001307 params.regval = vcpu_get_reg(vcpu, Rt) & 0xffffffff;
1308 params.regval |= vcpu_get_reg(vcpu, Rt2) << 32;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001309 }
1310
Marc Zyngier72564012014-04-24 10:27:13 +01001311 if (!emulate_cp(vcpu, &params, target_specific, nr_specific))
1312 goto out;
1313 if (!emulate_cp(vcpu, &params, global, nr_global))
1314 goto out;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001315
Marc Zyngier72564012014-04-24 10:27:13 +01001316 unhandled_cp_access(vcpu, &params);
1317
1318out:
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001319 /* Split up the value between registers for the read side */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001320 if (!params.is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001321 vcpu_set_reg(vcpu, Rt, lower_32_bits(params.regval));
1322 vcpu_set_reg(vcpu, Rt2, upper_32_bits(params.regval));
Marc Zyngier62a89c42013-02-07 10:32:33 +00001323 }
1324
1325 return 1;
1326}
1327
1328/**
Shannon Zhao7769db92016-01-13 17:16:40 +08001329 * kvm_handle_cp_32 -- handles a mrc/mcr trap on a guest CP14/CP15 access
Marc Zyngier62a89c42013-02-07 10:32:33 +00001330 * @vcpu: The VCPU pointer
1331 * @run: The kvm_run struct
1332 */
Marc Zyngier72564012014-04-24 10:27:13 +01001333static int kvm_handle_cp_32(struct kvm_vcpu *vcpu,
1334 const struct sys_reg_desc *global,
1335 size_t nr_global,
1336 const struct sys_reg_desc *target_specific,
1337 size_t nr_specific)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001338{
1339 struct sys_reg_params params;
1340 u32 hsr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001341 int Rt = (hsr >> 5) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001342
Marc Zyngier2072d292014-01-21 10:55:17 +00001343 params.is_aarch32 = true;
1344 params.is_32bit = true;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001345 params.CRm = (hsr >> 1) & 0xf;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001346 params.regval = vcpu_get_reg(vcpu, Rt);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001347 params.is_write = ((hsr & 1) == 0);
1348 params.CRn = (hsr >> 10) & 0xf;
1349 params.Op0 = 0;
1350 params.Op1 = (hsr >> 14) & 0x7;
1351 params.Op2 = (hsr >> 17) & 0x7;
1352
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001353 if (!emulate_cp(vcpu, &params, target_specific, nr_specific) ||
1354 !emulate_cp(vcpu, &params, global, nr_global)) {
1355 if (!params.is_write)
1356 vcpu_set_reg(vcpu, Rt, params.regval);
Marc Zyngier72564012014-04-24 10:27:13 +01001357 return 1;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001358 }
Marc Zyngier72564012014-04-24 10:27:13 +01001359
1360 unhandled_cp_access(vcpu, &params);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001361 return 1;
1362}
1363
Marc Zyngier72564012014-04-24 10:27:13 +01001364int kvm_handle_cp15_64(struct kvm_vcpu *vcpu, struct kvm_run *run)
1365{
1366 const struct sys_reg_desc *target_specific;
1367 size_t num;
1368
1369 target_specific = get_target_table(vcpu->arch.target, false, &num);
1370 return kvm_handle_cp_64(vcpu,
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001371 cp15_64_regs, ARRAY_SIZE(cp15_64_regs),
Marc Zyngier72564012014-04-24 10:27:13 +01001372 target_specific, num);
1373}
1374
1375int kvm_handle_cp15_32(struct kvm_vcpu *vcpu, struct kvm_run *run)
1376{
1377 const struct sys_reg_desc *target_specific;
1378 size_t num;
1379
1380 target_specific = get_target_table(vcpu->arch.target, false, &num);
1381 return kvm_handle_cp_32(vcpu,
1382 cp15_regs, ARRAY_SIZE(cp15_regs),
1383 target_specific, num);
1384}
1385
1386int kvm_handle_cp14_64(struct kvm_vcpu *vcpu, struct kvm_run *run)
1387{
1388 return kvm_handle_cp_64(vcpu,
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001389 cp14_64_regs, ARRAY_SIZE(cp14_64_regs),
Marc Zyngier72564012014-04-24 10:27:13 +01001390 NULL, 0);
1391}
1392
1393int kvm_handle_cp14_32(struct kvm_vcpu *vcpu, struct kvm_run *run)
1394{
1395 return kvm_handle_cp_32(vcpu,
1396 cp14_regs, ARRAY_SIZE(cp14_regs),
1397 NULL, 0);
1398}
1399
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001400static int emulate_sys_reg(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001401 struct sys_reg_params *params)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001402{
1403 size_t num;
1404 const struct sys_reg_desc *table, *r;
1405
Marc Zyngier62a89c42013-02-07 10:32:33 +00001406 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001407
1408 /* Search target-specific then generic table. */
1409 r = find_reg(params, table, num);
1410 if (!r)
1411 r = find_reg(params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
1412
1413 if (likely(r)) {
1414 /*
1415 * Not having an accessor means that we have
1416 * configured a trap that we don't know how to
1417 * handle. This certainly qualifies as a gross bug
1418 * that should be fixed right away.
1419 */
1420 BUG_ON(!r->access);
1421
1422 if (likely(r->access(vcpu, params, r))) {
1423 /* Skip instruction, since it was emulated */
1424 kvm_skip_instr(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
1425 return 1;
1426 }
1427 /* If access function fails, it should complain. */
1428 } else {
1429 kvm_err("Unsupported guest sys_reg access at: %lx\n",
1430 *vcpu_pc(vcpu));
1431 print_sys_reg_instr(params);
1432 }
1433 kvm_inject_undefined(vcpu);
1434 return 1;
1435}
1436
1437static void reset_sys_reg_descs(struct kvm_vcpu *vcpu,
1438 const struct sys_reg_desc *table, size_t num)
1439{
1440 unsigned long i;
1441
1442 for (i = 0; i < num; i++)
1443 if (table[i].reset)
1444 table[i].reset(vcpu, &table[i]);
1445}
1446
1447/**
1448 * kvm_handle_sys_reg -- handles a mrs/msr trap on a guest sys_reg access
1449 * @vcpu: The VCPU pointer
1450 * @run: The kvm_run struct
1451 */
1452int kvm_handle_sys_reg(struct kvm_vcpu *vcpu, struct kvm_run *run)
1453{
1454 struct sys_reg_params params;
1455 unsigned long esr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001456 int Rt = (esr >> 5) & 0x1f;
1457 int ret;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001458
Alex Bennéeeef8c852015-07-07 17:30:03 +01001459 trace_kvm_handle_sys_reg(esr);
1460
Marc Zyngier2072d292014-01-21 10:55:17 +00001461 params.is_aarch32 = false;
1462 params.is_32bit = false;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001463 params.Op0 = (esr >> 20) & 3;
1464 params.Op1 = (esr >> 14) & 0x7;
1465 params.CRn = (esr >> 10) & 0xf;
1466 params.CRm = (esr >> 1) & 0xf;
1467 params.Op2 = (esr >> 17) & 0x7;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001468 params.regval = vcpu_get_reg(vcpu, Rt);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001469 params.is_write = !(esr & 1);
1470
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001471 ret = emulate_sys_reg(vcpu, &params);
1472
1473 if (!params.is_write)
1474 vcpu_set_reg(vcpu, Rt, params.regval);
1475 return ret;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001476}
1477
1478/******************************************************************************
1479 * Userspace API
1480 *****************************************************************************/
1481
1482static bool index_to_params(u64 id, struct sys_reg_params *params)
1483{
1484 switch (id & KVM_REG_SIZE_MASK) {
1485 case KVM_REG_SIZE_U64:
1486 /* Any unused index bits means it's not valid. */
1487 if (id & ~(KVM_REG_ARCH_MASK | KVM_REG_SIZE_MASK
1488 | KVM_REG_ARM_COPROC_MASK
1489 | KVM_REG_ARM64_SYSREG_OP0_MASK
1490 | KVM_REG_ARM64_SYSREG_OP1_MASK
1491 | KVM_REG_ARM64_SYSREG_CRN_MASK
1492 | KVM_REG_ARM64_SYSREG_CRM_MASK
1493 | KVM_REG_ARM64_SYSREG_OP2_MASK))
1494 return false;
1495 params->Op0 = ((id & KVM_REG_ARM64_SYSREG_OP0_MASK)
1496 >> KVM_REG_ARM64_SYSREG_OP0_SHIFT);
1497 params->Op1 = ((id & KVM_REG_ARM64_SYSREG_OP1_MASK)
1498 >> KVM_REG_ARM64_SYSREG_OP1_SHIFT);
1499 params->CRn = ((id & KVM_REG_ARM64_SYSREG_CRN_MASK)
1500 >> KVM_REG_ARM64_SYSREG_CRN_SHIFT);
1501 params->CRm = ((id & KVM_REG_ARM64_SYSREG_CRM_MASK)
1502 >> KVM_REG_ARM64_SYSREG_CRM_SHIFT);
1503 params->Op2 = ((id & KVM_REG_ARM64_SYSREG_OP2_MASK)
1504 >> KVM_REG_ARM64_SYSREG_OP2_SHIFT);
1505 return true;
1506 default:
1507 return false;
1508 }
1509}
1510
1511/* Decode an index value, and find the sys_reg_desc entry. */
1512static const struct sys_reg_desc *index_to_sys_reg_desc(struct kvm_vcpu *vcpu,
1513 u64 id)
1514{
1515 size_t num;
1516 const struct sys_reg_desc *table, *r;
1517 struct sys_reg_params params;
1518
1519 /* We only do sys_reg for now. */
1520 if ((id & KVM_REG_ARM_COPROC_MASK) != KVM_REG_ARM64_SYSREG)
1521 return NULL;
1522
1523 if (!index_to_params(id, &params))
1524 return NULL;
1525
Marc Zyngier62a89c42013-02-07 10:32:33 +00001526 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001527 r = find_reg(&params, table, num);
1528 if (!r)
1529 r = find_reg(&params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
1530
1531 /* Not saved in the sys_reg array? */
1532 if (r && !r->reg)
1533 r = NULL;
1534
1535 return r;
1536}
1537
1538/*
1539 * These are the invariant sys_reg registers: we let the guest see the
1540 * host versions of these, so they're part of the guest state.
1541 *
1542 * A future CPU may provide a mechanism to present different values to
1543 * the guest, or a future kvm may trap them.
1544 */
1545
1546#define FUNCTION_INVARIANT(reg) \
1547 static void get_##reg(struct kvm_vcpu *v, \
1548 const struct sys_reg_desc *r) \
1549 { \
1550 u64 val; \
1551 \
1552 asm volatile("mrs %0, " __stringify(reg) "\n" \
1553 : "=r" (val)); \
1554 ((struct sys_reg_desc *)r)->val = val; \
1555 }
1556
1557FUNCTION_INVARIANT(midr_el1)
1558FUNCTION_INVARIANT(ctr_el0)
1559FUNCTION_INVARIANT(revidr_el1)
1560FUNCTION_INVARIANT(id_pfr0_el1)
1561FUNCTION_INVARIANT(id_pfr1_el1)
1562FUNCTION_INVARIANT(id_dfr0_el1)
1563FUNCTION_INVARIANT(id_afr0_el1)
1564FUNCTION_INVARIANT(id_mmfr0_el1)
1565FUNCTION_INVARIANT(id_mmfr1_el1)
1566FUNCTION_INVARIANT(id_mmfr2_el1)
1567FUNCTION_INVARIANT(id_mmfr3_el1)
1568FUNCTION_INVARIANT(id_isar0_el1)
1569FUNCTION_INVARIANT(id_isar1_el1)
1570FUNCTION_INVARIANT(id_isar2_el1)
1571FUNCTION_INVARIANT(id_isar3_el1)
1572FUNCTION_INVARIANT(id_isar4_el1)
1573FUNCTION_INVARIANT(id_isar5_el1)
1574FUNCTION_INVARIANT(clidr_el1)
1575FUNCTION_INVARIANT(aidr_el1)
1576
1577/* ->val is filled in by kvm_sys_reg_table_init() */
1578static struct sys_reg_desc invariant_sys_regs[] = {
1579 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b000),
1580 NULL, get_midr_el1 },
1581 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b110),
1582 NULL, get_revidr_el1 },
1583 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b000),
1584 NULL, get_id_pfr0_el1 },
1585 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b001),
1586 NULL, get_id_pfr1_el1 },
1587 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b010),
1588 NULL, get_id_dfr0_el1 },
1589 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b011),
1590 NULL, get_id_afr0_el1 },
1591 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b100),
1592 NULL, get_id_mmfr0_el1 },
1593 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b101),
1594 NULL, get_id_mmfr1_el1 },
1595 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b110),
1596 NULL, get_id_mmfr2_el1 },
1597 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b111),
1598 NULL, get_id_mmfr3_el1 },
1599 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b000),
1600 NULL, get_id_isar0_el1 },
1601 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b001),
1602 NULL, get_id_isar1_el1 },
1603 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b010),
1604 NULL, get_id_isar2_el1 },
1605 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b011),
1606 NULL, get_id_isar3_el1 },
1607 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b100),
1608 NULL, get_id_isar4_el1 },
1609 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b101),
1610 NULL, get_id_isar5_el1 },
1611 { Op0(0b11), Op1(0b001), CRn(0b0000), CRm(0b0000), Op2(0b001),
1612 NULL, get_clidr_el1 },
1613 { Op0(0b11), Op1(0b001), CRn(0b0000), CRm(0b0000), Op2(0b111),
1614 NULL, get_aidr_el1 },
1615 { Op0(0b11), Op1(0b011), CRn(0b0000), CRm(0b0000), Op2(0b001),
1616 NULL, get_ctr_el0 },
1617};
1618
Victor Kamensky26c99af2014-06-12 09:30:12 -07001619static int reg_from_user(u64 *val, const void __user *uaddr, u64 id)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001620{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001621 if (copy_from_user(val, uaddr, KVM_REG_SIZE(id)) != 0)
1622 return -EFAULT;
1623 return 0;
1624}
1625
Victor Kamensky26c99af2014-06-12 09:30:12 -07001626static int reg_to_user(void __user *uaddr, const u64 *val, u64 id)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001627{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001628 if (copy_to_user(uaddr, val, KVM_REG_SIZE(id)) != 0)
1629 return -EFAULT;
1630 return 0;
1631}
1632
1633static int get_invariant_sys_reg(u64 id, void __user *uaddr)
1634{
1635 struct sys_reg_params params;
1636 const struct sys_reg_desc *r;
1637
1638 if (!index_to_params(id, &params))
1639 return -ENOENT;
1640
1641 r = find_reg(&params, invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs));
1642 if (!r)
1643 return -ENOENT;
1644
1645 return reg_to_user(uaddr, &r->val, id);
1646}
1647
1648static int set_invariant_sys_reg(u64 id, void __user *uaddr)
1649{
1650 struct sys_reg_params params;
1651 const struct sys_reg_desc *r;
1652 int err;
1653 u64 val = 0; /* Make sure high bits are 0 for 32-bit regs */
1654
1655 if (!index_to_params(id, &params))
1656 return -ENOENT;
1657 r = find_reg(&params, invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs));
1658 if (!r)
1659 return -ENOENT;
1660
1661 err = reg_from_user(&val, uaddr, id);
1662 if (err)
1663 return err;
1664
1665 /* This is what we mean by invariant: you can't change it. */
1666 if (r->val != val)
1667 return -EINVAL;
1668
1669 return 0;
1670}
1671
1672static bool is_valid_cache(u32 val)
1673{
1674 u32 level, ctype;
1675
1676 if (val >= CSSELR_MAX)
Will Deacon18d45762014-08-26 15:13:22 +01001677 return false;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001678
1679 /* Bottom bit is Instruction or Data bit. Next 3 bits are level. */
1680 level = (val >> 1);
1681 ctype = (cache_levels >> (level * 3)) & 7;
1682
1683 switch (ctype) {
1684 case 0: /* No cache */
1685 return false;
1686 case 1: /* Instruction cache only */
1687 return (val & 1);
1688 case 2: /* Data cache only */
1689 case 4: /* Unified cache */
1690 return !(val & 1);
1691 case 3: /* Separate instruction and data caches */
1692 return true;
1693 default: /* Reserved: we can't know instruction or data. */
1694 return false;
1695 }
1696}
1697
1698static int demux_c15_get(u64 id, void __user *uaddr)
1699{
1700 u32 val;
1701 u32 __user *uval = uaddr;
1702
1703 /* Fail if we have unknown bits set. */
1704 if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
1705 | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
1706 return -ENOENT;
1707
1708 switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
1709 case KVM_REG_ARM_DEMUX_ID_CCSIDR:
1710 if (KVM_REG_SIZE(id) != 4)
1711 return -ENOENT;
1712 val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
1713 >> KVM_REG_ARM_DEMUX_VAL_SHIFT;
1714 if (!is_valid_cache(val))
1715 return -ENOENT;
1716
1717 return put_user(get_ccsidr(val), uval);
1718 default:
1719 return -ENOENT;
1720 }
1721}
1722
1723static int demux_c15_set(u64 id, void __user *uaddr)
1724{
1725 u32 val, newval;
1726 u32 __user *uval = uaddr;
1727
1728 /* Fail if we have unknown bits set. */
1729 if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
1730 | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
1731 return -ENOENT;
1732
1733 switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
1734 case KVM_REG_ARM_DEMUX_ID_CCSIDR:
1735 if (KVM_REG_SIZE(id) != 4)
1736 return -ENOENT;
1737 val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
1738 >> KVM_REG_ARM_DEMUX_VAL_SHIFT;
1739 if (!is_valid_cache(val))
1740 return -ENOENT;
1741
1742 if (get_user(newval, uval))
1743 return -EFAULT;
1744
1745 /* This is also invariant: you can't change it. */
1746 if (newval != get_ccsidr(val))
1747 return -EINVAL;
1748 return 0;
1749 default:
1750 return -ENOENT;
1751 }
1752}
1753
1754int kvm_arm_sys_reg_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
1755{
1756 const struct sys_reg_desc *r;
1757 void __user *uaddr = (void __user *)(unsigned long)reg->addr;
1758
1759 if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
1760 return demux_c15_get(reg->id, uaddr);
1761
1762 if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
1763 return -ENOENT;
1764
1765 r = index_to_sys_reg_desc(vcpu, reg->id);
1766 if (!r)
1767 return get_invariant_sys_reg(reg->id, uaddr);
1768
Alex Bennée84e690b2015-07-07 17:30:00 +01001769 if (r->get_user)
1770 return (r->get_user)(vcpu, r, reg, uaddr);
1771
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001772 return reg_to_user(uaddr, &vcpu_sys_reg(vcpu, r->reg), reg->id);
1773}
1774
1775int kvm_arm_sys_reg_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
1776{
1777 const struct sys_reg_desc *r;
1778 void __user *uaddr = (void __user *)(unsigned long)reg->addr;
1779
1780 if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
1781 return demux_c15_set(reg->id, uaddr);
1782
1783 if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
1784 return -ENOENT;
1785
1786 r = index_to_sys_reg_desc(vcpu, reg->id);
1787 if (!r)
1788 return set_invariant_sys_reg(reg->id, uaddr);
1789
Alex Bennée84e690b2015-07-07 17:30:00 +01001790 if (r->set_user)
1791 return (r->set_user)(vcpu, r, reg, uaddr);
1792
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001793 return reg_from_user(&vcpu_sys_reg(vcpu, r->reg), uaddr, reg->id);
1794}
1795
1796static unsigned int num_demux_regs(void)
1797{
1798 unsigned int i, count = 0;
1799
1800 for (i = 0; i < CSSELR_MAX; i++)
1801 if (is_valid_cache(i))
1802 count++;
1803
1804 return count;
1805}
1806
1807static int write_demux_regids(u64 __user *uindices)
1808{
Alex Bennéeefd48ce2014-07-01 16:53:13 +01001809 u64 val = KVM_REG_ARM64 | KVM_REG_SIZE_U32 | KVM_REG_ARM_DEMUX;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001810 unsigned int i;
1811
1812 val |= KVM_REG_ARM_DEMUX_ID_CCSIDR;
1813 for (i = 0; i < CSSELR_MAX; i++) {
1814 if (!is_valid_cache(i))
1815 continue;
1816 if (put_user(val | i, uindices))
1817 return -EFAULT;
1818 uindices++;
1819 }
1820 return 0;
1821}
1822
1823static u64 sys_reg_to_index(const struct sys_reg_desc *reg)
1824{
1825 return (KVM_REG_ARM64 | KVM_REG_SIZE_U64 |
1826 KVM_REG_ARM64_SYSREG |
1827 (reg->Op0 << KVM_REG_ARM64_SYSREG_OP0_SHIFT) |
1828 (reg->Op1 << KVM_REG_ARM64_SYSREG_OP1_SHIFT) |
1829 (reg->CRn << KVM_REG_ARM64_SYSREG_CRN_SHIFT) |
1830 (reg->CRm << KVM_REG_ARM64_SYSREG_CRM_SHIFT) |
1831 (reg->Op2 << KVM_REG_ARM64_SYSREG_OP2_SHIFT));
1832}
1833
1834static bool copy_reg_to_user(const struct sys_reg_desc *reg, u64 __user **uind)
1835{
1836 if (!*uind)
1837 return true;
1838
1839 if (put_user(sys_reg_to_index(reg), *uind))
1840 return false;
1841
1842 (*uind)++;
1843 return true;
1844}
1845
1846/* Assumed ordered tables, see kvm_sys_reg_table_init. */
1847static int walk_sys_regs(struct kvm_vcpu *vcpu, u64 __user *uind)
1848{
1849 const struct sys_reg_desc *i1, *i2, *end1, *end2;
1850 unsigned int total = 0;
1851 size_t num;
1852
1853 /* We check for duplicates here, to allow arch-specific overrides. */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001854 i1 = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001855 end1 = i1 + num;
1856 i2 = sys_reg_descs;
1857 end2 = sys_reg_descs + ARRAY_SIZE(sys_reg_descs);
1858
1859 BUG_ON(i1 == end1 || i2 == end2);
1860
1861 /* Walk carefully, as both tables may refer to the same register. */
1862 while (i1 || i2) {
1863 int cmp = cmp_sys_reg(i1, i2);
1864 /* target-specific overrides generic entry. */
1865 if (cmp <= 0) {
1866 /* Ignore registers we trap but don't save. */
1867 if (i1->reg) {
1868 if (!copy_reg_to_user(i1, &uind))
1869 return -EFAULT;
1870 total++;
1871 }
1872 } else {
1873 /* Ignore registers we trap but don't save. */
1874 if (i2->reg) {
1875 if (!copy_reg_to_user(i2, &uind))
1876 return -EFAULT;
1877 total++;
1878 }
1879 }
1880
1881 if (cmp <= 0 && ++i1 == end1)
1882 i1 = NULL;
1883 if (cmp >= 0 && ++i2 == end2)
1884 i2 = NULL;
1885 }
1886 return total;
1887}
1888
1889unsigned long kvm_arm_num_sys_reg_descs(struct kvm_vcpu *vcpu)
1890{
1891 return ARRAY_SIZE(invariant_sys_regs)
1892 + num_demux_regs()
1893 + walk_sys_regs(vcpu, (u64 __user *)NULL);
1894}
1895
1896int kvm_arm_copy_sys_reg_indices(struct kvm_vcpu *vcpu, u64 __user *uindices)
1897{
1898 unsigned int i;
1899 int err;
1900
1901 /* Then give them all the invariant registers' indices. */
1902 for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++) {
1903 if (put_user(sys_reg_to_index(&invariant_sys_regs[i]), uindices))
1904 return -EFAULT;
1905 uindices++;
1906 }
1907
1908 err = walk_sys_regs(vcpu, uindices);
1909 if (err < 0)
1910 return err;
1911 uindices += err;
1912
1913 return write_demux_regids(uindices);
1914}
1915
Marc Zyngiere6a95512014-05-07 13:43:39 +01001916static int check_sysreg_table(const struct sys_reg_desc *table, unsigned int n)
1917{
1918 unsigned int i;
1919
1920 for (i = 1; i < n; i++) {
1921 if (cmp_sys_reg(&table[i-1], &table[i]) >= 0) {
1922 kvm_err("sys_reg table %p out of order (%d)\n", table, i - 1);
1923 return 1;
1924 }
1925 }
1926
1927 return 0;
1928}
1929
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001930void kvm_sys_reg_table_init(void)
1931{
1932 unsigned int i;
1933 struct sys_reg_desc clidr;
1934
1935 /* Make sure tables are unique and in order. */
Marc Zyngiere6a95512014-05-07 13:43:39 +01001936 BUG_ON(check_sysreg_table(sys_reg_descs, ARRAY_SIZE(sys_reg_descs)));
1937 BUG_ON(check_sysreg_table(cp14_regs, ARRAY_SIZE(cp14_regs)));
1938 BUG_ON(check_sysreg_table(cp14_64_regs, ARRAY_SIZE(cp14_64_regs)));
1939 BUG_ON(check_sysreg_table(cp15_regs, ARRAY_SIZE(cp15_regs)));
1940 BUG_ON(check_sysreg_table(cp15_64_regs, ARRAY_SIZE(cp15_64_regs)));
1941 BUG_ON(check_sysreg_table(invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs)));
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001942
1943 /* We abuse the reset function to overwrite the table itself. */
1944 for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++)
1945 invariant_sys_regs[i].reset(NULL, &invariant_sys_regs[i]);
1946
1947 /*
1948 * CLIDR format is awkward, so clean it up. See ARM B4.1.20:
1949 *
1950 * If software reads the Cache Type fields from Ctype1
1951 * upwards, once it has seen a value of 0b000, no caches
1952 * exist at further-out levels of the hierarchy. So, for
1953 * example, if Ctype3 is the first Cache Type field with a
1954 * value of 0b000, the values of Ctype4 to Ctype7 must be
1955 * ignored.
1956 */
1957 get_clidr_el1(NULL, &clidr); /* Ugly... */
1958 cache_levels = clidr.val;
1959 for (i = 0; i < 7; i++)
1960 if (((cache_levels >> (i*3)) & 7) == 0)
1961 break;
1962 /* Clear all higher bits. */
1963 cache_levels &= (1 << (i*3))-1;
1964}
1965
1966/**
1967 * kvm_reset_sys_regs - sets system registers to reset value
1968 * @vcpu: The VCPU pointer
1969 *
1970 * This function finds the right table above and sets the registers on the
1971 * virtual CPU struct to their architecturally defined reset values.
1972 */
1973void kvm_reset_sys_regs(struct kvm_vcpu *vcpu)
1974{
1975 size_t num;
1976 const struct sys_reg_desc *table;
1977
1978 /* Catch someone adding a register without putting in reset entry. */
1979 memset(&vcpu->arch.ctxt.sys_regs, 0x42, sizeof(vcpu->arch.ctxt.sys_regs));
1980
1981 /* Generic chip reset first (so target could override). */
1982 reset_sys_reg_descs(vcpu, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
1983
Marc Zyngier62a89c42013-02-07 10:32:33 +00001984 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001985 reset_sys_reg_descs(vcpu, table, num);
1986
1987 for (num = 1; num < NR_SYS_REGS; num++)
1988 if (vcpu_sys_reg(vcpu, num) == 0x4242424242424242)
1989 panic("Didn't reset vcpu_sys_reg(%zi)", num);
1990}