blob: 51afac1421e9a5ac564006b73a0d21145333a926 [file] [log] [blame]
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +00001/*
2 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ASM_CPUFEATURE_H
10#define __ASM_CPUFEATURE_H
11
Catalin Marinasefd9e032016-09-05 18:25:48 +010012#include <linux/jump_label.h>
13
Catalin Marinas272d01b2016-11-03 18:34:34 +000014#include <asm/cpucaps.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000015#include <asm/hwcap.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010016#include <asm/sysreg.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000017
18/*
19 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
20 * in the kernel and for user space to keep track of which optional features
21 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
22 * Note that HWCAP_x constants are bit fields so we need to take the log.
23 */
24
25#define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap))
26#define cpu_feature(x) ilog2(HWCAP_ ## x)
27
Andre Przywara301bcfa2014-11-14 15:54:10 +000028#ifndef __ASSEMBLY__
Andre Przywara930da092014-11-14 15:54:07 +000029
Will Deacon144e9692015-04-30 18:55:50 +010030#include <linux/kernel.h>
31
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010032/* CPU feature register tracking */
33enum ftr_type {
34 FTR_EXACT, /* Use a predefined safe value */
35 FTR_LOWER_SAFE, /* Smaller value is safe */
36 FTR_HIGHER_SAFE,/* Bigger value is safe */
37};
38
39#define FTR_STRICT true /* SANITY check strict matching required */
40#define FTR_NONSTRICT false /* SANITY check ignored */
41
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000042#define FTR_SIGNED true /* Value should be treated as signed */
43#define FTR_UNSIGNED false /* Value should be treated as unsigned */
44
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010045struct arm64_ftr_bits {
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000046 bool sign; /* Value is signed ? */
47 bool strict; /* CPU Sanity check: strict matching required ? */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010048 enum ftr_type type;
49 u8 shift;
50 u8 width;
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +010051 s64 safe_val; /* safe value for FTR_EXACT features */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010052};
53
54/*
55 * @arm64_ftr_reg - Feature register
56 * @strict_mask Bits which should match across all CPUs for sanity.
57 * @sys_val Safe value across the CPUs (system view)
58 */
59struct arm64_ftr_reg {
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010060 const char *name;
61 u64 strict_mask;
62 u64 sys_val;
63 const struct arm64_ftr_bits *ftr_bits;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010064};
65
Ard Biesheuvel675b0562016-08-31 11:31:10 +010066extern struct arm64_ftr_reg arm64_ftr_reg_ctrel0;
67
Suzuki K Poulose92406f02016-04-22 12:25:31 +010068/* scope of capability check */
69enum {
70 SCOPE_SYSTEM,
71 SCOPE_LOCAL_CPU,
72};
73
Marc Zyngier359b7062015-03-27 13:09:23 +000074struct arm64_cpu_capabilities {
75 const char *desc;
76 u16 capability;
Suzuki K Poulose92406f02016-04-22 12:25:31 +010077 int def_scope; /* default scope */
78 bool (*matches)(const struct arm64_cpu_capabilities *caps, int scope);
James Morse2a6dcb22016-10-18 11:27:46 +010079 int (*enable)(void *); /* Called on all active CPUs */
Marc Zyngier359b7062015-03-27 13:09:23 +000080 union {
81 struct { /* To be used for erratum handling only */
82 u32 midr_model;
83 u32 midr_range_min, midr_range_max;
84 };
Marc Zyngier94a9e042015-06-12 12:06:36 +010085
86 struct { /* Feature register checking */
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +010087 u32 sys_reg;
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +000088 u8 field_pos;
89 u8 min_field_value;
90 u8 hwcap_type;
91 bool sign;
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +010092 unsigned long hwcap;
Marc Zyngier94a9e042015-06-12 12:06:36 +010093 };
Marc Zyngier359b7062015-03-27 13:09:23 +000094 };
95};
96
Fabio Estevam06f9eb82014-12-04 01:17:01 +000097extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +010098extern struct static_key_false cpu_hwcap_keys[ARM64_NCAPS];
Andre Przywara930da092014-11-14 15:54:07 +000099
Marc Zyngiere3661b12016-04-22 12:25:32 +0100100bool this_cpu_has_cap(unsigned int cap);
101
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000102static inline bool cpu_have_feature(unsigned int num)
103{
104 return elf_hwcap & (1UL << num);
105}
106
Andre Przywara930da092014-11-14 15:54:07 +0000107static inline bool cpus_have_cap(unsigned int num)
108{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000109 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000110 return false;
Catalin Marinasefd9e032016-09-05 18:25:48 +0100111 if (__builtin_constant_p(num))
112 return static_branch_unlikely(&cpu_hwcap_keys[num]);
113 else
114 return test_bit(num, cpu_hwcaps);
Andre Przywara930da092014-11-14 15:54:07 +0000115}
116
117static inline void cpus_set_cap(unsigned int num)
118{
Catalin Marinasefd9e032016-09-05 18:25:48 +0100119 if (num >= ARM64_NCAPS) {
Andre Przywara930da092014-11-14 15:54:07 +0000120 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000121 num, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100122 } else {
Andre Przywara930da092014-11-14 15:54:07 +0000123 __set_bit(num, cpu_hwcaps);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100124 static_branch_enable(&cpu_hwcap_keys[num]);
125 }
Andre Przywara930da092014-11-14 15:54:07 +0000126}
127
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100128static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000129cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
James Morse79b0e092015-07-21 13:23:26 +0100130{
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100131 return (s64)(features << (64 - width - field)) >> (64 - width);
James Morse79b0e092015-07-21 13:23:26 +0100132}
133
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100134static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000135cpuid_feature_extract_signed_field(u64 features, int field)
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100136{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000137 return cpuid_feature_extract_signed_field_width(features, field, 4);
James Morse79b0e092015-07-21 13:23:26 +0100138}
James Morse79b0e092015-07-21 13:23:26 +0100139
Suzuki K. Poulosed2118272015-11-18 17:08:56 +0000140static inline unsigned int __attribute_const__
141cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
142{
143 return (u64)(features << (64 - width - field)) >> (64 - width);
144}
145
146static inline unsigned int __attribute_const__
147cpuid_feature_extract_unsigned_field(u64 features, int field)
148{
149 return cpuid_feature_extract_unsigned_field_width(features, field, 4);
150}
151
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100152static inline u64 arm64_ftr_mask(const struct arm64_ftr_bits *ftrp)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100153{
154 return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
155}
156
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000157static inline int __attribute_const__
158cpuid_feature_extract_field(u64 features, int field, bool sign)
159{
160 return (sign) ?
161 cpuid_feature_extract_signed_field(features, field) :
162 cpuid_feature_extract_unsigned_field(features, field);
163}
164
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100165static inline s64 arm64_ftr_value(const struct arm64_ftr_bits *ftrp, u64 val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100166{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000167 return (s64)cpuid_feature_extract_field(val, ftrp->shift, ftrp->sign);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100168}
169
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100170static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
171{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000172 return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
173 cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100174}
175
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100176static inline bool id_aa64pfr0_32bit_el0(u64 pfr0)
177{
178 u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_EL0_SHIFT);
179
180 return val == ID_AA64PFR0_EL0_32BIT_64BIT;
181}
182
Suzuki K. Poulose3a755782015-10-19 14:24:39 +0100183void __init setup_cpu_features(void);
Andre Przywarae116a372014-11-14 15:54:09 +0000184
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100185void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000186 const char *info);
Andre Przywara8e231852016-06-28 18:07:30 +0100187void enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps);
Suzuki K Poulosec47a1902016-09-09 14:07:10 +0100188void check_local_cpu_capabilities(void);
189
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100190void update_cpu_errata_workarounds(void);
Andre Przywara8e231852016-06-28 18:07:30 +0100191void __init enable_errata_workarounds(void);
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100192void verify_local_cpu_errata_workarounds(void);
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000193
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100194u64 read_system_reg(u32 id);
195
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100196static inline bool cpu_supports_mixed_endian_el0(void)
197{
198 return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
199}
200
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100201static inline bool system_supports_32bit_el0(void)
202{
203 return cpus_have_cap(ARM64_HAS_32BIT_EL0);
204}
205
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100206static inline bool system_supports_mixed_endian_el0(void)
207{
208 return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
209}
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000210
Catalin Marinas005bf1a2016-07-01 16:53:00 +0100211static inline bool system_uses_ttbr0_pan(void)
212{
213 return IS_ENABLED(CONFIG_ARM64_SW_TTBR0_PAN) &&
214 !cpus_have_cap(ARM64_HAS_PAN);
215}
216
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000217#endif /* __ASSEMBLY__ */
218
219#endif