blob: 81ad06a1672f5ba87df9172b0d80f21993436401 [file] [log] [blame]
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001/*
2 * pgtable.h: SpitFire page table operations.
3 *
4 * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
5 * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
6 */
7
8#ifndef _SPARC64_PGTABLE_H
9#define _SPARC64_PGTABLE_H
10
11/* This file contains the functions and defines necessary to modify and use
12 * the SpitFire page tables.
13 */
14
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070015#include <linux/compiler.h>
16#include <linux/const.h>
17#include <asm/types.h>
18#include <asm/spitfire.h>
19#include <asm/asi.h>
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070020#include <asm/page.h>
21#include <asm/processor.h>
22
23/* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
24 * The page copy blockops can use 0x6000000 to 0x8000000.
David S. Millerb18eb2d2014-05-07 14:07:32 -070025 * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
26 * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070027 * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
28 * The vmalloc area spans 0x100000000 to 0x200000000.
29 * Since modules need to be in the lowest 32-bits of the address space,
30 * we place them right before the OBP area from 0x10000000 to 0xf0000000.
31 * There is a single static kernel PMD which maps from 0x0 to address
32 * 0x400000000.
33 */
34#define TLBTEMP_BASE _AC(0x0000000006000000,UL)
David S. Millerb18eb2d2014-05-07 14:07:32 -070035#define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
36#define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070037#define MODULES_VADDR _AC(0x0000000010000000,UL)
38#define MODULES_LEN _AC(0x00000000e0000000,UL)
39#define MODULES_END _AC(0x00000000f0000000,UL)
40#define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
41#define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
42#define VMALLOC_START _AC(0x0000000100000000,UL)
David S. Millerbb4e6e82014-09-27 11:05:21 -070043#define VMEMMAP_BASE VMALLOC_END
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070044
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070045/* PMD_SHIFT determines the size of the area a second-level page
46 * table can map
47 */
David S. Miller37b3a8f2013-09-25 13:48:49 -070048#define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070049#define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
50#define PMD_MASK (~(PMD_SIZE-1))
David S. Miller2b779332013-09-25 14:33:16 -070051#define PMD_BITS (PAGE_SHIFT - 3)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070052
David S. Millerac55c762014-09-26 21:19:46 -070053/* PUD_SHIFT determines the size of the area a third-level page
54 * table can map
55 */
56#define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
57#define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
58#define PUD_MASK (~(PUD_SIZE-1))
59#define PUD_BITS (PAGE_SHIFT - 3)
60
61/* PGDIR_SHIFT determines what a fourth-level page table entry can map */
62#define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070063#define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
64#define PGDIR_MASK (~(PGDIR_SIZE-1))
David S. Miller2b779332013-09-25 14:33:16 -070065#define PGDIR_BITS (PAGE_SHIFT - 3)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070066
David S. Miller7c0fa0f2014-09-24 21:49:29 -070067#if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
68#error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
69#endif
70
David S. Millerac55c762014-09-26 21:19:46 -070071#if (PGDIR_SHIFT + PGDIR_BITS) != 53
David Miller56a70b82012-10-08 16:34:20 -070072#error Page table parameters do not cover virtual address space properly.
73#endif
74
David Miller9e695d22012-10-08 16:34:29 -070075#if (PMD_SHIFT != HPAGE_SHIFT)
76#error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
77#endif
78
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070079#ifndef __ASSEMBLY__
80
David S. Millerbb4e6e82014-09-27 11:05:21 -070081extern unsigned long VMALLOC_END;
82
83#define vmemmap ((struct page *)VMEMMAP_BASE)
84
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070085#include <linux/sched.h>
86
David S. Miller0dd5b7b2014-09-24 20:56:11 -070087bool kern_addr_valid(unsigned long addr);
David S. Miller26cf4322014-04-29 13:03:27 -070088
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070089/* Entries per page directory level. */
David S. Miller37b3a8f2013-09-25 13:48:49 -070090#define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070091#define PTRS_PER_PMD (1UL << PMD_BITS)
David S. Millerac55c762014-09-26 21:19:46 -070092#define PTRS_PER_PUD (1UL << PUD_BITS)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070093#define PTRS_PER_PGD (1UL << PGDIR_BITS)
94
95/* Kernel has a separate 44bit address space. */
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080096#define FIRST_USER_ADDRESS 0UL
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070097
David S. Millerfe866432014-04-29 13:28:23 -070098#define pmd_ERROR(e) \
99 pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
100 __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
David S. Millerac55c762014-09-26 21:19:46 -0700101#define pud_ERROR(e) \
102 pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
103 __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
David S. Millerfe866432014-04-29 13:28:23 -0700104#define pgd_ERROR(e) \
105 pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
106 __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700107
108#endif /* !(__ASSEMBLY__) */
109
110/* PTE bits which are the same in SUN4U and SUN4V format. */
111#define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
112#define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
David S. Miller683d2fa2011-07-25 17:12:21 -0700113#define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700114#define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700115#define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
David S. Miller683d2fa2011-07-25 17:12:21 -0700116
117/* Advertise support for _PAGE_SPECIAL */
118#define __HAVE_ARCH_PTE_SPECIAL
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700119
120/* SUN4U pte bits... */
121#define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
122#define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
123#define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
124#define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
125#define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
126#define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
127#define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
David S. Miller683d2fa2011-07-25 17:12:21 -0700128#define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700129#define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700130#define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
131#define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
132#define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
133#define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
134#define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
135#define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
136#define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
137#define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
138#define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
139#define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700140#define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
141#define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
142#define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
143#define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
144#define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
145#define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
146#define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
147#define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
148#define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
149#define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
150
151/* SUN4V pte bits... */
152#define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
153#define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
154#define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
155#define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
156#define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
157#define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
David S. Miller683d2fa2011-07-25 17:12:21 -0700158#define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700159#define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700160#define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
161#define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
162#define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
163#define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
164#define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
165#define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
166#define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
167#define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
168#define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700169#define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
170#define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
171#define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
172#define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
173#define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
174#define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
175#define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
176#define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
177#define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
178#define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
179#define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
180
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700181#define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
182#define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700183
David S. Miller37b3a8f2013-09-25 13:48:49 -0700184#if REAL_HPAGE_SHIFT != 22
185#error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
186#endif
187
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700188#define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
189#define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700190
191/* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
192#define __P000 __pgprot(0)
193#define __P001 __pgprot(0)
194#define __P010 __pgprot(0)
195#define __P011 __pgprot(0)
196#define __P100 __pgprot(0)
197#define __P101 __pgprot(0)
198#define __P110 __pgprot(0)
199#define __P111 __pgprot(0)
200
201#define __S000 __pgprot(0)
202#define __S001 __pgprot(0)
203#define __S010 __pgprot(0)
204#define __S011 __pgprot(0)
205#define __S100 __pgprot(0)
206#define __S101 __pgprot(0)
207#define __S110 __pgprot(0)
208#define __S111 __pgprot(0)
209
210#ifndef __ASSEMBLY__
211
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200212pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700213
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200214unsigned long pte_sz_bits(unsigned long size);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700215
216extern pgprot_t PAGE_KERNEL;
217extern pgprot_t PAGE_KERNEL_LOCKED;
218extern pgprot_t PAGE_COPY;
219extern pgprot_t PAGE_SHARED;
220
Adam Buchbinder08f80072016-03-04 11:21:18 -0800221/* XXX This ugliness is for the atyfb driver's sparc mmap() support. XXX */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700222extern unsigned long _PAGE_IE;
223extern unsigned long _PAGE_E;
224extern unsigned long _PAGE_CACHE;
225
226extern unsigned long pg_iobits;
227extern unsigned long _PAGE_ALL_SZ_BITS;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700228
229extern struct page *mem_map_zero;
230#define ZERO_PAGE(vaddr) (mem_map_zero)
231
232/* PFNs are real physical page numbers. However, mem_map only begins to record
233 * per-page information starting at pfn_base. This is to handle systems where
234 * the first physical page in the machine is at some huge physical address,
235 * such as 4GB. This is common on a partitioned E10000, for example.
236 */
237static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
238{
239 unsigned long paddr = pfn << PAGE_SHIFT;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700240
David Miller15b93502012-10-08 16:34:19 -0700241 BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
242 return __pte(paddr | pgprot_val(prot));
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700243}
244#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
245
David Miller9e695d22012-10-08 16:34:29 -0700246#ifdef CONFIG_TRANSPARENT_HUGEPAGE
David S. Millera7b94032013-09-26 13:45:15 -0700247static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
David Miller9e695d22012-10-08 16:34:29 -0700248{
David S. Millera7b94032013-09-26 13:45:15 -0700249 pte_t pte = pfn_pte(page_nr, pgprot);
250
251 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700252}
David S. Millera7b94032013-09-26 13:45:15 -0700253#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
David Miller9e695d22012-10-08 16:34:29 -0700254#endif
255
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700256/* This one can be done with two shifts. */
257static inline unsigned long pte_pfn(pte_t pte)
258{
259 unsigned long ret;
260
261 __asm__ __volatile__(
262 "\n661: sllx %1, %2, %0\n"
263 " srlx %0, %3, %0\n"
264 " .section .sun4v_2insn_patch, \"ax\"\n"
265 " .word 661b\n"
266 " sllx %1, %4, %0\n"
267 " srlx %0, %5, %0\n"
268 " .previous\n"
269 : "=r" (ret)
270 : "r" (pte_val(pte)),
271 "i" (21), "i" (21 + PAGE_SHIFT),
272 "i" (8), "i" (8 + PAGE_SHIFT));
273
274 return ret;
275}
276#define pte_page(x) pfn_to_page(pte_pfn(x))
277
278static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
279{
280 unsigned long mask, tmp;
281
David S. Millereaf85da2014-04-28 19:11:27 -0700282 /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
283 * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700284 *
285 * Even if we use negation tricks the result is still a 6
286 * instruction sequence, so don't try to play fancy and just
287 * do the most straightforward implementation.
288 *
289 * Note: We encode this into 3 sun4v 2-insn patch sequences.
290 */
291
David Miller15b93502012-10-08 16:34:19 -0700292 BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700293 __asm__ __volatile__(
294 "\n661: sethi %%uhi(%2), %1\n"
295 " sethi %%hi(%2), %0\n"
296 "\n662: or %1, %%ulo(%2), %1\n"
297 " or %0, %%lo(%2), %0\n"
298 "\n663: sllx %1, 32, %1\n"
299 " or %0, %1, %0\n"
300 " .section .sun4v_2insn_patch, \"ax\"\n"
301 " .word 661b\n"
302 " sethi %%uhi(%3), %1\n"
303 " sethi %%hi(%3), %0\n"
304 " .word 662b\n"
305 " or %1, %%ulo(%3), %1\n"
306 " or %0, %%lo(%3), %0\n"
307 " .word 663b\n"
308 " sllx %1, 32, %1\n"
309 " or %0, %1, %0\n"
310 " .previous\n"
Khalid Aziz494e5b62015-05-27 10:00:46 -0600311 " .section .sun_m7_2insn_patch, \"ax\"\n"
312 " .word 661b\n"
313 " sethi %%uhi(%4), %1\n"
314 " sethi %%hi(%4), %0\n"
315 " .word 662b\n"
316 " or %1, %%ulo(%4), %1\n"
317 " or %0, %%lo(%4), %0\n"
318 " .word 663b\n"
319 " sllx %1, 32, %1\n"
320 " or %0, %1, %0\n"
321 " .previous\n"
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700322 : "=r" (mask), "=r" (tmp)
323 : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
David S. Millereaf85da2014-04-28 19:11:27 -0700324 _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
David S. Millera7b94032013-09-26 13:45:15 -0700325 _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700326 "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
David S. Millereaf85da2014-04-28 19:11:27 -0700327 _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
Khalid Aziz494e5b62015-05-27 10:00:46 -0600328 _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
329 "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
330 _PAGE_CP_4V | _PAGE_E_4V |
David S. Millera7b94032013-09-26 13:45:15 -0700331 _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700332
333 return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
334}
335
David S. Millera7b94032013-09-26 13:45:15 -0700336#ifdef CONFIG_TRANSPARENT_HUGEPAGE
337static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
338{
339 pte_t pte = __pte(pmd_val(pmd));
340
341 pte = pte_modify(pte, newprot);
342
343 return __pmd(pte_val(pte));
344}
345#endif
346
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700347static inline pgprot_t pgprot_noncached(pgprot_t prot)
348{
349 unsigned long val = pgprot_val(prot);
350
351 __asm__ __volatile__(
352 "\n661: andn %0, %2, %0\n"
353 " or %0, %3, %0\n"
354 " .section .sun4v_2insn_patch, \"ax\"\n"
355 " .word 661b\n"
356 " andn %0, %4, %0\n"
357 " or %0, %5, %0\n"
358 " .previous\n"
Khalid Aziz494e5b62015-05-27 10:00:46 -0600359 " .section .sun_m7_2insn_patch, \"ax\"\n"
360 " .word 661b\n"
361 " andn %0, %6, %0\n"
362 " or %0, %5, %0\n"
363 " .previous\n"
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700364 : "=r" (val)
365 : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
Khalid Aziz494e5b62015-05-27 10:00:46 -0600366 "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
367 "i" (_PAGE_CP_4V));
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700368
369 return __pgprot(val);
370}
371/* Various pieces of code check for platform support by ifdef testing
372 * on "pgprot_noncached". That's broken and should be fixed, but for
373 * now...
374 */
375#define pgprot_noncached pgprot_noncached
376
David S. Millera7b94032013-09-26 13:45:15 -0700377#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
Nitin Gupta24e49ee2016-03-30 11:17:13 -0700378static inline unsigned long __pte_huge_mask(void)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700379{
380 unsigned long mask;
381
382 __asm__ __volatile__(
383 "\n661: sethi %%uhi(%1), %0\n"
384 " sllx %0, 32, %0\n"
385 " .section .sun4v_2insn_patch, \"ax\"\n"
386 " .word 661b\n"
387 " mov %2, %0\n"
388 " nop\n"
389 " .previous\n"
390 : "=r" (mask)
391 : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
392
Nitin Gupta24e49ee2016-03-30 11:17:13 -0700393 return mask;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700394}
Nitin Gupta24e49ee2016-03-30 11:17:13 -0700395
396static inline pte_t pte_mkhuge(pte_t pte)
397{
Nitin Gupta7bc37772016-07-29 00:54:21 -0700398 return __pte(pte_val(pte) | _PAGE_PMD_HUGE | __pte_huge_mask());
Nitin Gupta24e49ee2016-03-30 11:17:13 -0700399}
400
401static inline bool is_hugetlb_pte(pte_t pte)
402{
403 return !!(pte_val(pte) & __pte_huge_mask());
404}
405
Nitin Gupta7bc37772016-07-29 00:54:21 -0700406static inline bool is_hugetlb_pmd(pmd_t pmd)
407{
408 return !!(pmd_val(pmd) & _PAGE_PMD_HUGE);
409}
410
David S. Millera7b94032013-09-26 13:45:15 -0700411#ifdef CONFIG_TRANSPARENT_HUGEPAGE
412static inline pmd_t pmd_mkhuge(pmd_t pmd)
413{
414 pte_t pte = __pte(pmd_val(pmd));
415
416 pte = pte_mkhuge(pte);
417 pte_val(pte) |= _PAGE_PMD_HUGE;
418
419 return __pmd(pte_val(pte));
420}
421#endif
Nitin Gupta24e49ee2016-03-30 11:17:13 -0700422#else
423static inline bool is_hugetlb_pte(pte_t pte)
424{
425 return false;
426}
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700427#endif
428
429static inline pte_t pte_mkdirty(pte_t pte)
430{
431 unsigned long val = pte_val(pte), tmp;
432
433 __asm__ __volatile__(
434 "\n661: or %0, %3, %0\n"
435 " nop\n"
436 "\n662: nop\n"
437 " nop\n"
438 " .section .sun4v_2insn_patch, \"ax\"\n"
439 " .word 661b\n"
440 " sethi %%uhi(%4), %1\n"
441 " sllx %1, 32, %1\n"
442 " .word 662b\n"
443 " or %1, %%lo(%4), %1\n"
444 " or %0, %1, %0\n"
445 " .previous\n"
446 : "=r" (val), "=r" (tmp)
447 : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
448 "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
449
450 return __pte(val);
451}
452
453static inline pte_t pte_mkclean(pte_t pte)
454{
455 unsigned long val = pte_val(pte), tmp;
456
457 __asm__ __volatile__(
458 "\n661: andn %0, %3, %0\n"
459 " nop\n"
460 "\n662: nop\n"
461 " nop\n"
462 " .section .sun4v_2insn_patch, \"ax\"\n"
463 " .word 661b\n"
464 " sethi %%uhi(%4), %1\n"
465 " sllx %1, 32, %1\n"
466 " .word 662b\n"
467 " or %1, %%lo(%4), %1\n"
468 " andn %0, %1, %0\n"
469 " .previous\n"
470 : "=r" (val), "=r" (tmp)
471 : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
472 "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
473
474 return __pte(val);
475}
476
477static inline pte_t pte_mkwrite(pte_t pte)
478{
479 unsigned long val = pte_val(pte), mask;
480
481 __asm__ __volatile__(
482 "\n661: mov %1, %0\n"
483 " nop\n"
484 " .section .sun4v_2insn_patch, \"ax\"\n"
485 " .word 661b\n"
486 " sethi %%uhi(%2), %0\n"
487 " sllx %0, 32, %0\n"
488 " .previous\n"
489 : "=r" (mask)
490 : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
491
492 return __pte(val | mask);
493}
494
495static inline pte_t pte_wrprotect(pte_t pte)
496{
497 unsigned long val = pte_val(pte), tmp;
498
499 __asm__ __volatile__(
500 "\n661: andn %0, %3, %0\n"
501 " nop\n"
502 "\n662: nop\n"
503 " nop\n"
504 " .section .sun4v_2insn_patch, \"ax\"\n"
505 " .word 661b\n"
506 " sethi %%uhi(%4), %1\n"
507 " sllx %1, 32, %1\n"
508 " .word 662b\n"
509 " or %1, %%lo(%4), %1\n"
510 " andn %0, %1, %0\n"
511 " .previous\n"
512 : "=r" (val), "=r" (tmp)
513 : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
514 "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
515
516 return __pte(val);
517}
518
519static inline pte_t pte_mkold(pte_t pte)
520{
521 unsigned long mask;
522
523 __asm__ __volatile__(
524 "\n661: mov %1, %0\n"
525 " nop\n"
526 " .section .sun4v_2insn_patch, \"ax\"\n"
527 " .word 661b\n"
528 " sethi %%uhi(%2), %0\n"
529 " sllx %0, 32, %0\n"
530 " .previous\n"
531 : "=r" (mask)
532 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
533
534 mask |= _PAGE_R;
535
536 return __pte(pte_val(pte) & ~mask);
537}
538
539static inline pte_t pte_mkyoung(pte_t pte)
540{
541 unsigned long mask;
542
543 __asm__ __volatile__(
544 "\n661: mov %1, %0\n"
545 " nop\n"
546 " .section .sun4v_2insn_patch, \"ax\"\n"
547 " .word 661b\n"
548 " sethi %%uhi(%2), %0\n"
549 " sllx %0, 32, %0\n"
550 " .previous\n"
551 : "=r" (mask)
552 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
553
554 mask |= _PAGE_R;
555
556 return __pte(pte_val(pte) | mask);
557}
558
559static inline pte_t pte_mkspecial(pte_t pte)
560{
David S. Miller683d2fa2011-07-25 17:12:21 -0700561 pte_val(pte) |= _PAGE_SPECIAL;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700562 return pte;
563}
564
565static inline unsigned long pte_young(pte_t pte)
566{
567 unsigned long mask;
568
569 __asm__ __volatile__(
570 "\n661: mov %1, %0\n"
571 " nop\n"
572 " .section .sun4v_2insn_patch, \"ax\"\n"
573 " .word 661b\n"
574 " sethi %%uhi(%2), %0\n"
575 " sllx %0, 32, %0\n"
576 " .previous\n"
577 : "=r" (mask)
578 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
579
580 return (pte_val(pte) & mask);
581}
582
583static inline unsigned long pte_dirty(pte_t pte)
584{
585 unsigned long mask;
586
587 __asm__ __volatile__(
588 "\n661: mov %1, %0\n"
589 " nop\n"
590 " .section .sun4v_2insn_patch, \"ax\"\n"
591 " .word 661b\n"
592 " sethi %%uhi(%2), %0\n"
593 " sllx %0, 32, %0\n"
594 " .previous\n"
595 : "=r" (mask)
596 : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
597
598 return (pte_val(pte) & mask);
599}
600
601static inline unsigned long pte_write(pte_t pte)
602{
603 unsigned long mask;
604
605 __asm__ __volatile__(
606 "\n661: mov %1, %0\n"
607 " nop\n"
608 " .section .sun4v_2insn_patch, \"ax\"\n"
609 " .word 661b\n"
610 " sethi %%uhi(%2), %0\n"
611 " sllx %0, 32, %0\n"
612 " .previous\n"
613 : "=r" (mask)
614 : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
615
616 return (pte_val(pte) & mask);
617}
618
619static inline unsigned long pte_exec(pte_t pte)
620{
621 unsigned long mask;
622
623 __asm__ __volatile__(
624 "\n661: sethi %%hi(%1), %0\n"
625 " .section .sun4v_1insn_patch, \"ax\"\n"
626 " .word 661b\n"
627 " mov %2, %0\n"
628 " .previous\n"
629 : "=r" (mask)
630 : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
631
632 return (pte_val(pte) & mask);
633}
634
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700635static inline unsigned long pte_present(pte_t pte)
636{
637 unsigned long val = pte_val(pte);
638
639 __asm__ __volatile__(
640 "\n661: and %0, %2, %0\n"
641 " .section .sun4v_1insn_patch, \"ax\"\n"
642 " .word 661b\n"
643 " and %0, %3, %0\n"
644 " .previous\n"
645 : "=r" (val)
646 : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
647
648 return val;
649}
650
David S. Miller4a9d1942012-12-18 16:06:16 -0800651#define pte_accessible pte_accessible
Rik van Riel20841402013-12-18 17:08:44 -0800652static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
David S. Miller4a9d1942012-12-18 16:06:16 -0800653{
654 return pte_val(a) & _PAGE_VALID;
655}
656
David S. Miller683d2fa2011-07-25 17:12:21 -0700657static inline unsigned long pte_special(pte_t pte)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700658{
David S. Miller683d2fa2011-07-25 17:12:21 -0700659 return pte_val(pte) & _PAGE_SPECIAL;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700660}
661
David S. Millera7b94032013-09-26 13:45:15 -0700662static inline unsigned long pmd_large(pmd_t pmd)
David S. Miller89a77912013-02-13 12:21:06 -0800663{
David S. Millera7b94032013-09-26 13:45:15 -0700664 pte_t pte = __pte(pmd_val(pmd));
665
David S. Miller04df4192014-04-25 10:21:12 -0700666 return pte_val(pte) & _PAGE_PMD_HUGE;
David S. Miller89a77912013-02-13 12:21:06 -0800667}
668
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700669static inline unsigned long pmd_pfn(pmd_t pmd)
670{
671 pte_t pte = __pte(pmd_val(pmd));
672
673 return pte_pfn(pte);
674}
675
Tom Hromatka512d2112017-03-31 16:31:42 -0600676#define __HAVE_ARCH_PMD_WRITE
677static inline unsigned long pmd_write(pmd_t pmd)
678{
679 pte_t pte = __pte(pmd_val(pmd));
680
681 return pte_write(pte);
682}
683
David Miller9e695d22012-10-08 16:34:29 -0700684#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Kirill A. Shutemovc164e032014-12-10 15:44:36 -0800685static inline unsigned long pmd_dirty(pmd_t pmd)
686{
687 pte_t pte = __pte(pmd_val(pmd));
688
689 return pte_dirty(pte);
690}
691
David S. Millera7b94032013-09-26 13:45:15 -0700692static inline unsigned long pmd_young(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700693{
David S. Millera7b94032013-09-26 13:45:15 -0700694 pte_t pte = __pte(pmd_val(pmd));
695
696 return pte_young(pte);
David Miller9e695d22012-10-08 16:34:29 -0700697}
698
David S. Millera7b94032013-09-26 13:45:15 -0700699static inline unsigned long pmd_trans_huge(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700700{
David S. Millera7b94032013-09-26 13:45:15 -0700701 pte_t pte = __pte(pmd_val(pmd));
702
703 return pte_val(pte) & _PAGE_PMD_HUGE;
David Miller9e695d22012-10-08 16:34:29 -0700704}
705
David Miller9e695d22012-10-08 16:34:29 -0700706static inline pmd_t pmd_mkold(pmd_t pmd)
707{
David S. Millera7b94032013-09-26 13:45:15 -0700708 pte_t pte = __pte(pmd_val(pmd));
709
710 pte = pte_mkold(pte);
711
712 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700713}
714
715static inline pmd_t pmd_wrprotect(pmd_t pmd)
716{
David S. Millera7b94032013-09-26 13:45:15 -0700717 pte_t pte = __pte(pmd_val(pmd));
718
719 pte = pte_wrprotect(pte);
720
721 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700722}
723
724static inline pmd_t pmd_mkdirty(pmd_t pmd)
725{
David S. Millera7b94032013-09-26 13:45:15 -0700726 pte_t pte = __pte(pmd_val(pmd));
727
728 pte = pte_mkdirty(pte);
729
730 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700731}
732
Minchan Kim79cedb82016-01-15 16:55:24 -0800733static inline pmd_t pmd_mkclean(pmd_t pmd)
734{
735 pte_t pte = __pte(pmd_val(pmd));
736
737 pte = pte_mkclean(pte);
738
739 return __pmd(pte_val(pte));
740}
741
David Miller9e695d22012-10-08 16:34:29 -0700742static inline pmd_t pmd_mkyoung(pmd_t pmd)
743{
David S. Millera7b94032013-09-26 13:45:15 -0700744 pte_t pte = __pte(pmd_val(pmd));
745
746 pte = pte_mkyoung(pte);
747
748 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700749}
750
751static inline pmd_t pmd_mkwrite(pmd_t pmd)
752{
David S. Millera7b94032013-09-26 13:45:15 -0700753 pte_t pte = __pte(pmd_val(pmd));
754
755 pte = pte_mkwrite(pte);
756
757 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700758}
759
David S. Millera7b94032013-09-26 13:45:15 -0700760static inline pgprot_t pmd_pgprot(pmd_t entry)
761{
762 unsigned long val = pmd_val(entry);
763
764 return __pgprot(val);
765}
David Miller9e695d22012-10-08 16:34:29 -0700766#endif
767
768static inline int pmd_present(pmd_t pmd)
769{
David S. Miller2b779332013-09-25 14:33:16 -0700770 return pmd_val(pmd) != 0UL;
David Miller9e695d22012-10-08 16:34:29 -0700771}
772
773#define pmd_none(pmd) (!pmd_val(pmd))
774
David S. Miller26cf4322014-04-29 13:03:27 -0700775/* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
776 * very simple, it's just the physical address. PTE tables are of
777 * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
778 * the top bits outside of the range of any physical address size we
779 * support are clear as well. We also validate the physical itself.
780 */
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700781#define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
David S. Miller26cf4322014-04-29 13:03:27 -0700782
783#define pud_none(pud) (!pud_val(pud))
784
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700785#define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
David S. Miller26cf4322014-04-29 13:03:27 -0700786
David S. Millerac55c762014-09-26 21:19:46 -0700787#define pgd_none(pgd) (!pgd_val(pgd))
788
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700789#define pgd_bad(pgd) (pgd_val(pgd) & ~PAGE_MASK)
David S. Millerac55c762014-09-26 21:19:46 -0700790
David Miller9e695d22012-10-08 16:34:29 -0700791#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200792void set_pmd_at(struct mm_struct *mm, unsigned long addr,
793 pmd_t *pmdp, pmd_t pmd);
David Miller9e695d22012-10-08 16:34:29 -0700794#else
795static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
796 pmd_t *pmdp, pmd_t pmd)
797{
798 *pmdp = pmd;
799}
800#endif
801
802static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
803{
David S. Millera7b94032013-09-26 13:45:15 -0700804 unsigned long val = __pa((unsigned long) (ptep));
David Miller9e695d22012-10-08 16:34:29 -0700805
806 pmd_val(*pmdp) = val;
807}
808
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700809#define pud_set(pudp, pmdp) \
David S. Millera7b94032013-09-26 13:45:15 -0700810 (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
David Miller9e695d22012-10-08 16:34:29 -0700811static inline unsigned long __pmd_page(pmd_t pmd)
812{
David S. Millera7b94032013-09-26 13:45:15 -0700813 pte_t pte = __pte(pmd_val(pmd));
814 unsigned long pfn;
815
816 pfn = pte_pfn(pte);
817
818 return ((unsigned long) __va(pfn << PAGE_SHIFT));
David Miller9e695d22012-10-08 16:34:29 -0700819}
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700820#define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
821#define pud_page_vaddr(pud) \
David S. Millera7b94032013-09-26 13:45:15 -0700822 ((unsigned long) __va(pud_val(pud)))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700823#define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
David S. Miller2b779332013-09-25 14:33:16 -0700824#define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700825#define pud_present(pud) (pud_val(pud) != 0U)
David S. Miller2b779332013-09-25 14:33:16 -0700826#define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
David S. Millerac55c762014-09-26 21:19:46 -0700827#define pgd_page_vaddr(pgd) \
828 ((unsigned long) __va(pgd_val(pgd)))
829#define pgd_present(pgd) (pgd_val(pgd) != 0U)
830#define pgd_clear(pgdp) (pgd_val(*(pgd)) = 0UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700831
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700832static inline unsigned long pud_large(pud_t pud)
833{
834 pte_t pte = __pte(pud_val(pud));
835
836 return pte_val(pte) & _PAGE_PMD_HUGE;
837}
838
839static inline unsigned long pud_pfn(pud_t pud)
840{
841 pte_t pte = __pte(pud_val(pud));
842
843 return pte_pfn(pte);
844}
845
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700846/* Same in both SUN4V and SUN4U. */
847#define pte_none(pte) (!pte_val(pte))
848
David S. Millerac55c762014-09-26 21:19:46 -0700849#define pgd_set(pgdp, pudp) \
850 (pgd_val(*(pgdp)) = (__pa((unsigned long) (pudp))))
851
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700852/* to find an entry in a page-table-directory. */
853#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
854#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
855
856/* to find an entry in a kernel page-table-directory */
857#define pgd_offset_k(address) pgd_offset(&init_mm, address)
858
David S. Millerac55c762014-09-26 21:19:46 -0700859/* Find an entry in the third-level page table.. */
860#define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
861#define pud_offset(pgdp, address) \
862 ((pud_t *) pgd_page_vaddr(*(pgdp)) + pud_index(address))
863
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700864/* Find an entry in the second-level page table.. */
865#define pmd_offset(pudp, address) \
866 ((pmd_t *) pud_page_vaddr(*(pudp)) + \
867 (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
868
869/* Find an entry in the third-level page table.. */
870#define pte_index(dir, address) \
871 ((pte_t *) __pmd_page(*(dir)) + \
872 ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
873#define pte_offset_kernel pte_index
874#define pte_offset_map pte_index
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700875#define pte_unmap(pte) do { } while (0)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700876
877/* Actual page table PTE updates. */
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200878void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
879 pte_t *ptep, pte_t orig, int fullmm);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700880
Nitin Gupta24e49ee2016-03-30 11:17:13 -0700881static void maybe_tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
882 pte_t *ptep, pte_t orig, int fullmm)
883{
884 /* It is more efficient to let flush_tlb_kernel_range()
885 * handle init_mm tlb flushes.
886 *
887 * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
888 * and SUN4V pte layout, so this inline test is fine.
889 */
890 if (likely(mm != &init_mm) && pte_accessible(mm, orig))
891 tlb_batch_add(mm, vaddr, ptep, orig, fullmm);
892}
893
Aneesh Kumar K.V8809aa22015-06-24 16:57:44 -0700894#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
895static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
896 unsigned long addr,
897 pmd_t *pmdp)
David Miller9e695d22012-10-08 16:34:29 -0700898{
899 pmd_t pmd = *pmdp;
David S. Miller2b779332013-09-25 14:33:16 -0700900 set_pmd_at(mm, addr, pmdp, __pmd(0UL));
David Miller9e695d22012-10-08 16:34:29 -0700901 return pmd;
902}
903
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700904static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
905 pte_t *ptep, pte_t pte, int fullmm)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700906{
907 pte_t orig = *ptep;
908
909 *ptep = pte;
Nitin Gupta24e49ee2016-03-30 11:17:13 -0700910 maybe_tlb_batch_add(mm, addr, ptep, orig, fullmm);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700911}
912
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700913#define set_pte_at(mm,addr,ptep,pte) \
914 __set_pte_at((mm), (addr), (ptep), (pte), 0)
915
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700916#define pte_clear(mm,addr,ptep) \
917 set_pte_at((mm), (addr), (ptep), __pte(0UL))
918
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700919#define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
920#define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
921 __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
922
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700923#ifdef DCACHE_ALIASING_POSSIBLE
924#define __HAVE_ARCH_MOVE_PTE
925#define move_pte(pte, prot, old_addr, new_addr) \
926({ \
927 pte_t newpte = (pte); \
928 if (tlb_type != hypervisor && pte_present(pte)) { \
929 unsigned long this_pfn = pte_pfn(pte); \
930 \
931 if (pfn_valid(this_pfn) && \
932 (((old_addr) ^ (new_addr)) & (1 << 13))) \
933 flush_dcache_page_all(current->mm, \
934 pfn_to_page(this_pfn)); \
935 } \
936 newpte; \
937})
938#endif
939
David S. Miller2b779332013-09-25 14:33:16 -0700940extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700941
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200942void paging_init(void);
943unsigned long find_ecache_flush_span(unsigned long size);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700944
Sam Ravnborgcb1b8202011-04-21 15:45:45 -0700945struct seq_file;
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200946void mmu_info(struct seq_file *);
Sam Ravnborgcb1b8202011-04-21 15:45:45 -0700947
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700948struct vm_area_struct;
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200949void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
David Miller9e695d22012-10-08 16:34:29 -0700950#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200951void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
952 pmd_t *pmd);
David Miller9e695d22012-10-08 16:34:29 -0700953
David S. Miller51e5ef12014-04-24 13:58:02 -0700954#define __HAVE_ARCH_PMDP_INVALIDATE
Nitin Gupta9da97a92018-01-31 16:18:09 -0800955extern pmd_t pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
David S. Miller51e5ef12014-04-24 13:58:02 -0700956 pmd_t *pmdp);
957
David Miller9e695d22012-10-08 16:34:29 -0700958#define __HAVE_ARCH_PGTABLE_DEPOSIT
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200959void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
960 pgtable_t pgtable);
David Miller9e695d22012-10-08 16:34:29 -0700961
962#define __HAVE_ARCH_PGTABLE_WITHDRAW
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200963pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
David Miller9e695d22012-10-08 16:34:29 -0700964#endif
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700965
966/* Encode and de-code a swap entry */
967#define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
968#define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
969#define __swp_entry(type, offset) \
970 ( (swp_entry_t) \
971 { \
972 (((long)(type) << PAGE_SHIFT) | \
973 ((long)(offset) << (PAGE_SHIFT + 8UL))) \
974 } )
975#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
976#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
977
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200978int page_in_phys_avail(unsigned long paddr);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700979
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700980/*
981 * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
982 * its high 4 bits. These macros/functions put it there or get it from there.
983 */
984#define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
985#define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
986#define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
987
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200988int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
989 unsigned long, pgprot_t);
David S. Miller3e37fd32011-11-17 18:17:59 -0800990
991static inline int io_remap_pfn_range(struct vm_area_struct *vma,
992 unsigned long from, unsigned long pfn,
993 unsigned long size, pgprot_t prot)
994{
995 unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
996 int space = GET_IOSPACE(pfn);
997 unsigned long phys_base;
998
999 phys_base = offset | (((unsigned long) space) << 32UL);
1000
1001 return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
1002}
Al Viro40d158e2013-05-11 12:13:10 -04001003#define io_remap_pfn_range io_remap_pfn_range
David S. Miller3e37fd32011-11-17 18:17:59 -08001004
David S. Millerf36391d2013-04-19 17:26:26 -04001005#include <asm/tlbflush.h>
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001006#include <asm-generic/pgtable.h>
1007
1008/* We provide our own get_unmapped_area to cope with VA holes and
1009 * SHM area cache aliasing for userland.
1010 */
1011#define HAVE_ARCH_UNMAPPED_AREA
1012#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
1013
1014/* We provide a special get_unmapped_area for framebuffer mmaps to try and use
1015 * the largest alignment possible such that larget PTEs can be used.
1016 */
Sam Ravnborgf05a6862014-05-16 23:25:50 +02001017unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
1018 unsigned long, unsigned long,
1019 unsigned long);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001020#define HAVE_ARCH_FB_UNMAPPED_AREA
1021
Sam Ravnborgf05a6862014-05-16 23:25:50 +02001022void pgtable_cache_init(void);
1023void sun4v_register_fault_status(void);
1024void sun4v_ktsb_register(void);
1025void __init cheetah_ecache_flush_init(void);
1026void sun4v_patch_tlb_handlers(void);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001027
1028extern unsigned long cmdline_memory_size;
1029
Sam Ravnborgf05a6862014-05-16 23:25:50 +02001030asmlinkage void do_sparc64_fault(struct pt_regs *regs);
David S. Millerb539c462008-09-12 00:10:32 -07001031
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001032#endif /* !(__ASSEMBLY__) */
1033
1034#endif /* !(_SPARC64_PGTABLE_H) */