blob: 288631a86e5366786b9aeec575f3239fdf570d79 [file] [log] [blame]
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001/*
Sylwester Nawrocki3a3f9442011-04-28 09:06:19 -03002 * Copyright (C) 2010 - 2011 Samsung Electronics Co., Ltd.
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef FIMC_CORE_H_
10#define FIMC_CORE_H_
11
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030012/*#define DEBUG*/
13
Sylwester Nawrocki2319c532011-07-26 18:29:50 -030014#include <linux/platform_device.h>
Sylwester Nawrockiaee71262010-11-22 14:49:06 -030015#include <linux/sched.h>
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -030016#include <linux/spinlock.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030017#include <linux/types.h>
Sylwester Nawrockiaee71262010-11-22 14:49:06 -030018#include <linux/videodev2.h>
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -030019#include <linux/io.h>
Sylwester Nawrocki574e1712011-07-26 18:08:21 -030020
21#include <media/media-entity.h>
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -030022#include <media/videobuf2-core.h>
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030023#include <media/v4l2-ctrls.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030024#include <media/v4l2-device.h>
25#include <media/v4l2-mem2mem.h>
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030026#include <media/v4l2-mediabus.h>
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -030027#include <media/s5p_fimc.h>
Sylwester Nawrockiaee71262010-11-22 14:49:06 -030028
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030029#include "regs-fimc.h"
30
31#define err(fmt, args...) \
32 printk(KERN_ERR "%s:%d: " fmt "\n", __func__, __LINE__, ##args)
33
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030034#define dbg(fmt, args...) \
Sylwester Nawrocki1e004692011-02-23 08:17:57 -030035 pr_debug("%s:%d: " fmt "\n", __func__, __LINE__, ##args)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030036
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030037/* Time to wait for next frame VSYNC interrupt while stopping operation. */
38#define FIMC_SHUTDOWN_TIMEOUT ((100*HZ)/1000)
Sylwester Nawrockiebdfea82011-06-10 15:36:45 -030039#define MAX_FIMC_CLOCKS 2
Sylwester Nawrockid3953222011-09-01 06:01:08 -030040#define FIMC_MODULE_NAME "s5p-fimc"
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -030041#define FIMC_MAX_DEVS 4
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030042#define FIMC_MAX_OUT_BUFS 4
43#define SCALER_MAX_HRATIO 64
44#define SCALER_MAX_VRATIO 64
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -030045#define DMA_MIN_SIZE 8
Sylwester Nawrocki237e0262011-08-24 20:35:30 -030046#define FIMC_CAMIF_MAX_HEIGHT 0x2000
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030047
Sylwester Nawrockia25be182010-12-27 15:34:43 -030048/* indices to the clocks array */
49enum {
50 CLK_BUS,
51 CLK_GATE,
Sylwester Nawrockia25be182010-12-27 15:34:43 -030052};
53
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030054enum fimc_dev_flags {
Sylwester Nawrockie9e21082011-09-02 06:25:32 -030055 ST_LPM,
56 /* m2m node */
57 ST_M2M_RUN,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030058 ST_M2M_PEND,
Sylwester Nawrockie9e21082011-09-02 06:25:32 -030059 ST_M2M_SUSPENDING,
60 ST_M2M_SUSPENDED,
61 /* capture node */
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030062 ST_CAPT_PEND,
63 ST_CAPT_RUN,
64 ST_CAPT_STREAM,
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -030065 ST_CAPT_ISP_STREAM,
Sylwester Nawrocki3e4748d2011-08-24 20:45:34 -030066 ST_CAPT_SUSPENDED,
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030067 ST_CAPT_SHUT,
Sylwester Nawrockie9e21082011-09-02 06:25:32 -030068 ST_CAPT_BUSY,
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030069 ST_CAPT_APPLY_CFG,
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -030070 ST_CAPT_JPEG,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030071};
72
Sylwester Nawrockie9e21082011-09-02 06:25:32 -030073#define fimc_m2m_active(dev) test_bit(ST_M2M_RUN, &(dev)->state)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030074#define fimc_m2m_pending(dev) test_bit(ST_M2M_PEND, &(dev)->state)
75
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030076#define fimc_capture_running(dev) test_bit(ST_CAPT_RUN, &(dev)->state)
77#define fimc_capture_pending(dev) test_bit(ST_CAPT_PEND, &(dev)->state)
Sylwester Nawrockie9e21082011-09-02 06:25:32 -030078#define fimc_capture_busy(dev) test_bit(ST_CAPT_BUSY, &(dev)->state)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030079
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030080enum fimc_datapath {
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030081 FIMC_CAMERA,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030082 FIMC_DMA,
83 FIMC_LCDFIFO,
84 FIMC_WRITEBACK
85};
86
87enum fimc_color_fmt {
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -030088 S5P_FIMC_RGB444 = 0x10,
89 S5P_FIMC_RGB555,
90 S5P_FIMC_RGB565,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030091 S5P_FIMC_RGB666,
92 S5P_FIMC_RGB888,
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -030093 S5P_FIMC_RGB30_LOCAL,
94 S5P_FIMC_YCBCR420 = 0x20,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030095 S5P_FIMC_YCBYCR422,
96 S5P_FIMC_YCRYCB422,
97 S5P_FIMC_CBYCRY422,
98 S5P_FIMC_CRYCBY422,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030099 S5P_FIMC_YCBCR444_LOCAL,
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300100 S5P_FIMC_JPEG = 0x40,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300101};
102
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300103#define fimc_fmt_is_rgb(x) (!!((x) & 0x10))
104#define fimc_fmt_is_jpeg(x) (!!((x) & 0x40))
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300105
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300106#define IS_M2M(__strt) ((__strt) == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE || \
107 __strt == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
108
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300109/* Cb/Cr chrominance components order for 2 plane Y/CbCr 4:2:2 formats. */
110#define S5P_FIMC_LSB_CRCB S5P_CIOCTRL_ORDER422_2P_LSB_CRCB
111
112/* The embedded image effect selection */
113#define S5P_FIMC_EFFECT_ORIGINAL S5P_CIIMGEFF_FIN_BYPASS
114#define S5P_FIMC_EFFECT_ARBITRARY S5P_CIIMGEFF_FIN_ARBITRARY
115#define S5P_FIMC_EFFECT_NEGATIVE S5P_CIIMGEFF_FIN_NEGATIVE
116#define S5P_FIMC_EFFECT_ARTFREEZE S5P_CIIMGEFF_FIN_ARTFREEZE
117#define S5P_FIMC_EFFECT_EMBOSSING S5P_CIIMGEFF_FIN_EMBOSSING
118#define S5P_FIMC_EFFECT_SIKHOUETTE S5P_CIIMGEFF_FIN_SILHOUETTE
119
120/* The hardware context state. */
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300121#define FIMC_PARAMS (1 << 0)
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300122#define FIMC_SRC_FMT (1 << 3)
123#define FIMC_DST_FMT (1 << 4)
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300124#define FIMC_DST_CROP (1 << 5)
125#define FIMC_CTX_M2M (1 << 16)
126#define FIMC_CTX_CAP (1 << 17)
127#define FIMC_CTX_SHUT (1 << 18)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300128
129/* Image conversion flags */
130#define FIMC_IN_DMA_ACCESS_TILED (1 << 0)
131#define FIMC_IN_DMA_ACCESS_LINEAR (0 << 0)
132#define FIMC_OUT_DMA_ACCESS_TILED (1 << 1)
133#define FIMC_OUT_DMA_ACCESS_LINEAR (0 << 1)
134#define FIMC_SCAN_MODE_PROGRESSIVE (0 << 2)
135#define FIMC_SCAN_MODE_INTERLACED (1 << 2)
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300136/*
137 * YCbCr data dynamic range for RGB-YUV color conversion.
138 * Y/Cb/Cr: (0 ~ 255) */
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300139#define FIMC_COLOR_RANGE_WIDE (0 << 3)
140/* Y (16 ~ 235), Cb/Cr (16 ~ 240) */
141#define FIMC_COLOR_RANGE_NARROW (1 << 3)
142
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300143/**
144 * struct fimc_fmt - the driver's internal color format data
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300145 * @mbus_code: Media Bus pixel code, -1 if not applicable
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300146 * @name: format description
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300147 * @fourcc: the fourcc code for this format, 0 if not applicable
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300148 * @color: the corresponding fimc_color_fmt
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300149 * @memplanes: number of physically non-contiguous data planes
150 * @colplanes: number of physically contiguous data planes
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300151 * @depth: per plane driver's private 'number of bits per pixel'
152 * @flags: flags indicating which operation mode format applies to
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300153 */
154struct fimc_fmt {
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300155 enum v4l2_mbus_pixelcode mbus_code;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300156 char *name;
157 u32 fourcc;
158 u32 color;
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300159 u16 memplanes;
160 u16 colplanes;
161 u8 depth[VIDEO_MAX_PLANES];
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300162 u16 flags;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300163#define FMT_FLAGS_CAM (1 << 0)
164#define FMT_FLAGS_M2M_IN (1 << 1)
165#define FMT_FLAGS_M2M_OUT (1 << 2)
166#define FMT_FLAGS_M2M (1 << 1 | 1 << 2)
167#define FMT_HAS_ALPHA (1 << 3)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300168};
169
170/**
171 * struct fimc_dma_offset - pixel offset information for DMA
172 * @y_h: y value horizontal offset
173 * @y_v: y value vertical offset
174 * @cb_h: cb value horizontal offset
175 * @cb_v: cb value vertical offset
176 * @cr_h: cr value horizontal offset
177 * @cr_v: cr value vertical offset
178 */
179struct fimc_dma_offset {
180 int y_h;
181 int y_v;
182 int cb_h;
183 int cb_v;
184 int cr_h;
185 int cr_v;
186};
187
188/**
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300189 * struct fimc_effect - color effect information
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300190 * @type: effect type
191 * @pat_cb: cr value when type is "arbitrary"
192 * @pat_cr: cr value when type is "arbitrary"
193 */
194struct fimc_effect {
195 u32 type;
196 u8 pat_cb;
197 u8 pat_cr;
198};
199
200/**
201 * struct fimc_scaler - the configuration data for FIMC inetrnal scaler
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300202 * @scaleup_h: flag indicating scaling up horizontally
203 * @scaleup_v: flag indicating scaling up vertically
204 * @copy_mode: flag indicating transparent DMA transfer (no scaling
205 * and color format conversion)
206 * @enabled: flag indicating if the scaler is used
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300207 * @hfactor: horizontal shift factor
208 * @vfactor: vertical shift factor
209 * @pre_hratio: horizontal ratio of the prescaler
210 * @pre_vratio: vertical ratio of the prescaler
211 * @pre_dst_width: the prescaler's destination width
212 * @pre_dst_height: the prescaler's destination height
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300213 * @main_hratio: the main scaler's horizontal ratio
214 * @main_vratio: the main scaler's vertical ratio
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300215 * @real_width: source pixel (width - offset)
216 * @real_height: source pixel (height - offset)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300217 */
218struct fimc_scaler {
Sylwester Nawrockidda7ae72010-10-22 04:10:57 -0300219 unsigned int scaleup_h:1;
220 unsigned int scaleup_v:1;
221 unsigned int copy_mode:1;
222 unsigned int enabled:1;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300223 u32 hfactor;
224 u32 vfactor;
225 u32 pre_hratio;
226 u32 pre_vratio;
227 u32 pre_dst_width;
228 u32 pre_dst_height;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300229 u32 main_hratio;
230 u32 main_vratio;
231 u32 real_width;
232 u32 real_height;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300233};
234
235/**
236 * struct fimc_addr - the FIMC physical address set for DMA
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300237 * @y: luminance plane physical address
238 * @cb: Cb plane physical address
239 * @cr: Cr plane physical address
240 */
241struct fimc_addr {
242 u32 y;
243 u32 cb;
244 u32 cr;
245};
246
247/**
248 * struct fimc_vid_buffer - the driver's video buffer
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300249 * @vb: v4l videobuf buffer
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300250 * @list: linked list structure for buffer queue
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300251 * @paddr: precalculated physical address set
252 * @index: buffer index for the output DMA engine
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300253 */
254struct fimc_vid_buffer {
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300255 struct vb2_buffer vb;
256 struct list_head list;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300257 struct fimc_addr paddr;
258 int index;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300259};
260
261/**
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300262 * struct fimc_frame - source/target frame properties
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300263 * @f_width: image full width (virtual screen size)
264 * @f_height: image full height (virtual screen size)
265 * @o_width: original image width as set by S_FMT
266 * @o_height: original image height as set by S_FMT
267 * @offs_h: image horizontal pixel offset
268 * @offs_v: image vertical pixel offset
269 * @width: image pixel width
270 * @height: image pixel weight
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300271 * @payload: image size in bytes (w x h x bpp)
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300272 * @paddr: image frame buffer physical addresses
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300273 * @dma_offset: DMA offset in bytes
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300274 * @fmt: fimc color format pointer
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300275 */
276struct fimc_frame {
277 u32 f_width;
278 u32 f_height;
279 u32 o_width;
280 u32 o_height;
281 u32 offs_h;
282 u32 offs_v;
283 u32 width;
284 u32 height;
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300285 unsigned long payload[VIDEO_MAX_PLANES];
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300286 struct fimc_addr paddr;
287 struct fimc_dma_offset dma_offset;
288 struct fimc_fmt *fmt;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300289 u8 alpha;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300290};
291
292/**
293 * struct fimc_m2m_device - v4l2 memory-to-memory device data
294 * @vfd: the video device node for v4l2 m2m mode
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300295 * @m2m_dev: v4l2 memory-to-memory device data
296 * @ctx: hardware context data
297 * @refcnt: the reference counter
298 */
299struct fimc_m2m_device {
300 struct video_device *vfd;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300301 struct v4l2_m2m_dev *m2m_dev;
302 struct fimc_ctx *ctx;
303 int refcnt;
304};
305
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300306#define FIMC_SD_PAD_SINK 0
307#define FIMC_SD_PAD_SOURCE 1
308#define FIMC_SD_PADS_NUM 2
309
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300310/**
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300311 * struct fimc_vid_cap - camera capture device information
312 * @ctx: hardware context data
313 * @vfd: video device node for camera capture mode
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300314 * @subdev: subdev exposing the FIMC processing block
Sylwester Nawrocki574e1712011-07-26 18:08:21 -0300315 * @vd_pad: fimc video capture node pad
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300316 * @sd_pads: fimc video processing block pads
317 * @mf: media bus format at the FIMC camera input (and the scaler output) pad
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300318 * @pending_buf_q: the pending buffer queue head
319 * @active_buf_q: the queue head of buffers scheduled in hardware
320 * @vbq: the capture am video buffer queue
321 * @active_buf_cnt: number of video buffers scheduled in hardware
322 * @buf_index: index for managing the output DMA buffers
323 * @frame_count: the frame counter for statistics
324 * @reqbufs_count: the number of buffers requested in REQBUFS ioctl
325 * @input_index: input (camera sensor) index
326 * @refcnt: driver's private reference counter
Sylwester Nawrockid09a7dc2011-08-24 19:28:18 -0300327 * @input: capture input type, grp_id of the attached subdev
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300328 * @user_subdev_api: true if subdevs are not configured by the host driver
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300329 */
330struct fimc_vid_cap {
331 struct fimc_ctx *ctx;
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300332 struct vb2_alloc_ctx *alloc_ctx;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300333 struct video_device *vfd;
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300334 struct v4l2_subdev *subdev;
Sylwester Nawrocki574e1712011-07-26 18:08:21 -0300335 struct media_pad vd_pad;
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300336 struct v4l2_mbus_framefmt mf;
337 struct media_pad sd_pads[FIMC_SD_PADS_NUM];
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300338 struct list_head pending_buf_q;
339 struct list_head active_buf_q;
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300340 struct vb2_queue vbq;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300341 int active_buf_cnt;
342 int buf_index;
343 unsigned int frame_count;
344 unsigned int reqbufs_count;
345 int input_index;
346 int refcnt;
Sylwester Nawrockid09a7dc2011-08-24 19:28:18 -0300347 u32 input;
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300348 bool user_subdev_api;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300349};
350
351/**
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300352 * struct fimc_pix_limit - image pixel size limits in various IP configurations
353 *
354 * @scaler_en_w: max input pixel width when the scaler is enabled
355 * @scaler_dis_w: max input pixel width when the scaler is disabled
356 * @in_rot_en_h: max input width with the input rotator is on
357 * @in_rot_dis_w: max input width with the input rotator is off
358 * @out_rot_en_w: max output width with the output rotator on
359 * @out_rot_dis_w: max output width with the output rotator off
360 */
361struct fimc_pix_limit {
362 u16 scaler_en_w;
363 u16 scaler_dis_w;
364 u16 in_rot_en_h;
365 u16 in_rot_dis_w;
366 u16 out_rot_en_w;
367 u16 out_rot_dis_w;
368};
369
370/**
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300371 * struct samsung_fimc_variant - camera interface variant information
372 *
373 * @pix_hoff: indicate whether horizontal offset is in pixels or in bytes
374 * @has_inp_rot: set if has input rotator
375 * @has_out_rot: set if has output rotator
Sylwester Nawrocki798174a2010-11-25 10:49:21 -0300376 * @has_cistatus2: 1 if CISTATUS2 register is present in this IP revision
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300377 * @has_mainscaler_ext: 1 if extended mainscaler ratios in CIEXTEN register
378 * are present in this IP revision
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300379 * @has_cam_if: set if this instance has a camera input interface
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300380 * @pix_limit: pixel size constraints for the scaler
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300381 * @min_inp_pixsize: minimum input pixel size
382 * @min_out_pixsize: minimum output pixel size
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300383 * @hor_offs_align: horizontal pixel offset aligment
Sylwester Nawrocki9c63afc2011-05-27 13:12:23 -0300384 * @min_vsize_align: minimum vertical pixel size alignment
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300385 * @out_buf_count: the number of buffers in output DMA sequence
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300386 */
387struct samsung_fimc_variant {
388 unsigned int pix_hoff:1;
389 unsigned int has_inp_rot:1;
390 unsigned int has_out_rot:1;
Sylwester Nawrocki798174a2010-11-25 10:49:21 -0300391 unsigned int has_cistatus2:1;
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300392 unsigned int has_mainscaler_ext:1;
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300393 unsigned int has_cam_if:1;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300394 unsigned int has_alpha:1;
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300395 struct fimc_pix_limit *pix_limit;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300396 u16 min_inp_pixsize;
397 u16 min_out_pixsize;
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300398 u16 hor_offs_align;
Sylwester Nawrocki9c63afc2011-05-27 13:12:23 -0300399 u16 min_vsize_align;
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300400 u16 out_buf_count;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300401};
402
403/**
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300404 * struct samsung_fimc_driverdata - per device type driver data for init time.
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300405 *
406 * @variant: the variant information for this driver.
407 * @dev_cnt: number of fimc sub-devices available in SoC
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300408 * @lclk_frequency: fimc bus clock frequency
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300409 */
410struct samsung_fimc_driverdata {
411 struct samsung_fimc_variant *variant[FIMC_MAX_DEVS];
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300412 unsigned long lclk_frequency;
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300413 int num_entities;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300414};
415
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300416struct fimc_pipeline {
417 struct media_pipeline *pipe;
418 struct v4l2_subdev *sensor;
419 struct v4l2_subdev *csis;
420};
421
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300422struct fimc_ctx;
423
424/**
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300425 * struct fimc_dev - abstraction for FIMC entity
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300426 * @slock: the spinlock protecting this data structure
427 * @lock: the mutex protecting this data structure
428 * @pdev: pointer to the FIMC platform device
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300429 * @pdata: pointer to the device platform data
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300430 * @variant: the IP variant information
Sylwester Nawrockia25be182010-12-27 15:34:43 -0300431 * @id: FIMC device index (0..FIMC_MAX_DEVS)
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300432 * @clock: clocks required for FIMC operation
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300433 * @regs: the mapped hardware registers
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300434 * @irq_queue: interrupt handler waitqueue
Sylwester Nawrocki30c99392011-06-10 15:36:48 -0300435 * @v4l2_dev: root v4l2_device
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300436 * @m2m: memory-to-memory V4L2 device information
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300437 * @vid_cap: camera capture device information
438 * @state: flags used to synchronize m2m and capture mode operation
Sylwester Nawrocki3495dce2011-05-20 06:14:59 -0300439 * @alloc_ctx: videobuf2 memory allocator context
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300440 * @pipeline: fimc video capture pipeline data structure
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300441 */
442struct fimc_dev {
443 spinlock_t slock;
444 struct mutex lock;
445 struct platform_device *pdev;
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -0300446 struct s5p_platform_fimc *pdata;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300447 struct samsung_fimc_variant *variant;
Sylwester Nawrockia25be182010-12-27 15:34:43 -0300448 u16 id;
Sylwester Nawrockia25be182010-12-27 15:34:43 -0300449 struct clk *clock[MAX_FIMC_CLOCKS];
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300450 void __iomem *regs;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300451 wait_queue_head_t irq_queue;
Sylwester Nawrocki30c99392011-06-10 15:36:48 -0300452 struct v4l2_device *v4l2_dev;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300453 struct fimc_m2m_device m2m;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300454 struct fimc_vid_cap vid_cap;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300455 unsigned long state;
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300456 struct vb2_alloc_ctx *alloc_ctx;
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300457 struct fimc_pipeline pipeline;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300458};
459
460/**
461 * fimc_ctx - the device context data
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300462 * @s_frame: source frame properties
463 * @d_frame: destination frame properties
464 * @out_order_1p: output 1-plane YCBCR order
465 * @out_order_2p: output 2-plane YCBCR order
466 * @in_order_1p input 1-plane YCBCR order
467 * @in_order_2p: input 2-plane YCBCR order
468 * @in_path: input mode (DMA or camera)
469 * @out_path: output mode (DMA or FIFO)
470 * @scaler: image scaler properties
471 * @effect: image effect
472 * @rotation: image clockwise rotation in degrees
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300473 * @hflip: indicates image horizontal flip if set
474 * @vflip: indicates image vertical flip if set
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300475 * @flags: additional flags for image conversion
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300476 * @state: flags to keep track of user configuration
477 * @fimc_dev: the FIMC device this context applies to
478 * @m2m_ctx: memory-to-memory device context
Sylwester Nawrockie5785882011-06-10 15:36:50 -0300479 * @fh: v4l2 file handle
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300480 * @ctrl_handler: v4l2 controls handler
481 * @ctrl_rotate image rotation control
482 * @ctrl_hflip horizontal flip control
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300483 * @ctrl_vflip vertical flip control
484 * @ctrl_alpha RGB alpha control
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300485 * @ctrls_rdy: true if the control handler is initialized
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300486 */
487struct fimc_ctx {
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300488 struct fimc_frame s_frame;
489 struct fimc_frame d_frame;
490 u32 out_order_1p;
491 u32 out_order_2p;
492 u32 in_order_1p;
493 u32 in_order_2p;
494 enum fimc_datapath in_path;
495 enum fimc_datapath out_path;
496 struct fimc_scaler scaler;
497 struct fimc_effect effect;
498 int rotation;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300499 unsigned int hflip:1;
500 unsigned int vflip:1;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300501 u32 flags;
502 u32 state;
503 struct fimc_dev *fimc_dev;
504 struct v4l2_m2m_ctx *m2m_ctx;
Sylwester Nawrockie5785882011-06-10 15:36:50 -0300505 struct v4l2_fh fh;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300506 struct v4l2_ctrl_handler ctrl_handler;
507 struct v4l2_ctrl *ctrl_rotate;
508 struct v4l2_ctrl *ctrl_hflip;
509 struct v4l2_ctrl *ctrl_vflip;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300510 struct v4l2_ctrl *ctrl_alpha;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300511 bool ctrls_rdy;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300512};
513
Sylwester Nawrockie5785882011-06-10 15:36:50 -0300514#define fh_to_ctx(__fh) container_of(__fh, struct fimc_ctx, fh)
515
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300516static inline void set_frame_bounds(struct fimc_frame *f, u32 width, u32 height)
517{
518 f->o_width = width;
519 f->o_height = height;
520 f->f_width = width;
521 f->f_height = height;
522}
523
524static inline void set_frame_crop(struct fimc_frame *f,
525 u32 left, u32 top, u32 width, u32 height)
526{
527 f->offs_h = left;
528 f->offs_v = top;
529 f->width = width;
530 f->height = height;
531}
532
533static inline u32 fimc_get_format_depth(struct fimc_fmt *ff)
534{
535 u32 i, depth = 0;
536
537 if (ff != NULL)
538 for (i = 0; i < ff->colplanes; i++)
539 depth += ff->depth[i];
540 return depth;
541}
542
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300543static inline bool fimc_capture_active(struct fimc_dev *fimc)
544{
545 unsigned long flags;
546 bool ret;
547
548 spin_lock_irqsave(&fimc->slock, flags);
549 ret = !!(fimc->state & (1 << ST_CAPT_RUN) ||
550 fimc->state & (1 << ST_CAPT_PEND));
551 spin_unlock_irqrestore(&fimc->slock, flags);
552 return ret;
553}
554
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300555static inline void fimc_ctx_state_set(u32 state, struct fimc_ctx *ctx)
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300556{
557 unsigned long flags;
558
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300559 spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300560 ctx->state |= state;
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300561 spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300562}
563
564static inline bool fimc_ctx_state_is_set(u32 mask, struct fimc_ctx *ctx)
565{
566 unsigned long flags;
567 bool ret;
568
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300569 spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300570 ret = (ctx->state & mask) == mask;
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300571 spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300572 return ret;
573}
574
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300575static inline int tiled_fmt(struct fimc_fmt *fmt)
576{
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300577 return fmt->fourcc == V4L2_PIX_FMT_NV12MT;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300578}
579
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300580/* Return the alpha component bit mask */
581static inline int fimc_get_alpha_mask(struct fimc_fmt *fmt)
582{
583 switch (fmt->color) {
584 case S5P_FIMC_RGB444: return 0x0f;
585 case S5P_FIMC_RGB555: return 0x01;
586 case S5P_FIMC_RGB888: return 0xff;
587 default: return 0;
588 };
589}
590
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300591static inline void fimc_hw_clear_irq(struct fimc_dev *dev)
592{
593 u32 cfg = readl(dev->regs + S5P_CIGCTRL);
594 cfg |= S5P_CIGCTRL_IRQ_CLR;
595 writel(cfg, dev->regs + S5P_CIGCTRL);
596}
597
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300598static inline void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300599{
600 u32 cfg = readl(dev->regs + S5P_CISCCTRL);
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300601 if (on)
602 cfg |= S5P_CISCCTRL_SCALERSTART;
603 else
604 cfg &= ~S5P_CISCCTRL_SCALERSTART;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300605 writel(cfg, dev->regs + S5P_CISCCTRL);
606}
607
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300608static inline void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300609{
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300610 u32 cfg = readl(dev->regs + S5P_MSCTRL);
611 if (on)
612 cfg |= S5P_MSCTRL_ENVID;
613 else
614 cfg &= ~S5P_MSCTRL_ENVID;
615 writel(cfg, dev->regs + S5P_MSCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300616}
617
618static inline void fimc_hw_dis_capture(struct fimc_dev *dev)
619{
620 u32 cfg = readl(dev->regs + S5P_CIIMGCPT);
621 cfg &= ~(S5P_CIIMGCPT_IMGCPTEN | S5P_CIIMGCPT_IMGCPTEN_SC);
622 writel(cfg, dev->regs + S5P_CIIMGCPT);
623}
624
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -0300625/**
626 * fimc_hw_set_dma_seq - configure output DMA buffer sequence
627 * @mask: each bit corresponds to one of 32 output buffer registers set
628 * 1 to include buffer in the sequence, 0 to disable
629 *
630 * This function mask output DMA ring buffers, i.e. it allows to configure
631 * which of the output buffer address registers will be used by the DMA
632 * engine.
633 */
634static inline void fimc_hw_set_dma_seq(struct fimc_dev *dev, u32 mask)
635{
636 writel(mask, dev->regs + S5P_CIFCNTSEQ);
637}
638
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300639static inline struct fimc_frame *ctx_get_frame(struct fimc_ctx *ctx,
640 enum v4l2_buf_type type)
Pawel Osciak03e30ca2010-08-06 10:50:46 -0300641{
642 struct fimc_frame *frame;
643
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300644 if (V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE == type) {
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300645 if (fimc_ctx_state_is_set(FIMC_CTX_M2M, ctx))
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300646 frame = &ctx->s_frame;
647 else
648 return ERR_PTR(-EINVAL);
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300649 } else if (V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE == type) {
Pawel Osciak03e30ca2010-08-06 10:50:46 -0300650 frame = &ctx->d_frame;
651 } else {
Sylwester Nawrocki30c99392011-06-10 15:36:48 -0300652 v4l2_err(ctx->fimc_dev->v4l2_dev,
Pawel Osciak03e30ca2010-08-06 10:50:46 -0300653 "Wrong buffer/video queue type (%d)\n", type);
654 return ERR_PTR(-EINVAL);
655 }
656
657 return frame;
658}
659
Sylwester Nawrocki798174a2010-11-25 10:49:21 -0300660/* Return an index to the buffer actually being written. */
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300661static inline u32 fimc_hw_get_frame_index(struct fimc_dev *dev)
662{
Sylwester Nawrocki798174a2010-11-25 10:49:21 -0300663 u32 reg;
664
665 if (dev->variant->has_cistatus2) {
666 reg = readl(dev->regs + S5P_CISTATUS2) & 0x3F;
667 return reg > 0 ? --reg : reg;
668 } else {
669 reg = readl(dev->regs + S5P_CISTATUS);
670 return (reg & S5P_CISTATUS_FRAMECNT_MASK) >>
671 S5P_CISTATUS_FRAMECNT_SHIFT;
672 }
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300673}
674
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300675/* -----------------------------------------------------*/
676/* fimc-reg.c */
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300677void fimc_hw_reset(struct fimc_dev *fimc);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300678void fimc_hw_set_rotation(struct fimc_ctx *ctx);
679void fimc_hw_set_target_format(struct fimc_ctx *ctx);
680void fimc_hw_set_out_dma(struct fimc_ctx *ctx);
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300681void fimc_hw_en_lastirq(struct fimc_dev *fimc, int enable);
682void fimc_hw_en_irq(struct fimc_dev *fimc, int enable);
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300683void fimc_hw_set_prescaler(struct fimc_ctx *ctx);
684void fimc_hw_set_mainscaler(struct fimc_ctx *ctx);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300685void fimc_hw_en_capture(struct fimc_ctx *ctx);
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300686void fimc_hw_set_effect(struct fimc_ctx *ctx, bool active);
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300687void fimc_hw_set_rgb_alpha(struct fimc_ctx *ctx);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300688void fimc_hw_set_in_dma(struct fimc_ctx *ctx);
689void fimc_hw_set_input_path(struct fimc_ctx *ctx);
690void fimc_hw_set_output_path(struct fimc_ctx *ctx);
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300691void fimc_hw_set_input_addr(struct fimc_dev *fimc, struct fimc_addr *paddr);
692void fimc_hw_set_output_addr(struct fimc_dev *fimc, struct fimc_addr *paddr,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300693 int index);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300694int fimc_hw_set_camera_source(struct fimc_dev *fimc,
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -0300695 struct s5p_fimc_isp_info *cam);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300696int fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f);
697int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -0300698 struct s5p_fimc_isp_info *cam);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300699int fimc_hw_set_camera_type(struct fimc_dev *fimc,
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -0300700 struct s5p_fimc_isp_info *cam);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300701
702/* -----------------------------------------------------*/
703/* fimc-core.c */
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300704int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
705 struct v4l2_fmtdesc *f);
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300706int fimc_ctrls_create(struct fimc_ctx *ctx);
707void fimc_ctrls_delete(struct fimc_ctx *ctx);
708void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active);
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300709void fimc_alpha_ctrl_update(struct fimc_ctx *ctx);
Sylwester Nawrockie5785882011-06-10 15:36:50 -0300710int fimc_fill_format(struct fimc_frame *frame, struct v4l2_format *f);
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300711void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
712 struct v4l2_pix_format_mplane *pix);
Sylwester Nawrocki63746be2012-04-22 17:07:09 -0300713struct fimc_fmt *fimc_find_format(const u32 *pixelformat, const u32 *mbus_code,
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300714 unsigned int mask, int index);
Sylwester Nawrocki97d97422012-05-08 15:51:24 -0300715struct fimc_fmt *fimc_get_format(unsigned int index);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300716
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300717int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
718 int dw, int dh, int rotation);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300719int fimc_set_scaler_info(struct fimc_ctx *ctx);
720int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags);
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300721int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300722 struct fimc_frame *frame, struct fimc_addr *paddr);
Sylwester Nawrocki9e803a02011-06-10 15:36:53 -0300723void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f);
724void fimc_set_yuv_order(struct fimc_ctx *ctx);
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300725void fimc_fill_frame(struct fimc_frame *frame, struct v4l2_format *f);
Sylwester Nawrocki97d97422012-05-08 15:51:24 -0300726void fimc_capture_irq_handler(struct fimc_dev *fimc, int deq_buf);
Sylwester Nawrocki9e803a02011-06-10 15:36:53 -0300727
Sylwester Nawrocki30c99392011-06-10 15:36:48 -0300728int fimc_register_m2m_device(struct fimc_dev *fimc,
729 struct v4l2_device *v4l2_dev);
730void fimc_unregister_m2m_device(struct fimc_dev *fimc);
Sylwester Nawrockid3953222011-09-01 06:01:08 -0300731int fimc_register_driver(void);
732void fimc_unregister_driver(void);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300733
734/* -----------------------------------------------------*/
Sylwester Nawrocki97d97422012-05-08 15:51:24 -0300735/* fimc-m2m.c */
736void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state);
737
738/* -----------------------------------------------------*/
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300739/* fimc-capture.c */
Sylwester Nawrocki30c99392011-06-10 15:36:48 -0300740int fimc_register_capture_device(struct fimc_dev *fimc,
741 struct v4l2_device *v4l2_dev);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300742void fimc_unregister_capture_device(struct fimc_dev *fimc);
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300743int fimc_capture_ctrls_create(struct fimc_dev *fimc);
Sylwester Nawrockie1d72f42011-06-10 15:36:58 -0300744void fimc_sensor_notify(struct v4l2_subdev *sd, unsigned int notification,
745 void *arg);
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300746int fimc_capture_suspend(struct fimc_dev *fimc);
747int fimc_capture_resume(struct fimc_dev *fimc);
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300748
749/* Locking: the caller holds fimc->slock */
750static inline void fimc_activate_capture(struct fimc_ctx *ctx)
751{
752 fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
753 fimc_hw_en_capture(ctx);
754}
755
756static inline void fimc_deactivate_capture(struct fimc_dev *fimc)
757{
758 fimc_hw_en_lastirq(fimc, true);
759 fimc_hw_dis_capture(fimc);
760 fimc_hw_enable_scaler(fimc, false);
761 fimc_hw_en_lastirq(fimc, false);
762}
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300763
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300764/*
Sylwester Nawrocki02952022011-06-10 15:36:59 -0300765 * Buffer list manipulation functions. Must be called with fimc.slock held.
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300766 */
Sylwester Nawrocki02952022011-06-10 15:36:59 -0300767
768/**
769 * fimc_active_queue_add - add buffer to the capture active buffers queue
770 * @buf: buffer to add to the active buffers list
771 */
772static inline void fimc_active_queue_add(struct fimc_vid_cap *vid_cap,
773 struct fimc_vid_buffer *buf)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300774{
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300775 list_add_tail(&buf->list, &vid_cap->active_buf_q);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300776 vid_cap->active_buf_cnt++;
777}
778
Sylwester Nawrocki02952022011-06-10 15:36:59 -0300779/**
780 * fimc_active_queue_pop - pop buffer from the capture active buffers queue
781 *
782 * The caller must assure the active_buf_q list is not empty.
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300783 */
Sylwester Nawrocki02952022011-06-10 15:36:59 -0300784static inline struct fimc_vid_buffer *fimc_active_queue_pop(
785 struct fimc_vid_cap *vid_cap)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300786{
787 struct fimc_vid_buffer *buf;
788 buf = list_entry(vid_cap->active_buf_q.next,
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300789 struct fimc_vid_buffer, list);
790 list_del(&buf->list);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300791 vid_cap->active_buf_cnt--;
792 return buf;
793}
794
Sylwester Nawrocki02952022011-06-10 15:36:59 -0300795/**
796 * fimc_pending_queue_add - add buffer to the capture pending buffers queue
797 * @buf: buffer to add to the pending buffers list
798 */
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300799static inline void fimc_pending_queue_add(struct fimc_vid_cap *vid_cap,
800 struct fimc_vid_buffer *buf)
801{
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300802 list_add_tail(&buf->list, &vid_cap->pending_buf_q);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300803}
804
Sylwester Nawrocki02952022011-06-10 15:36:59 -0300805/**
806 * fimc_pending_queue_pop - pop buffer from the capture pending buffers queue
807 *
808 * The caller must assure the pending_buf_q list is not empty.
809 */
810static inline struct fimc_vid_buffer *fimc_pending_queue_pop(
811 struct fimc_vid_cap *vid_cap)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300812{
813 struct fimc_vid_buffer *buf;
814 buf = list_entry(vid_cap->pending_buf_q.next,
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300815 struct fimc_vid_buffer, list);
816 list_del(&buf->list);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300817 return buf;
818}
819
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300820#endif /* FIMC_CORE_H_ */