Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Header for the new SH dmaengine driver |
| 3 | * |
| 4 | * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | #ifndef SH_DMA_H |
| 11 | #define SH_DMA_H |
| 12 | |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 13 | #include <linux/dmaengine.h> |
Guennadi Liakhovetski | 5902c9a | 2012-05-09 17:09:14 +0200 | [diff] [blame] | 14 | #include <linux/list.h> |
| 15 | #include <linux/shdma-base.h> |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 16 | #include <linux/types.h> |
| 17 | |
| 18 | struct device; |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 19 | |
| 20 | /* Used by slave DMA clients to request DMA to/from a specific peripheral */ |
| 21 | struct sh_dmae_slave { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 22 | struct shdma_slave shdma_slave; /* Set by the platform */ |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 23 | }; |
| 24 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 25 | /* |
| 26 | * Supplied by platforms to specify, how a DMA channel has to be configured for |
| 27 | * a certain peripheral |
| 28 | */ |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 29 | struct sh_dmae_slave_config { |
Guennadi Liakhovetski | c2cdb7e | 2012-07-05 12:29:41 +0200 | [diff] [blame] | 30 | int slave_id; |
| 31 | dma_addr_t addr; |
| 32 | u32 chcr; |
| 33 | char mid_rid; |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 34 | }; |
| 35 | |
Guennadi Liakhovetski | ca8b387 | 2013-07-10 12:09:47 +0200 | [diff] [blame] | 36 | /** |
| 37 | * struct sh_dmae_channel - DMAC channel platform data |
| 38 | * @offset: register offset within the main IOMEM resource |
| 39 | * @dmars: channel DMARS register offset |
| 40 | * @chclr_offset: channel CHCLR register offset |
| 41 | * @dmars_bit: channel DMARS field offset within the register |
| 42 | * @chclr_bit: bit position, to be set to reset the channel |
| 43 | */ |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 44 | struct sh_dmae_channel { |
| 45 | unsigned int offset; |
| 46 | unsigned int dmars; |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 47 | unsigned int chclr_offset; |
Guennadi Liakhovetski | ca8b387 | 2013-07-10 12:09:47 +0200 | [diff] [blame] | 48 | unsigned char dmars_bit; |
| 49 | unsigned char chclr_bit; |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 50 | }; |
| 51 | |
Guennadi Liakhovetski | ca8b387 | 2013-07-10 12:09:47 +0200 | [diff] [blame] | 52 | /** |
| 53 | * struct sh_dmae_pdata - DMAC platform data |
| 54 | * @slave: array of slaves |
| 55 | * @slave_num: number of slaves in the above array |
| 56 | * @channel: array of DMA channels |
| 57 | * @channel_num: number of channels in the above array |
| 58 | * @ts_low_shift: shift of the low part of the TS field |
| 59 | * @ts_low_mask: low TS field mask |
| 60 | * @ts_high_shift: additional shift of the high part of the TS field |
| 61 | * @ts_high_mask: high TS field mask |
| 62 | * @ts_shift: array of Transfer Size shifts, indexed by TS value |
| 63 | * @ts_shift_num: number of shifts in the above array |
| 64 | * @dmaor_init: DMAOR initialisation value |
| 65 | * @chcr_offset: CHCR address offset |
| 66 | * @chcr_ie_bit: CHCR Interrupt Enable bit |
| 67 | * @dmaor_is_32bit: DMAOR is a 32-bit register |
| 68 | * @needs_tend_set: the TEND register has to be set |
| 69 | * @no_dmars: DMAC has no DMARS registers |
| 70 | * @chclr_present: DMAC has one or several CHCLR registers |
| 71 | * @chclr_bitwise: channel CHCLR registers are bitwise |
| 72 | * @slave_only: DMAC cannot be used for MEMCPY |
| 73 | */ |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 74 | struct sh_dmae_pdata { |
Guennadi Liakhovetski | 5bac942 | 2010-04-21 15:36:49 +0000 | [diff] [blame] | 75 | const struct sh_dmae_slave_config *slave; |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 76 | int slave_num; |
Guennadi Liakhovetski | 5bac942 | 2010-04-21 15:36:49 +0000 | [diff] [blame] | 77 | const struct sh_dmae_channel *channel; |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 78 | int channel_num; |
| 79 | unsigned int ts_low_shift; |
| 80 | unsigned int ts_low_mask; |
| 81 | unsigned int ts_high_shift; |
| 82 | unsigned int ts_high_mask; |
Guennadi Liakhovetski | 5bac942 | 2010-04-21 15:36:49 +0000 | [diff] [blame] | 83 | const unsigned int *ts_shift; |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 84 | int ts_shift_num; |
| 85 | u16 dmaor_init; |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 86 | unsigned int chcr_offset; |
Kuninori Morimoto | 67c6269 | 2011-06-17 08:20:51 +0000 | [diff] [blame] | 87 | u32 chcr_ie_bit; |
Kuninori Morimoto | e76c3af | 2011-06-17 08:20:56 +0000 | [diff] [blame] | 88 | |
| 89 | unsigned int dmaor_is_32bit:1; |
Kuninori Morimoto | 260bf2c | 2011-06-17 08:21:05 +0000 | [diff] [blame] | 90 | unsigned int needs_tend_set:1; |
| 91 | unsigned int no_dmars:1; |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 92 | unsigned int chclr_present:1; |
Guennadi Liakhovetski | ca8b387 | 2013-07-10 12:09:47 +0200 | [diff] [blame] | 93 | unsigned int chclr_bitwise:1; |
Guennadi Liakhovetski | e9c8d7a0 | 2012-01-18 10:14:25 +0100 | [diff] [blame] | 94 | unsigned int slave_only:1; |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 95 | }; |
| 96 | |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 97 | /* DMAOR definitions */ |
Geert Uytterhoeven | 6b32faf | 2014-06-20 14:37:38 +0200 | [diff] [blame] | 98 | #define DMAOR_AE 0x00000004 /* Address Error Flag */ |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 99 | #define DMAOR_NMIF 0x00000002 |
Geert Uytterhoeven | 6b32faf | 2014-06-20 14:37:38 +0200 | [diff] [blame] | 100 | #define DMAOR_DME 0x00000001 /* DMA Master Enable */ |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 101 | |
| 102 | /* Definitions for the SuperH DMAC */ |
Geert Uytterhoeven | 6b32faf | 2014-06-20 14:37:38 +0200 | [diff] [blame] | 103 | #define DM_INC 0x00004000 /* Destination addresses are incremented */ |
| 104 | #define DM_DEC 0x00008000 /* Destination addresses are decremented */ |
| 105 | #define DM_FIX 0x0000c000 /* Destination address is fixed */ |
| 106 | #define SM_INC 0x00001000 /* Source addresses are incremented */ |
| 107 | #define SM_DEC 0x00002000 /* Source addresses are decremented */ |
| 108 | #define SM_FIX 0x00003000 /* Source address is fixed */ |
| 109 | #define RS_AUTO 0x00000400 /* Auto Request */ |
| 110 | #define RS_ERS 0x00000800 /* DMA extended resource selector */ |
| 111 | #define CHCR_DE 0x00000001 /* DMA Enable */ |
| 112 | #define CHCR_TE 0x00000002 /* Transfer End Flag */ |
| 113 | #define CHCR_IE 0x00000004 /* Interrupt Enable */ |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 114 | |
Magnus Damm | b2623a6 | 2010-03-19 04:47:10 +0000 | [diff] [blame] | 115 | #endif |