blob: 1d10d65441522eecbbd229befad0c520a969647f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License as published by the
4 * Free Software Foundation; either version 2 of the License, or (at your
5 * option) any later version.
6 *
7 * Copyright (C) 2003, 04 Ralf Baechle (ralf@linux-mips.org)
8 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/kernel.h>
10#include <linux/mm.h>
11#include <linux/bootmem.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/pci.h>
15
16/*
17 * Indicate whether we respect the PCI setup left by the firmware.
18 *
19 * Make this long-lived so that we know when shutting down
20 * whether we probed only or not.
21 */
22int pci_probe_only;
23
24#define PCI_ASSIGN_ALL_BUSSES 1
25
26unsigned int pci_probe = PCI_ASSIGN_ALL_BUSSES;
27
28/*
29 * The PCI controller list.
30 */
31
32struct pci_controller *hose_head, **hose_tail = &hose_head;
33struct pci_controller *pci_isa_hose;
34
35unsigned long PCIBIOS_MIN_IO = 0x0000;
36unsigned long PCIBIOS_MIN_MEM = 0;
37
38/*
39 * We need to avoid collisions with `mirrored' VGA ports
40 * and other strange ISA hardware, so we always want the
41 * addresses to be allocated in the 0x000-0x0ff region
42 * modulo 0x400.
43 *
44 * Why? Because some silly external IO cards only decode
45 * the low 10 bits of the IO address. The 0x00-0xff region
46 * is reserved for motherboard devices that decode all 16
47 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
48 * but we want to try to avoid allocating at 0x2900-0x2bff
49 * which might have be mirrored at 0x0100-0x03ff..
50 */
51void
52pcibios_align_resource(void *data, struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070053 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054{
55 struct pci_dev *dev = data;
56 struct pci_controller *hose = dev->sysdata;
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070057 resource_size_t start = res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59 if (res->flags & IORESOURCE_IO) {
60 /* Make sure we start at our min on all hoses */
61 if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
62 start = PCIBIOS_MIN_IO + hose->io_resource->start;
63
64 /*
65 * Put everything into 0x00-0xff region modulo 0x400
66 */
67 if (start & 0x300)
68 start = (start + 0x3ff) & ~0x3ff;
69 } else if (res->flags & IORESOURCE_MEM) {
70 /* Make sure we start at our min on all hoses */
71 if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
72 start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
73 }
74
75 res->start = start;
76}
77
Ralf Baechle606bf782007-08-24 02:13:33 +010078void __devinit register_pci_controller(struct pci_controller *hose)
Linus Torvalds1da177e2005-04-16 15:20:36 -070079{
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +020080 if (request_resource(&iomem_resource, hose->mem_resource) < 0)
81 goto out;
82 if (request_resource(&ioport_resource, hose->io_resource) < 0) {
83 release_resource(hose->mem_resource);
84 goto out;
85 }
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 *hose_tail = hose;
88 hose_tail = &hose->next;
Ralf Baechle140c1722006-12-07 15:35:43 +010089
90 /*
91 * Do not panic here but later - this might hapen before console init.
92 */
93 if (!hose->io_map_base) {
94 printk(KERN_WARNING
95 "registering PCI controller with io_map_base unset\n");
96 }
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +020097 return;
98
99out:
100 printk(KERN_WARNING
101 "Skipping PCI bus scan due to resource conflict\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
104/* Most MIPS systems have straight-forward swizzling needs. */
105
106static inline u8 bridge_swizzle(u8 pin, u8 slot)
107{
108 return (((pin - 1) + slot) % 4) + 1;
109}
110
111static u8 __init common_swizzle(struct pci_dev *dev, u8 *pinp)
112{
113 u8 pin = *pinp;
114
115 while (dev->bus->parent) {
116 pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
117 /* Move up the chain of bridges. */
118 dev = dev->bus->self;
119 }
120 *pinp = pin;
121
122 /* The slot is the slot of the last bridge. */
123 return PCI_SLOT(dev->devfn);
124}
125
126static int __init pcibios_init(void)
127{
128 struct pci_controller *hose;
129 struct pci_bus *bus;
130 int next_busno;
131 int need_domain_info = 0;
132
133 /* Scan all of the recorded PCI controllers. */
134 for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 if (!hose->iommu)
137 PCI_DMA_BUS_IS_PHYS = 1;
138
Andrew Isaacson8a1417d2005-10-19 23:59:11 -0700139 if (hose->get_busno && pci_probe_only)
140 next_busno = (*hose->get_busno)();
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 bus = pci_scan_bus(next_busno, hose->pci_ops, hose);
143 hose->bus = bus;
Ralf Baechled4ef9dd2007-08-29 08:34:39 +0100144 need_domain_info = need_domain_info || hose->index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 hose->need_domain_info = need_domain_info;
Andrew Isaacson8a1417d2005-10-19 23:59:11 -0700146 if (bus) {
147 next_busno = bus->subordinate + 1;
148 /* Don't allow 8-bit bus number overflow inside the hose -
149 reserve some space for bridges. */
150 if (next_busno > 224) {
151 next_busno = 0;
152 need_domain_info = 1;
153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 }
156
157 if (!pci_probe_only)
158 pci_assign_unassigned_resources();
159 pci_fixup_irqs(common_swizzle, pcibios_map_irq);
160
161 return 0;
162}
163
164subsys_initcall(pcibios_init);
165
166static int pcibios_enable_resources(struct pci_dev *dev, int mask)
167{
168 u16 cmd, old_cmd;
169 int idx;
170 struct resource *r;
171
172 pci_read_config_word(dev, PCI_COMMAND, &cmd);
173 old_cmd = cmd;
Ralf Baechlee5de3b42005-07-12 09:18:53 +0000174 for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 /* Only set up the requested stuff */
176 if (!(mask & (1<<idx)))
177 continue;
178
179 r = &dev->resource[idx];
Ralf Baechle986c9482008-02-19 15:59:33 +0000180 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
181 continue;
182 if ((idx == PCI_ROM_RESOURCE) &&
183 (!(r->flags & IORESOURCE_ROM_ENABLE)))
184 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 if (!r->start && r->end) {
186 printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
187 return -EINVAL;
188 }
189 if (r->flags & IORESOURCE_IO)
190 cmd |= PCI_COMMAND_IO;
191 if (r->flags & IORESOURCE_MEM)
192 cmd |= PCI_COMMAND_MEMORY;
193 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 if (cmd != old_cmd) {
195 printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
196 pci_write_config_word(dev, PCI_COMMAND, cmd);
197 }
198 return 0;
199}
200
201/*
202 * If we set up a device for bus mastering, we need to check the latency
203 * timer as certain crappy BIOSes forget to set it properly.
204 */
205unsigned int pcibios_max_latency = 255;
206
207void pcibios_set_master(struct pci_dev *dev)
208{
209 u8 lat;
210 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
211 if (lat < 16)
212 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
213 else if (lat > pcibios_max_latency)
214 lat = pcibios_max_latency;
215 else
216 return;
217 printk(KERN_DEBUG "PCI: Setting latency timer of device %s to %d\n",
218 pci_name(dev), lat);
219 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
220}
221
222unsigned int pcibios_assign_all_busses(void)
223{
224 return (pci_probe & PCI_ASSIGN_ALL_BUSSES) ? 1 : 0;
225}
226
227int pcibios_enable_device(struct pci_dev *dev, int mask)
228{
229 int err;
230
231 if ((err = pcibios_enable_resources(dev, mask)) < 0)
232 return err;
233
234 return pcibios_plat_dev_init(dev);
235}
236
Ralf Baechlec4aa2562007-08-23 14:17:14 +0100237static void pcibios_fixup_device_resources(struct pci_dev *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 struct pci_bus *bus)
239{
240 /* Update device resources. */
241 struct pci_controller *hose = (struct pci_controller *)bus->sysdata;
242 unsigned long offset = 0;
243 int i;
244
245 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
246 if (!dev->resource[i].start)
247 continue;
Ralf Baechled20e47e2007-12-11 19:49:24 +0000248 if (dev->resource[i].flags & IORESOURCE_PCI_FIXED)
249 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 if (dev->resource[i].flags & IORESOURCE_IO)
251 offset = hose->io_offset;
252 else if (dev->resource[i].flags & IORESOURCE_MEM)
253 offset = hose->mem_offset;
254
255 dev->resource[i].start += offset;
256 dev->resource[i].end += offset;
257 }
258}
259
Ralf Baechle4547d222007-08-23 14:12:56 +0100260void pcibios_fixup_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261{
262 /* Propagate hose info into the subordinate devices. */
263
264 struct pci_controller *hose = bus->sysdata;
265 struct list_head *ln;
266 struct pci_dev *dev = bus->self;
267
268 if (!dev) {
269 bus->resource[0] = hose->io_resource;
270 bus->resource[1] = hose->mem_resource;
271 } else if (pci_probe_only &&
272 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
273 pci_read_bridge_bases(bus);
274 pcibios_fixup_device_resources(dev, bus);
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700275 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
277 for (ln = bus->devices.next; ln != &bus->devices; ln = ln->next) {
Atsushi Nemoto8ed07a12007-07-13 01:26:52 +0900278 dev = pci_dev_b(ln);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
281 pcibios_fixup_device_resources(dev, bus);
282 }
283}
284
285void __init
286pcibios_update_irq(struct pci_dev *dev, int irq)
287{
288 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
289}
290
Ralf Baechlec4aa2562007-08-23 14:17:14 +0100291void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 struct resource *res)
293{
294 struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
295 unsigned long offset = 0;
296
297 if (res->flags & IORESOURCE_IO)
298 offset = hose->io_offset;
299 else if (res->flags & IORESOURCE_MEM)
300 offset = hose->mem_offset;
301
302 region->start = res->start - offset;
303 region->end = res->end - offset;
304}
305
Yoichi Yuasae63ea562005-09-03 15:56:20 -0700306void __devinit
307pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
308 struct pci_bus_region *region)
309{
310 struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
311 unsigned long offset = 0;
312
313 if (res->flags & IORESOURCE_IO)
314 offset = hose->io_offset;
315 else if (res->flags & IORESOURCE_MEM)
316 offset = hose->mem_offset;
317
318 res->start = region->start + offset;
319 res->end = region->end + offset;
320}
321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322#ifdef CONFIG_HOTPLUG
323EXPORT_SYMBOL(pcibios_resource_to_bus);
Yoichi Yuasae63ea562005-09-03 15:56:20 -0700324EXPORT_SYMBOL(pcibios_bus_to_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325EXPORT_SYMBOL(PCIBIOS_MIN_IO);
326EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
327#endif
328
329char *pcibios_setup(char *str)
330{
331 return str;
332}