Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Contains the definition of registers common to all PowerPC variants. |
| 3 | * If a register definition has been changed in a different PowerPC |
| 4 | * variant, we will case it in #ifndef XXX ... #endif, and have the |
| 5 | * number used in the Programming Environments Manual For 32-Bit |
| 6 | * Implementations of the PowerPC Architecture (a.k.a. Green Book) here. |
| 7 | */ |
| 8 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 9 | #ifndef _ASM_POWERPC_REG_H |
| 10 | #define _ASM_POWERPC_REG_H |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 11 | #ifdef __KERNEL__ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 12 | |
| 13 | #include <linux/stringify.h> |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 14 | #include <asm/cputable.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 15 | |
| 16 | /* Pickup Book E specific registers. */ |
| 17 | #if defined(CONFIG_BOOKE) || defined(CONFIG_40x) |
| 18 | #include <asm/reg_booke.h> |
David Gibson | 26ef5c0 | 2005-11-10 11:50:16 +1100 | [diff] [blame] | 19 | #endif /* CONFIG_BOOKE || CONFIG_40x */ |
| 20 | |
Andy Fleming | 39aef68 | 2008-02-04 18:27:55 -0600 | [diff] [blame] | 21 | #ifdef CONFIG_FSL_EMB_PERFMON |
| 22 | #include <asm/reg_fsl_emb.h> |
| 23 | #endif |
| 24 | |
David Gibson | 26ef5c0 | 2005-11-10 11:50:16 +1100 | [diff] [blame] | 25 | #ifdef CONFIG_8xx |
| 26 | #include <asm/reg_8xx.h> |
| 27 | #endif /* CONFIG_8xx */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 28 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 29 | #define MSR_SF_LG 63 /* Enable 64 bit mode */ |
| 30 | #define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */ |
| 31 | #define MSR_HV_LG 60 /* Hypervisor state */ |
Michael Neuling | 97a0aac | 2013-02-13 16:21:33 +0000 | [diff] [blame] | 32 | #define MSR_TS_T_LG 34 /* Trans Mem state: Transactional */ |
| 33 | #define MSR_TS_S_LG 33 /* Trans Mem state: Suspended */ |
| 34 | #define MSR_TS_LG 33 /* Trans Mem state (2 bits) */ |
| 35 | #define MSR_TM_LG 32 /* Trans Mem Available */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 36 | #define MSR_VEC_LG 25 /* Enable AltiVec */ |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 37 | #define MSR_VSX_LG 23 /* Enable VSX */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 38 | #define MSR_POW_LG 18 /* Enable Power Management */ |
| 39 | #define MSR_WE_LG 18 /* Wait State Enable */ |
| 40 | #define MSR_TGPR_LG 17 /* TLB Update registers in use */ |
| 41 | #define MSR_CE_LG 17 /* Critical Interrupt Enable */ |
| 42 | #define MSR_ILE_LG 16 /* Interrupt Little Endian */ |
| 43 | #define MSR_EE_LG 15 /* External Interrupt Enable */ |
| 44 | #define MSR_PR_LG 14 /* Problem State / Privilege Level */ |
| 45 | #define MSR_FP_LG 13 /* Floating Point enable */ |
| 46 | #define MSR_ME_LG 12 /* Machine Check Enable */ |
| 47 | #define MSR_FE0_LG 11 /* Floating Exception mode 0 */ |
| 48 | #define MSR_SE_LG 10 /* Single Step */ |
| 49 | #define MSR_BE_LG 9 /* Branch Trace */ |
| 50 | #define MSR_DE_LG 9 /* Debug Exception Enable */ |
| 51 | #define MSR_FE1_LG 8 /* Floating Exception mode 1 */ |
| 52 | #define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */ |
| 53 | #define MSR_IR_LG 5 /* Instruction Relocate */ |
| 54 | #define MSR_DR_LG 4 /* Data Relocate */ |
| 55 | #define MSR_PE_LG 3 /* Protection Enable */ |
| 56 | #define MSR_PX_LG 2 /* Protection Exclusive Mode */ |
| 57 | #define MSR_PMM_LG 2 /* Performance monitor */ |
| 58 | #define MSR_RI_LG 1 /* Recoverable Exception */ |
| 59 | #define MSR_LE_LG 0 /* Little Endian */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 60 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 61 | #ifdef __ASSEMBLY__ |
| 62 | #define __MASK(X) (1<<(X)) |
| 63 | #else |
| 64 | #define __MASK(X) (1UL<<(X)) |
| 65 | #endif |
| 66 | |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 67 | #ifdef CONFIG_PPC64 |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 68 | #define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */ |
| 69 | #define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */ |
| 70 | #define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */ |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 71 | #else |
| 72 | /* so tests for these bits fail on 32-bit */ |
| 73 | #define MSR_SF 0 |
| 74 | #define MSR_ISF 0 |
| 75 | #define MSR_HV 0 |
| 76 | #endif |
| 77 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 78 | #define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */ |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 79 | #define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 80 | #define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */ |
| 81 | #define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */ |
| 82 | #define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */ |
| 83 | #define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */ |
| 84 | #define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */ |
| 85 | #define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */ |
| 86 | #define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */ |
| 87 | #define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */ |
| 88 | #define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */ |
| 89 | #define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */ |
| 90 | #define MSR_SE __MASK(MSR_SE_LG) /* Single Step */ |
| 91 | #define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */ |
| 92 | #define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */ |
| 93 | #define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */ |
| 94 | #define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */ |
| 95 | #define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */ |
| 96 | #define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */ |
| 97 | #define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */ |
| 98 | #define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */ |
Paul Mackerras | fd582ec | 2005-10-11 22:08:12 +1000 | [diff] [blame] | 99 | #ifndef MSR_PMM |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 100 | #define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */ |
Paul Mackerras | fd582ec | 2005-10-11 22:08:12 +1000 | [diff] [blame] | 101 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 102 | #define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */ |
| 103 | #define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */ |
| 104 | |
Michael Neuling | 97a0aac | 2013-02-13 16:21:33 +0000 | [diff] [blame] | 105 | #define MSR_TM __MASK(MSR_TM_LG) /* Transactional Mem Available */ |
| 106 | #define MSR_TS_N 0 /* Non-transactional */ |
| 107 | #define MSR_TS_S __MASK(MSR_TS_S_LG) /* Transaction Suspended */ |
| 108 | #define MSR_TS_T __MASK(MSR_TS_T_LG) /* Transaction Transactional */ |
| 109 | #define MSR_TS_MASK (MSR_TS_T | MSR_TS_S) /* Transaction State bits */ |
| 110 | #define MSR_TM_ACTIVE(x) (((x) & MSR_TS_MASK) != 0) /* Transaction active? */ |
| 111 | #define MSR_TM_TRANSACTIONAL(x) (((x) & MSR_TS_MASK) == MSR_TS_T) |
| 112 | #define MSR_TM_SUSPENDED(x) (((x) & MSR_TS_MASK) == MSR_TS_S) |
| 113 | |
| 114 | /* Reason codes describing kernel causes for transaction aborts. By |
| 115 | convention, bit0 is copied to TEXASR[56] (IBM bit 7) which is set if |
| 116 | the failure is persistent. |
| 117 | */ |
| 118 | #define TM_CAUSE_RESCHED 0xfe |
| 119 | #define TM_CAUSE_TLBI 0xfc |
| 120 | #define TM_CAUSE_FAC_UNAV 0xfa |
| 121 | #define TM_CAUSE_SYSCALL 0xf9 /* Persistent */ |
| 122 | #define TM_CAUSE_MISC 0xf6 |
| 123 | |
Benjamin Herrenschmidt | 0257c99 | 2009-07-23 23:15:34 +0000 | [diff] [blame] | 124 | #if defined(CONFIG_PPC_BOOK3S_64) |
Michael Ellerman | 9d4a292 | 2011-04-07 21:56:02 +0000 | [diff] [blame] | 125 | #define MSR_64BIT MSR_SF |
| 126 | |
Benjamin Herrenschmidt | 0257c99 | 2009-07-23 23:15:34 +0000 | [diff] [blame] | 127 | /* Server variant */ |
Anton Blanchard | 9e6e3c2 | 2006-06-10 23:14:51 +1000 | [diff] [blame] | 128 | #define MSR_ MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV |
Michael Ellerman | 9d4a292 | 2011-04-07 21:56:02 +0000 | [diff] [blame] | 129 | #define MSR_KERNEL MSR_ | MSR_64BIT |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 130 | #define MSR_USER32 MSR_ | MSR_PR | MSR_EE |
Michael Ellerman | 9d4a292 | 2011-04-07 21:56:02 +0000 | [diff] [blame] | 131 | #define MSR_USER64 MSR_USER32 | MSR_64BIT |
Benjamin Herrenschmidt | 0257c99 | 2009-07-23 23:15:34 +0000 | [diff] [blame] | 132 | #elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_8xx) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 133 | /* Default MSR for kernel mode. */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 134 | #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 135 | #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE) |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 136 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 137 | |
Michael Ellerman | 9d4a292 | 2011-04-07 21:56:02 +0000 | [diff] [blame] | 138 | #ifndef MSR_64BIT |
| 139 | #define MSR_64BIT 0 |
| 140 | #endif |
| 141 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 142 | /* Floating Point Status and Control Register (FPSCR) Fields */ |
| 143 | #define FPSCR_FX 0x80000000 /* FPU exception summary */ |
| 144 | #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */ |
| 145 | #define FPSCR_VX 0x20000000 /* Invalid operation summary */ |
| 146 | #define FPSCR_OX 0x10000000 /* Overflow exception summary */ |
| 147 | #define FPSCR_UX 0x08000000 /* Underflow exception summary */ |
| 148 | #define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */ |
| 149 | #define FPSCR_XX 0x02000000 /* Inexact exception summary */ |
| 150 | #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */ |
| 151 | #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */ |
| 152 | #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */ |
| 153 | #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */ |
| 154 | #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */ |
| 155 | #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */ |
| 156 | #define FPSCR_FR 0x00040000 /* Fraction rounded */ |
| 157 | #define FPSCR_FI 0x00020000 /* Fraction inexact */ |
| 158 | #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */ |
| 159 | #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */ |
| 160 | #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */ |
| 161 | #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */ |
| 162 | #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */ |
| 163 | #define FPSCR_VE 0x00000080 /* Invalid op exception enable */ |
| 164 | #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */ |
| 165 | #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */ |
| 166 | #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */ |
| 167 | #define FPSCR_XE 0x00000008 /* FP inexact exception enable */ |
| 168 | #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */ |
| 169 | #define FPSCR_RN 0x00000003 /* FPU rounding control */ |
| 170 | |
Kumar Gala | 39fd093 | 2009-04-01 16:25:33 -0500 | [diff] [blame] | 171 | /* Bit definitions for SPEFSCR. */ |
| 172 | #define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */ |
| 173 | #define SPEFSCR_OVH 0x40000000 /* Integer overflow high */ |
| 174 | #define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */ |
| 175 | #define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */ |
| 176 | #define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */ |
| 177 | #define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */ |
| 178 | #define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */ |
| 179 | #define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */ |
| 180 | #define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */ |
| 181 | #define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */ |
| 182 | #define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */ |
| 183 | #define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */ |
| 184 | #define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */ |
| 185 | #define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */ |
| 186 | #define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */ |
| 187 | #define SPEFSCR_OV 0x00004000 /* Integer overflow */ |
| 188 | #define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */ |
| 189 | #define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */ |
| 190 | #define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */ |
| 191 | #define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */ |
| 192 | #define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */ |
| 193 | #define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */ |
| 194 | #define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */ |
| 195 | #define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */ |
| 196 | #define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */ |
| 197 | #define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */ |
| 198 | #define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */ |
| 199 | #define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */ |
| 200 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 201 | /* Special Purpose Registers (SPRNs)*/ |
Tseng-Hui (Frank) Lin | 6edc642 | 2011-03-02 07:20:50 +0000 | [diff] [blame] | 202 | |
| 203 | #ifdef CONFIG_40x |
| 204 | #define SPRN_PID 0x3B1 /* Process ID */ |
| 205 | #else |
| 206 | #define SPRN_PID 0x030 /* Process ID */ |
| 207 | #ifdef CONFIG_BOOKE |
| 208 | #define SPRN_PID0 SPRN_PID/* Process ID Register 0 */ |
| 209 | #endif |
| 210 | #endif |
| 211 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 212 | #define SPRN_CTR 0x009 /* Count Register */ |
Anton Blanchard | 4c198557 | 2006-12-08 17:46:58 +1100 | [diff] [blame] | 213 | #define SPRN_DSCR 0x11 |
Paul Mackerras | 48404f2 | 2011-05-01 19:48:20 +0000 | [diff] [blame] | 214 | #define SPRN_CFAR 0x1c /* Come From Address Register */ |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 215 | #define SPRN_AMR 0x1d /* Authority Mask Register */ |
| 216 | #define SPRN_UAMOR 0x9d /* User Authority Mask Override Register */ |
| 217 | #define SPRN_AMOR 0x15d /* Authority Mask Override Register */ |
Tseng-Hui (Frank) Lin | 851d2e2 | 2011-05-02 20:43:04 +0000 | [diff] [blame] | 218 | #define SPRN_ACOP 0x1F /* Available Coprocessor Register */ |
Michael Neuling | 97a0aac | 2013-02-13 16:21:33 +0000 | [diff] [blame] | 219 | #define SPRN_TFIAR 0x81 /* Transaction Failure Inst Addr */ |
| 220 | #define SPRN_TEXASR 0x82 /* Transaction EXception & Summary */ |
| 221 | #define SPRN_TEXASRU 0x83 /* '' '' '' Upper 32 */ |
| 222 | #define SPRN_TFHAR 0x80 /* Transaction Failure Handler Addr */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 223 | #define SPRN_CTRLF 0x088 |
| 224 | #define SPRN_CTRLT 0x098 |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 225 | #define CTRL_CT 0xc0000000 /* current thread */ |
| 226 | #define CTRL_CT0 0x80000000 /* thread 0 */ |
| 227 | #define CTRL_CT1 0x40000000 /* thread 1 */ |
| 228 | #define CTRL_TE 0x00c00000 /* thread enable */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 229 | #define CTRL_RUNLATCH 0x1 |
Michael Neuling | a8190a5 | 2012-12-20 14:06:43 +0000 | [diff] [blame] | 230 | #define SPRN_DAWR 0xB4 |
| 231 | #define SPRN_DAWRX 0xBC |
| 232 | #define DAWRX_USER (1UL << 0) |
| 233 | #define DAWRX_KERNEL (1UL << 1) |
| 234 | #define DAWRX_HYP (1UL << 2) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 235 | #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */ |
Scott Wood | d49747b | 2007-10-09 12:37:13 -0500 | [diff] [blame] | 236 | #define SPRN_DABR2 0x13D /* e300 */ |
Jens Osterkamp | 9176c0b | 2008-02-28 11:26:21 +0100 | [diff] [blame] | 237 | #define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */ |
| 238 | #define DABRX_USER (1UL << 0) |
| 239 | #define DABRX_KERNEL (1UL << 1) |
Michael Neuling | 4474ef0 | 2012-09-06 21:24:56 +0000 | [diff] [blame] | 240 | #define DABRX_HYP (1UL << 2) |
| 241 | #define DABRX_BTI (1UL << 3) |
| 242 | #define DABRX_ALL (DABRX_BTI | DABRX_HYP | DABRX_KERNEL | DABRX_USER) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 243 | #define SPRN_DAR 0x013 /* Data Address Register */ |
Scott Wood | d49747b | 2007-10-09 12:37:13 -0500 | [diff] [blame] | 244 | #define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */ |
Michael Neuling | d6b89a1 | 2006-05-09 11:33:38 -0500 | [diff] [blame] | 245 | #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 246 | #define DSISR_NOHPTE 0x40000000 /* no translation found */ |
| 247 | #define DSISR_PROTFAULT 0x08000000 /* protection fault */ |
| 248 | #define DSISR_ISSTORE 0x02000000 /* access was a store */ |
| 249 | #define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */ |
| 250 | #define DSISR_NOSEGMENT 0x00200000 /* STAB/SLB miss */ |
Paul Mackerras | 697d389 | 2011-12-12 12:36:37 +0000 | [diff] [blame] | 251 | #define DSISR_KEYFAULT 0x00200000 /* Key fault */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 252 | #define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */ |
| 253 | #define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */ |
| 254 | #define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */ |
| 255 | #define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */ |
Anton Blanchard | f050982 | 2006-12-08 17:51:13 +1100 | [diff] [blame] | 256 | #define SPRN_SPURR 0x134 /* Scaled PURR */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 257 | #define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */ |
| 258 | #define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */ |
| 259 | #define SPRN_HDSISR 0x132 |
| 260 | #define SPRN_HDAR 0x133 |
| 261 | #define SPRN_HDEC 0x136 /* Hypervisor Decrementer */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 262 | #define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 263 | #define SPRN_RMOR 0x138 /* Real mode offset register */ |
| 264 | #define SPRN_HRMOR 0x139 /* Real mode offset register */ |
| 265 | #define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */ |
| 266 | #define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */ |
Ian Munsie | 2468dcf | 2013-02-07 15:46:58 +0000 | [diff] [blame] | 267 | #define SPRN_FSCR 0x099 /* Facility Status & Control Register */ |
| 268 | #define FSCR_TAR (1<<8) /* Enable Target Adress Register */ |
| 269 | #define SPRN_TAR 0x32f /* Target Address Register */ |
Olof Johansson | 1199919 | 2007-02-04 16:36:51 -0600 | [diff] [blame] | 270 | #define SPRN_LPCR 0x13E /* LPAR Control Register */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 271 | #define LPCR_VPM0 (1ul << (63-0)) |
| 272 | #define LPCR_VPM1 (1ul << (63-1)) |
| 273 | #define LPCR_ISL (1ul << (63-2)) |
Paul Mackerras | 923c53c | 2011-06-29 00:20:24 +0000 | [diff] [blame] | 274 | #define LPCR_VC_SH (63-2) |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 275 | #define LPCR_DPFD_SH (63-11) |
Paul Mackerras | da9d1d7 | 2011-12-12 12:31:41 +0000 | [diff] [blame] | 276 | #define LPCR_VRMASD (0x1ful << (63-16)) |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 277 | #define LPCR_VRMA_L (1ul << (63-12)) |
| 278 | #define LPCR_VRMA_LP0 (1ul << (63-15)) |
| 279 | #define LPCR_VRMA_LP1 (1ul << (63-16)) |
Paul Mackerras | 923c53c | 2011-06-29 00:20:24 +0000 | [diff] [blame] | 280 | #define LPCR_VRMASD_SH (63-16) |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 281 | #define LPCR_RMLS 0x1C000000 /* impl dependent rmo limit sel */ |
Paul Mackerras | aa04b4c | 2011-06-29 00:25:44 +0000 | [diff] [blame] | 282 | #define LPCR_RMLS_SH (63-37) |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 283 | #define LPCR_ILE 0x02000000 /* !HV irqs set MSR:LE */ |
Michael Neuling | b030272 | 2012-11-02 16:41:58 +1100 | [diff] [blame] | 284 | #define LPCR_AIL_0 0x00000000 /* MMU off exception offset 0x0 */ |
| 285 | #define LPCR_AIL_3 0x01800000 /* MMU on exception offset 0xc00...4xxx */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 286 | #define LPCR_PECE 0x00007000 /* powersave exit cause enable */ |
| 287 | #define LPCR_PECE0 0x00004000 /* ext. exceptions can cause exit */ |
| 288 | #define LPCR_PECE1 0x00002000 /* decrementer can cause exit */ |
| 289 | #define LPCR_PECE2 0x00001000 /* machine check etc can cause exit */ |
| 290 | #define LPCR_MER 0x00000800 /* Mediated External Exception */ |
Paul Mackerras | 923c53c | 2011-06-29 00:20:24 +0000 | [diff] [blame] | 291 | #define LPCR_LPES 0x0000000c |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 292 | #define LPCR_LPES0 0x00000008 /* LPAR Env selector 0 */ |
| 293 | #define LPCR_LPES1 0x00000004 /* LPAR Env selector 1 */ |
Paul Mackerras | 923c53c | 2011-06-29 00:20:24 +0000 | [diff] [blame] | 294 | #define LPCR_LPES_SH 2 |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 295 | #define LPCR_RMI 0x00000002 /* real mode is cache inhibit */ |
| 296 | #define LPCR_HDICE 0x00000001 /* Hyp Decr enable (HV,PR,EE) */ |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 297 | #ifndef SPRN_LPID |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 298 | #define SPRN_LPID 0x13F /* Logical Partition Identifier */ |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 299 | #endif |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 300 | #define LPID_RSVD 0x3ff /* Reserved LPID for partn switching */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 301 | #define SPRN_HMER 0x150 /* Hardware m? error recovery */ |
| 302 | #define SPRN_HMEER 0x151 /* Hardware m? enable error recovery */ |
| 303 | #define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */ |
| 304 | #define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */ |
| 305 | #define SPRN_TLBVPNR 0x155 /* P7 TLB control register */ |
| 306 | #define SPRN_TLBRPNR 0x156 /* P7 TLB control register */ |
| 307 | #define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 308 | #define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */ |
| 309 | #define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */ |
| 310 | #define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */ |
| 311 | #define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */ |
| 312 | #define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */ |
| 313 | #define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */ |
| 314 | #define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */ |
| 315 | #define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */ |
| 316 | #define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */ |
| 317 | #define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */ |
| 318 | #define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */ |
| 319 | #define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */ |
| 320 | #define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */ |
| 321 | #define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */ |
| 322 | #define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */ |
| 323 | #define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */ |
Haren Myneni | 13e7a8e | 2012-12-06 21:50:32 +0000 | [diff] [blame] | 324 | #define SPRN_PPR 0x380 /* SMT Thread status Register */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 325 | |
| 326 | #define SPRN_DEC 0x016 /* Decrement Register */ |
| 327 | #define SPRN_DER 0x095 /* Debug Enable Regsiter */ |
| 328 | #define DER_RSTE 0x40000000 /* Reset Interrupt */ |
| 329 | #define DER_CHSTPE 0x20000000 /* Check Stop */ |
| 330 | #define DER_MCIE 0x10000000 /* Machine Check Interrupt */ |
| 331 | #define DER_EXTIE 0x02000000 /* External Interrupt */ |
| 332 | #define DER_ALIE 0x01000000 /* Alignment Interrupt */ |
| 333 | #define DER_PRIE 0x00800000 /* Program Interrupt */ |
| 334 | #define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */ |
| 335 | #define DER_DECIE 0x00200000 /* Decrementer Interrupt */ |
| 336 | #define DER_SYSIE 0x00040000 /* System Call Interrupt */ |
| 337 | #define DER_TRE 0x00020000 /* Trace Interrupt */ |
| 338 | #define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */ |
| 339 | #define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */ |
| 340 | #define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */ |
| 341 | #define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */ |
| 342 | #define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */ |
| 343 | #define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */ |
| 344 | #define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */ |
| 345 | #define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */ |
| 346 | #define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */ |
| 347 | #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */ |
| 348 | #define SPRN_EAR 0x11A /* External Address Register */ |
| 349 | #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */ |
| 350 | #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */ |
| 351 | #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */ |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 352 | #define HID0_HDICE_SH (63 - 23) /* 970 HDEC interrupt enable */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 353 | #define HID0_EMCP (1<<31) /* Enable Machine Check pin */ |
| 354 | #define HID0_EBA (1<<29) /* Enable Bus Address Parity */ |
| 355 | #define HID0_EBD (1<<28) /* Enable Bus Data Parity */ |
| 356 | #define HID0_SBCLK (1<<27) |
| 357 | #define HID0_EICE (1<<26) |
| 358 | #define HID0_TBEN (1<<26) /* Timebase enable - 745x */ |
| 359 | #define HID0_ECLK (1<<25) |
| 360 | #define HID0_PAR (1<<24) |
| 361 | #define HID0_STEN (1<<24) /* Software table search enable - 745x */ |
| 362 | #define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */ |
| 363 | #define HID0_DOZE (1<<23) |
| 364 | #define HID0_NAP (1<<22) |
| 365 | #define HID0_SLEEP (1<<21) |
| 366 | #define HID0_DPM (1<<20) |
| 367 | #define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */ |
| 368 | #define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */ |
| 369 | #define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/ |
| 370 | #define HID0_ICE (1<<15) /* Instruction Cache Enable */ |
| 371 | #define HID0_DCE (1<<14) /* Data Cache Enable */ |
| 372 | #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */ |
| 373 | #define HID0_DLOCK (1<<12) /* Data Cache Lock */ |
| 374 | #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */ |
| 375 | #define HID0_DCI (1<<10) /* Data Cache Invalidate */ |
| 376 | #define HID0_SPD (1<<9) /* Speculative disable */ |
| 377 | #define HID0_DAPUEN (1<<8) /* Debug APU enable */ |
| 378 | #define HID0_SGE (1<<7) /* Store Gathering Enable */ |
| 379 | #define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */ |
Kumar Gala | fc4033b | 2008-06-18 16:26:52 -0500 | [diff] [blame] | 380 | #define HID0_DCFA (1<<6) /* Data Cache Flush Assist */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 381 | #define HID0_LRSTK (1<<4) /* Link register stack - 745x */ |
| 382 | #define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */ |
| 383 | #define HID0_ABE (1<<3) /* Address Broadcast Enable */ |
| 384 | #define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */ |
| 385 | #define HID0_BHTE (1<<2) /* Branch History Table Enable */ |
| 386 | #define HID0_BTCD (1<<1) /* Branch target cache disable */ |
| 387 | #define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */ |
| 388 | #define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */ |
| 389 | |
| 390 | #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */ |
Li Yang | 86985db | 2010-11-03 17:35:31 +0800 | [diff] [blame] | 391 | #ifdef CONFIG_6xx |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 392 | #define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */ |
| 393 | #define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */ |
| 394 | #define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */ |
| 395 | #define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */ |
| 396 | #define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */ |
| 397 | #define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */ |
| 398 | #define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */ |
| 399 | #define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */ |
| 400 | #define HID1_PS (1<<16) /* 750FX PLL selection */ |
Li Yang | 86985db | 2010-11-03 17:35:31 +0800 | [diff] [blame] | 401 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 402 | #define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */ |
Alexander Graf | d6d549b | 2010-02-19 11:00:33 +0100 | [diff] [blame] | 403 | #define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 404 | #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */ |
Scott Wood | d49747b | 2007-10-09 12:37:13 -0500 | [diff] [blame] | 405 | #define SPRN_IABR2 0x3FA /* 83xx */ |
| 406 | #define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 407 | #define SPRN_HID4 0x3F4 /* 970 HID4 */ |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 408 | #define HID4_LPES0 (1ul << (63-0)) /* LPAR env. sel. bit 0 */ |
| 409 | #define HID4_RMLS2_SH (63 - 2) /* Real mode limit bottom 2 bits */ |
| 410 | #define HID4_LPID5_SH (63 - 6) /* partition ID bottom 4 bits */ |
| 411 | #define HID4_RMOR_SH (63 - 22) /* real mode offset (16 bits) */ |
| 412 | #define HID4_LPES1 (1 << (63-57)) /* LPAR env. sel. bit 1 */ |
| 413 | #define HID4_RMLS0_SH (63 - 58) /* Real mode limit top bit */ |
| 414 | #define HID4_LPID1_SH 0 /* partition ID top 2 bits */ |
Alexander Graf | d6d549b | 2010-02-19 11:00:33 +0100 | [diff] [blame] | 415 | #define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 416 | #define SPRN_HID5 0x3F6 /* 970 HID5 */ |
Michael Neuling | d6b89a1 | 2006-05-09 11:33:38 -0500 | [diff] [blame] | 417 | #define SPRN_HID6 0x3F9 /* BE HID 6 */ |
| 418 | #define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */ |
| 419 | #define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */ |
| 420 | #define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */ |
| 421 | #define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */ |
| 422 | #define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */ |
| 423 | #define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */ |
| 424 | #define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */ |
| 425 | #define SPRN_TSC 0x3FD /* Thread switch control on others */ |
| 426 | #define SPRN_TST 0x3FC /* Thread switch timeout on others */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 427 | #if !defined(SPRN_IAC1) && !defined(SPRN_IAC2) |
| 428 | #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */ |
| 429 | #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */ |
| 430 | #endif |
| 431 | #define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */ |
| 432 | #define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */ |
| 433 | #define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */ |
| 434 | #define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */ |
| 435 | #define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */ |
| 436 | #define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */ |
| 437 | #define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */ |
| 438 | #define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */ |
| 439 | #define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */ |
| 440 | #define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */ |
| 441 | #define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */ |
| 442 | #define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */ |
| 443 | #define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */ |
| 444 | #define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */ |
| 445 | #define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */ |
| 446 | #define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */ |
| 447 | #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */ |
| 448 | #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */ |
| 449 | #define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */ |
| 450 | #define ICTRL_EICE 0x08000000 /* enable icache parity errs */ |
| 451 | #define ICTRL_EDC 0x04000000 /* enable dcache parity errs */ |
| 452 | #define ICTRL_EICP 0x00000100 /* enable icache par. check */ |
| 453 | #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */ |
| 454 | #define SPRN_IMMR 0x27E /* Internal Memory Map Register */ |
| 455 | #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */ |
| 456 | #define SPRN_L2CR2 0x3f8 |
| 457 | #define L2CR_L2E 0x80000000 /* L2 enable */ |
| 458 | #define L2CR_L2PE 0x40000000 /* L2 parity enable */ |
| 459 | #define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */ |
| 460 | #define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */ |
| 461 | #define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */ |
| 462 | #define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */ |
| 463 | #define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */ |
| 464 | #define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */ |
| 465 | #define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */ |
| 466 | #define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */ |
| 467 | #define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */ |
| 468 | #define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */ |
| 469 | #define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */ |
| 470 | #define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */ |
| 471 | #define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */ |
| 472 | #define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */ |
| 473 | #define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */ |
| 474 | #define L2CR_L2DO 0x00400000 /* L2 data only */ |
| 475 | #define L2CR_L2I 0x00200000 /* L2 global invalidate */ |
| 476 | #define L2CR_L2CTL 0x00100000 /* L2 RAM control */ |
| 477 | #define L2CR_L2WT 0x00080000 /* L2 write-through */ |
| 478 | #define L2CR_L2TS 0x00040000 /* L2 test support */ |
| 479 | #define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */ |
| 480 | #define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */ |
| 481 | #define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */ |
| 482 | #define L2CR_L2SL 0x00008000 /* L2 DLL slow */ |
| 483 | #define L2CR_L2DF 0x00004000 /* L2 differential clock */ |
| 484 | #define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */ |
| 485 | #define L2CR_L2IP 0x00000001 /* L2 GI in progress */ |
| 486 | #define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */ |
| 487 | #define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */ |
| 488 | #define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */ |
| 489 | #define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */ |
| 490 | #define SPRN_L3CR 0x3FA /* Level 3 Cache Control Regsiter */ |
| 491 | #define L3CR_L3E 0x80000000 /* L3 enable */ |
| 492 | #define L3CR_L3PE 0x40000000 /* L3 data parity enable */ |
| 493 | #define L3CR_L3APE 0x20000000 /* L3 addr parity enable */ |
| 494 | #define L3CR_L3SIZ 0x10000000 /* L3 size */ |
| 495 | #define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */ |
| 496 | #define L3CR_L3RES 0x04000000 /* L3 special reserved bit */ |
| 497 | #define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */ |
| 498 | #define L3CR_L3IO 0x00400000 /* L3 instruction only */ |
| 499 | #define L3CR_L3SPO 0x00040000 /* L3 sample point override */ |
| 500 | #define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */ |
| 501 | #define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */ |
| 502 | #define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */ |
| 503 | #define L3CR_L3HWF 0x00000800 /* L3 hardware flush */ |
| 504 | #define L3CR_L3I 0x00000400 /* L3 global invalidate */ |
| 505 | #define L3CR_L3RT 0x00000300 /* L3 SRAM type */ |
| 506 | #define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */ |
| 507 | #define L3CR_L3DO 0x00000040 /* L3 data only mode */ |
| 508 | #define L3CR_PMEN 0x00000004 /* L3 private memory enable */ |
| 509 | #define L3CR_PMSIZ 0x00000001 /* L3 private memory size */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 510 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 511 | #define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */ |
| 512 | #define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */ |
| 513 | #define SPRN_LDSTCR 0x3f8 /* Load/Store control register */ |
| 514 | #define SPRN_LDSTDB 0x3f4 /* */ |
| 515 | #define SPRN_LR 0x008 /* Link Register */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 516 | #ifndef SPRN_PIR |
| 517 | #define SPRN_PIR 0x3FF /* Processor Identification Register */ |
| 518 | #endif |
Ian Munsie | 42d02b8 | 2012-11-14 18:49:44 +0000 | [diff] [blame] | 519 | #define SPRN_TIR 0x1BE /* Thread Identification Register */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 520 | #define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */ |
| 521 | #define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */ |
Michael Neuling | d6b89a1 | 2006-05-09 11:33:38 -0500 | [diff] [blame] | 522 | #define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 523 | #define SPRN_PVR 0x11F /* Processor Version Register */ |
| 524 | #define SPRN_RPA 0x3D6 /* Required Physical Address Register */ |
| 525 | #define SPRN_SDA 0x3BF /* Sampled Data Address Register */ |
| 526 | #define SPRN_SDR1 0x019 /* MMU Hash Base Register */ |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 527 | #define SPRN_ASR 0x118 /* Address Space Register */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 528 | #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */ |
| 529 | #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */ |
| 530 | #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */ |
| 531 | #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */ |
| 532 | #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */ |
Anton Blanchard | 18ad51d | 2012-07-04 20:37:11 +0000 | [diff] [blame] | 533 | #define SPRN_USPRG3 0x103 /* SPRG3 userspace read */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 534 | #define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */ |
| 535 | #define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */ |
| 536 | #define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */ |
| 537 | #define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */ |
| 538 | #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */ |
| 539 | #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */ |
Paul Mackerras | 342d3db | 2011-12-12 12:38:05 +0000 | [diff] [blame] | 540 | #define SRR1_ISI_NOPT 0x40000000 /* ISI: Not found in hash */ |
| 541 | #define SRR1_ISI_N_OR_G 0x10000000 /* ISI: Access is no-exec or G */ |
| 542 | #define SRR1_ISI_PROT 0x08000000 /* ISI: Other protection fault */ |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 543 | #define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */ |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 544 | #define SRR1_WAKESYSERR 0x00300000 /* System error */ |
| 545 | #define SRR1_WAKEEE 0x00200000 /* External interrupt */ |
| 546 | #define SRR1_WAKEMT 0x00280000 /* mtctrl */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 547 | #define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */ |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 548 | #define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */ |
| 549 | #define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 550 | #define SRR1_WAKERESET 0x00100000 /* System reset */ |
| 551 | #define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */ |
| 552 | #define SRR1_WS_DEEPEST 0x00030000 /* Some resources not maintained, |
| 553 | * may not be recoverable */ |
| 554 | #define SRR1_WS_DEEPER 0x00020000 /* Some resources not maintained */ |
| 555 | #define SRR1_WS_DEEP 0x00010000 /* All resources maintained */ |
Alexander Graf | 25a8a02 | 2010-01-08 02:58:07 +0100 | [diff] [blame] | 556 | #define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */ |
Paul Mackerras | 28c483b | 2012-11-04 18:16:46 +0000 | [diff] [blame] | 557 | #define SRR1_PROGILL 0x00080000 /* Illegal instruction */ |
Alexander Graf | 25a8a02 | 2010-01-08 02:58:07 +0100 | [diff] [blame] | 558 | #define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */ |
| 559 | #define SRR1_PROGTRAP 0x00020000 /* Trap */ |
| 560 | #define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */ |
Benjamin Herrenschmidt | 50fb8eb | 2011-01-12 17:41:28 +1100 | [diff] [blame] | 561 | |
Benjamin Herrenschmidt | acf7d76 | 2006-06-19 20:33:16 +0200 | [diff] [blame] | 562 | #define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */ |
| 563 | #define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */ |
Michael Neuling | b92a66a | 2012-09-10 00:35:26 +0000 | [diff] [blame] | 564 | #define HSRR1_DENORM 0x00100000 /* Denorm exception */ |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 565 | |
Olof Johansson | c388cfe | 2007-02-04 16:36:53 -0600 | [diff] [blame] | 566 | #define SPRN_TBCTL 0x35f /* PA6T Timebase control register */ |
| 567 | #define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */ |
| 568 | #define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */ |
| 569 | #define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */ |
| 570 | #define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */ |
| 571 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 572 | #ifndef SPRN_SVR |
| 573 | #define SPRN_SVR 0x11E /* System Version Register */ |
| 574 | #endif |
| 575 | #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */ |
| 576 | /* these bits were defined in inverted endian sense originally, ugh, confusing */ |
| 577 | #define THRM1_TIN (1 << 31) |
| 578 | #define THRM1_TIV (1 << 30) |
| 579 | #define THRM1_THRES(x) ((x&0x7f)<<23) |
| 580 | #define THRM3_SITV(x) ((x&0x3fff)<<1) |
| 581 | #define THRM1_TID (1<<2) |
| 582 | #define THRM1_TIE (1<<1) |
| 583 | #define THRM1_V (1<<0) |
| 584 | #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */ |
| 585 | #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */ |
| 586 | #define THRM3_E (1<<0) |
| 587 | #define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */ |
| 588 | #define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */ |
| 589 | #define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */ |
| 590 | #define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */ |
| 591 | #define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */ |
| 592 | #define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */ |
| 593 | #define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */ |
| 594 | #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */ |
| 595 | #define SPRN_VRSAVE 0x100 /* Vector Register Save Register */ |
| 596 | #define SPRN_XER 0x001 /* Fixed Point Exception Register */ |
| 597 | |
Alexander Graf | d6d549b | 2010-02-19 11:00:33 +0100 | [diff] [blame] | 598 | #define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */ |
| 599 | #define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */ |
| 600 | #define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */ |
| 601 | #define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */ |
| 602 | #define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */ |
| 603 | #define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */ |
| 604 | #define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */ |
| 605 | |
Benjamin Herrenschmidt | 4350147 | 2005-11-07 14:27:33 +1100 | [diff] [blame] | 606 | #define SPRN_SCOMC 0x114 /* SCOM Access Control */ |
| 607 | #define SPRN_SCOMD 0x115 /* SCOM Access DATA */ |
| 608 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 609 | /* Performance monitor SPRs */ |
| 610 | #ifdef CONFIG_PPC64 |
| 611 | #define SPRN_MMCR0 795 |
| 612 | #define MMCR0_FC 0x80000000UL /* freeze counters */ |
| 613 | #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */ |
| 614 | #define MMCR0_KERNEL_DISABLE MMCR0_FCS |
| 615 | #define MMCR0_FCP 0x20000000UL /* freeze in problem state */ |
| 616 | #define MMCR0_PROBLEM_DISABLE MMCR0_FCP |
| 617 | #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */ |
| 618 | #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */ |
| 619 | #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */ |
| 620 | #define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */ |
| 621 | #define MMCR0_TBEE 0x00400000UL /* time base exception enable */ |
| 622 | #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/ |
| 623 | #define MMCR0_PMCjCE 0x00004000UL /* PMCj count enable*/ |
| 624 | #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */ |
| 625 | #define MMCR0_PMAO 0x00000080UL /* performance monitor alert has occurred, set to 0 after handling exception */ |
| 626 | #define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */ |
| 627 | #define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */ |
| 628 | #define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */ |
| 629 | #define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */ |
| 630 | #define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */ |
| 631 | #define SPRN_MMCR1 798 |
| 632 | #define SPRN_MMCRA 0x312 |
Paul Mackerras | 0bbd0d4 | 2009-05-14 13:31:48 +1000 | [diff] [blame] | 633 | #define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */ |
Anton Blanchard | 81cd5ae | 2009-10-27 18:31:29 +0000 | [diff] [blame] | 634 | #define MMCRA_SDAR_DCACHE_MISS 0x40000000UL |
| 635 | #define MMCRA_SDAR_ERAT_MISS 0x20000000UL |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 636 | #define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */ |
| 637 | #define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */ |
will schmidt | 078f194 | 2007-06-27 02:12:33 +1000 | [diff] [blame] | 638 | #define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */ |
| 639 | #define MMCRA_SLOT_SHIFT 24 |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 640 | #define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */ |
Paul Mackerras | 0bbd0d4 | 2009-05-14 13:31:48 +1000 | [diff] [blame] | 641 | #define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */ |
Michael Neuling | e78dbc8 | 2006-06-08 14:42:34 +1000 | [diff] [blame] | 642 | #define POWER6_MMCRA_SIHV 0x0000040000000000ULL |
| 643 | #define POWER6_MMCRA_SIPR 0x0000020000000000ULL |
| 644 | #define POWER6_MMCRA_THRM 0x00000020UL |
| 645 | #define POWER6_MMCRA_OTHER 0x0000000EUL |
sukadev@linux.vnet.ibm.com | e687883 | 2012-09-18 20:56:11 +0000 | [diff] [blame] | 646 | |
| 647 | #define POWER7P_MMCRA_SIAR_VALID 0x10000000 /* P7+ SIAR contents valid */ |
| 648 | #define POWER7P_MMCRA_SDAR_VALID 0x08000000 /* P7+ SDAR contents valid */ |
| 649 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 650 | #define SPRN_PMC1 787 |
| 651 | #define SPRN_PMC2 788 |
| 652 | #define SPRN_PMC3 789 |
| 653 | #define SPRN_PMC4 790 |
| 654 | #define SPRN_PMC5 791 |
| 655 | #define SPRN_PMC6 792 |
| 656 | #define SPRN_PMC7 793 |
| 657 | #define SPRN_PMC8 794 |
| 658 | #define SPRN_SIAR 780 |
| 659 | #define SPRN_SDAR 781 |
| 660 | |
Olof Johansson | 25fc530 | 2007-04-18 16:38:21 +1000 | [diff] [blame] | 661 | #define SPRN_PA6T_MMCR0 795 |
| 662 | #define PA6T_MMCR0_EN0 0x0000000000000001UL |
| 663 | #define PA6T_MMCR0_EN1 0x0000000000000002UL |
| 664 | #define PA6T_MMCR0_EN2 0x0000000000000004UL |
| 665 | #define PA6T_MMCR0_EN3 0x0000000000000008UL |
| 666 | #define PA6T_MMCR0_EN4 0x0000000000000010UL |
| 667 | #define PA6T_MMCR0_EN5 0x0000000000000020UL |
| 668 | #define PA6T_MMCR0_SUPEN 0x0000000000000040UL |
| 669 | #define PA6T_MMCR0_PREN 0x0000000000000080UL |
| 670 | #define PA6T_MMCR0_HYPEN 0x0000000000000100UL |
| 671 | #define PA6T_MMCR0_FCM0 0x0000000000000200UL |
| 672 | #define PA6T_MMCR0_FCM1 0x0000000000000400UL |
| 673 | #define PA6T_MMCR0_INTGEN 0x0000000000000800UL |
| 674 | #define PA6T_MMCR0_INTEN0 0x0000000000001000UL |
| 675 | #define PA6T_MMCR0_INTEN1 0x0000000000002000UL |
| 676 | #define PA6T_MMCR0_INTEN2 0x0000000000004000UL |
| 677 | #define PA6T_MMCR0_INTEN3 0x0000000000008000UL |
| 678 | #define PA6T_MMCR0_INTEN4 0x0000000000010000UL |
| 679 | #define PA6T_MMCR0_INTEN5 0x0000000000020000UL |
| 680 | #define PA6T_MMCR0_DISCNT 0x0000000000040000UL |
| 681 | #define PA6T_MMCR0_UOP 0x0000000000080000UL |
| 682 | #define PA6T_MMCR0_TRG 0x0000000000100000UL |
| 683 | #define PA6T_MMCR0_TRGEN 0x0000000000200000UL |
| 684 | #define PA6T_MMCR0_TRGREG 0x0000000001600000UL |
| 685 | #define PA6T_MMCR0_SIARLOG 0x0000000002000000UL |
| 686 | #define PA6T_MMCR0_SDARLOG 0x0000000004000000UL |
| 687 | #define PA6T_MMCR0_PROEN 0x0000000008000000UL |
| 688 | #define PA6T_MMCR0_PROLOG 0x0000000010000000UL |
| 689 | #define PA6T_MMCR0_DAMEN2 0x0000000020000000UL |
| 690 | #define PA6T_MMCR0_DAMEN3 0x0000000040000000UL |
| 691 | #define PA6T_MMCR0_DAMEN4 0x0000000080000000UL |
| 692 | #define PA6T_MMCR0_DAMEN5 0x0000000100000000UL |
| 693 | #define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL |
| 694 | #define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL |
| 695 | #define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL |
| 696 | #define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL |
| 697 | #define PA6T_MMCR0_HANDDIS 0x0000002000000000UL |
| 698 | #define PA6T_MMCR0_PCTEN 0x0000004000000000UL |
| 699 | #define PA6T_MMCR0_SOCEN 0x0000008000000000UL |
| 700 | #define PA6T_MMCR0_SOCMOD 0x0000010000000000UL |
| 701 | |
| 702 | #define SPRN_PA6T_MMCR1 798 |
| 703 | #define PA6T_MMCR1_ES2 0x00000000000000ffUL |
| 704 | #define PA6T_MMCR1_ES3 0x000000000000ff00UL |
| 705 | #define PA6T_MMCR1_ES4 0x0000000000ff0000UL |
| 706 | #define PA6T_MMCR1_ES5 0x00000000ff000000UL |
| 707 | |
Olof Johansson | 2e1957f | 2007-09-05 12:09:06 +1000 | [diff] [blame] | 708 | #define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */ |
| 709 | #define SPRN_PA6T_UPMC1 772 /* ... */ |
Olof Johansson | 25fc530 | 2007-04-18 16:38:21 +1000 | [diff] [blame] | 710 | #define SPRN_PA6T_UPMC2 773 |
| 711 | #define SPRN_PA6T_UPMC3 774 |
| 712 | #define SPRN_PA6T_UPMC4 775 |
| 713 | #define SPRN_PA6T_UPMC5 776 |
Olof Johansson | 2e1957f | 2007-09-05 12:09:06 +1000 | [diff] [blame] | 714 | #define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */ |
| 715 | #define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */ |
| 716 | #define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */ |
| 717 | #define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */ |
| 718 | #define SPRN_PA6T_PMC0 787 |
| 719 | #define SPRN_PA6T_PMC1 788 |
| 720 | #define SPRN_PA6T_PMC2 789 |
| 721 | #define SPRN_PA6T_PMC3 790 |
| 722 | #define SPRN_PA6T_PMC4 791 |
| 723 | #define SPRN_PA6T_PMC5 792 |
| 724 | #define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */ |
| 725 | #define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */ |
| 726 | #define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */ |
| 727 | #define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */ |
| 728 | |
| 729 | #define SPRN_PA6T_IER 981 /* Icache Error Register */ |
| 730 | #define SPRN_PA6T_DER 982 /* Dcache Error Register */ |
| 731 | #define SPRN_PA6T_BER 862 /* BIU Error Address Register */ |
| 732 | #define SPRN_PA6T_MER 849 /* MMU Error Register */ |
| 733 | |
| 734 | #define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */ |
| 735 | #define SPRN_PA6T_IMA1 881 /* ... */ |
| 736 | #define SPRN_PA6T_IMA2 882 |
| 737 | #define SPRN_PA6T_IMA3 883 |
| 738 | #define SPRN_PA6T_IMA4 884 |
| 739 | #define SPRN_PA6T_IMA5 885 |
| 740 | #define SPRN_PA6T_IMA6 886 |
| 741 | #define SPRN_PA6T_IMA7 887 |
| 742 | #define SPRN_PA6T_IMA8 888 |
| 743 | #define SPRN_PA6T_IMA9 889 |
| 744 | #define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */ |
| 745 | #define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */ |
| 746 | #define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */ |
Geoff Levand | cda563f | 2008-01-19 07:29:47 +1100 | [diff] [blame] | 747 | #define SPRN_BKMK 1020 /* Cell Bookmark Register */ |
Olof Johansson | 2e1957f | 2007-09-05 12:09:06 +1000 | [diff] [blame] | 748 | #define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */ |
| 749 | |
Olof Johansson | 6529c13 | 2007-01-28 21:25:57 -0600 | [diff] [blame] | 750 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 751 | #else /* 32-bit */ |
Andy Fleming | 555d97a | 2005-12-15 20:02:04 -0600 | [diff] [blame] | 752 | #define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */ |
| 753 | #define MMCR0_FC 0x80000000UL /* freeze counters */ |
| 754 | #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */ |
| 755 | #define MMCR0_FCP 0x20000000UL /* freeze in problem state */ |
| 756 | #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */ |
| 757 | #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */ |
| 758 | #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */ |
| 759 | #define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */ |
| 760 | #define MMCR0_TBEE 0x00400000UL /* time base exception enable */ |
| 761 | #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/ |
| 762 | #define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/ |
| 763 | #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */ |
| 764 | #define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */ |
| 765 | #define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */ |
| 766 | |
| 767 | #define SPRN_MMCR1 956 |
| 768 | #define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */ |
| 769 | #define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */ |
| 770 | #define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */ |
| 771 | #define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */ |
| 772 | #define SPRN_MMCR2 944 |
| 773 | #define SPRN_PMC1 953 /* Performance Counter Register 1 */ |
| 774 | #define SPRN_PMC2 954 /* Performance Counter Register 2 */ |
| 775 | #define SPRN_PMC3 957 /* Performance Counter Register 3 */ |
| 776 | #define SPRN_PMC4 958 /* Performance Counter Register 4 */ |
| 777 | #define SPRN_PMC5 945 /* Performance Counter Register 5 */ |
| 778 | #define SPRN_PMC6 946 /* Performance Counter Register 6 */ |
| 779 | |
| 780 | #define SPRN_SIAR 955 /* Sampled Instruction Address Register */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 781 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 782 | /* Bit definitions for MMCR0 and PMC1 / PMC2. */ |
| 783 | #define MMCR0_PMC1_CYCLES (1 << 7) |
| 784 | #define MMCR0_PMC1_ICACHEMISS (5 << 7) |
| 785 | #define MMCR0_PMC1_DTLB (6 << 7) |
| 786 | #define MMCR0_PMC2_DCACHEMISS 0x6 |
| 787 | #define MMCR0_PMC2_CYCLES 0x1 |
| 788 | #define MMCR0_PMC2_ITLB 0x7 |
| 789 | #define MMCR0_PMC2_LOADMISSTIME 0x5 |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 790 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 791 | |
Anton Blanchard | 3a2c48c | 2006-06-10 20:18:39 +1000 | [diff] [blame] | 792 | /* |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 793 | * SPRG usage: |
| 794 | * |
| 795 | * All 64-bit: |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 796 | * - SPRG1 stores PACA pointer except 64-bit server in |
| 797 | * HV mode in which case it is HSPRG0 |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 798 | * |
| 799 | * 64-bit server: |
Michael Neuling | 98ae22e | 2013-02-13 16:21:35 +0000 | [diff] [blame^] | 800 | * - SPRG0 scratch for TM recheckpoint/reclaim (reserved for HV on Power4) |
Benjamin Herrenschmidt | 063517b | 2009-07-14 20:52:56 +0000 | [diff] [blame] | 801 | * - SPRG2 scratch for exception vectors |
Anton Blanchard | 18ad51d | 2012-07-04 20:37:11 +0000 | [diff] [blame] | 802 | * - SPRG3 CPU and NUMA node for VDSO getcpu (user visible) |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 803 | * - HSPRG0 stores PACA in HV mode |
| 804 | * - HSPRG1 scratch for "HV" exceptions |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 805 | * |
Benjamin Herrenschmidt | 13363ab | 2009-07-23 23:15:39 +0000 | [diff] [blame] | 806 | * 64-bit embedded |
| 807 | * - SPRG0 generic exception scratch |
| 808 | * - SPRG2 TLB exception stack |
Mihai Caraman | 8b64a9d | 2012-08-06 03:27:07 +0000 | [diff] [blame] | 809 | * - SPRG3 critical exception scratch and |
| 810 | * CPU and NUMA node for VDSO getcpu (user visible) |
Benjamin Herrenschmidt | 13363ab | 2009-07-23 23:15:39 +0000 | [diff] [blame] | 811 | * - SPRG4 unused (user visible) |
| 812 | * - SPRG6 TLB miss scratch (user visible, sorry !) |
| 813 | * - SPRG7 critical exception scratch |
| 814 | * - SPRG8 machine check exception scratch |
| 815 | * - SPRG9 debug exception scratch |
| 816 | * |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 817 | * All 32-bit: |
| 818 | * - SPRG3 current thread_info pointer |
| 819 | * (virtual on BookE, physical on others) |
| 820 | * |
| 821 | * 32-bit classic: |
| 822 | * - SPRG0 scratch for exception vectors |
| 823 | * - SPRG1 scratch for exception vectors |
| 824 | * - SPRG2 indicator that we are in RTAS |
| 825 | * - SPRG4 (603 only) pseudo TLB LRU data |
| 826 | * |
| 827 | * 32-bit 40x: |
| 828 | * - SPRG0 scratch for exception vectors |
| 829 | * - SPRG1 scratch for exception vectors |
| 830 | * - SPRG2 scratch for exception vectors |
| 831 | * - SPRG4 scratch for exception vectors (not 403) |
| 832 | * - SPRG5 scratch for exception vectors (not 403) |
| 833 | * - SPRG6 scratch for exception vectors (not 403) |
| 834 | * - SPRG7 scratch for exception vectors (not 403) |
| 835 | * |
| 836 | * 32-bit 440 and FSL BookE: |
| 837 | * - SPRG0 scratch for exception vectors |
| 838 | * - SPRG1 scratch for exception vectors (*) |
| 839 | * - SPRG2 scratch for crit interrupts handler |
| 840 | * - SPRG4 scratch for exception vectors |
| 841 | * - SPRG5 scratch for exception vectors |
| 842 | * - SPRG6 scratch for machine check handler |
| 843 | * - SPRG7 scratch for exception vectors |
| 844 | * - SPRG9 scratch for debug vectors (e500 only) |
| 845 | * |
| 846 | * Additionally, BookE separates "read" and "write" |
| 847 | * of those registers. That allows to use the userspace |
| 848 | * readable variant for reads, which can avoid a fault |
| 849 | * with KVM type virtualization. |
| 850 | * |
| 851 | * (*) Under KVM, the host SPRG1 is used to point to |
| 852 | * the current VCPU data structure |
| 853 | * |
| 854 | * 32-bit 8xx: |
| 855 | * - SPRG0 scratch for exception vectors |
| 856 | * - SPRG1 scratch for exception vectors |
| 857 | * - SPRG2 apparently unused but initialized |
| 858 | * |
| 859 | */ |
| 860 | #ifdef CONFIG_PPC64 |
Benjamin Herrenschmidt | 063517b | 2009-07-14 20:52:56 +0000 | [diff] [blame] | 861 | #define SPRN_SPRG_PACA SPRN_SPRG1 |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 862 | #else |
| 863 | #define SPRN_SPRG_THREAD SPRN_SPRG3 |
| 864 | #endif |
| 865 | |
| 866 | #ifdef CONFIG_PPC_BOOK3S_64 |
Benjamin Herrenschmidt | 063517b | 2009-07-14 20:52:56 +0000 | [diff] [blame] | 867 | #define SPRN_SPRG_SCRATCH0 SPRN_SPRG2 |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 868 | #define SPRN_SPRG_HPACA SPRN_HSPRG0 |
| 869 | #define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1 |
| 870 | |
| 871 | #define GET_PACA(rX) \ |
| 872 | BEGIN_FTR_SECTION_NESTED(66); \ |
| 873 | mfspr rX,SPRN_SPRG_PACA; \ |
| 874 | FTR_SECTION_ELSE_NESTED(66); \ |
| 875 | mfspr rX,SPRN_SPRG_HPACA; \ |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 876 | ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 877 | |
| 878 | #define SET_PACA(rX) \ |
| 879 | BEGIN_FTR_SECTION_NESTED(66); \ |
| 880 | mtspr SPRN_SPRG_PACA,rX; \ |
| 881 | FTR_SECTION_ELSE_NESTED(66); \ |
| 882 | mtspr SPRN_SPRG_HPACA,rX; \ |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 883 | ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) |
Paul Mackerras | 673b189 | 2011-04-05 13:59:58 +1000 | [diff] [blame] | 884 | |
| 885 | #define GET_SCRATCH0(rX) \ |
| 886 | BEGIN_FTR_SECTION_NESTED(66); \ |
| 887 | mfspr rX,SPRN_SPRG_SCRATCH0; \ |
| 888 | FTR_SECTION_ELSE_NESTED(66); \ |
| 889 | mfspr rX,SPRN_SPRG_HSCRATCH0; \ |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 890 | ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) |
Paul Mackerras | 673b189 | 2011-04-05 13:59:58 +1000 | [diff] [blame] | 891 | |
| 892 | #define SET_SCRATCH0(rX) \ |
| 893 | BEGIN_FTR_SECTION_NESTED(66); \ |
| 894 | mtspr SPRN_SPRG_SCRATCH0,rX; \ |
| 895 | FTR_SECTION_ELSE_NESTED(66); \ |
| 896 | mtspr SPRN_SPRG_HSCRATCH0,rX; \ |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 897 | ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) |
Paul Mackerras | 593adf3 | 2011-05-11 00:39:50 +0000 | [diff] [blame] | 898 | |
| 899 | #else /* CONFIG_PPC_BOOK3S_64 */ |
| 900 | #define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0 |
| 901 | #define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX |
| 902 | |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 903 | #endif |
| 904 | |
Benjamin Herrenschmidt | 13363ab | 2009-07-23 23:15:39 +0000 | [diff] [blame] | 905 | #ifdef CONFIG_PPC_BOOK3E_64 |
| 906 | #define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8 |
Mihai Caraman | 8b64a9d | 2012-08-06 03:27:07 +0000 | [diff] [blame] | 907 | #define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG3 |
Benjamin Herrenschmidt | 13363ab | 2009-07-23 23:15:39 +0000 | [diff] [blame] | 908 | #define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9 |
| 909 | #define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2 |
| 910 | #define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6 |
| 911 | #define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0 |
Mihai Caraman | 5473eb1 | 2012-08-06 03:27:04 +0000 | [diff] [blame] | 912 | #define SPRN_SPRG_GDBELL_SCRATCH SPRN_SPRG_GEN_SCRATCH |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 913 | |
| 914 | #define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX |
| 915 | #define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA |
| 916 | |
Benjamin Herrenschmidt | 13363ab | 2009-07-23 23:15:39 +0000 | [diff] [blame] | 917 | #endif |
| 918 | |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 919 | #ifdef CONFIG_PPC_BOOK3S_32 |
| 920 | #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 |
| 921 | #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 |
| 922 | #define SPRN_SPRG_RTAS SPRN_SPRG2 |
| 923 | #define SPRN_SPRG_603_LRU SPRN_SPRG4 |
| 924 | #endif |
| 925 | |
| 926 | #ifdef CONFIG_40x |
| 927 | #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 |
| 928 | #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 |
| 929 | #define SPRN_SPRG_SCRATCH2 SPRN_SPRG2 |
| 930 | #define SPRN_SPRG_SCRATCH3 SPRN_SPRG4 |
| 931 | #define SPRN_SPRG_SCRATCH4 SPRN_SPRG5 |
| 932 | #define SPRN_SPRG_SCRATCH5 SPRN_SPRG6 |
| 933 | #define SPRN_SPRG_SCRATCH6 SPRN_SPRG7 |
| 934 | #endif |
| 935 | |
| 936 | #ifdef CONFIG_BOOKE |
| 937 | #define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0 |
| 938 | #define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0 |
| 939 | #define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1 |
| 940 | #define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1 |
| 941 | #define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2 |
| 942 | #define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2 |
| 943 | #define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R |
| 944 | #define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W |
| 945 | #define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R |
| 946 | #define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 947 | #define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG1 |
| 948 | #define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG1 |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 949 | #define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R |
| 950 | #define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W |
| 951 | #ifdef CONFIG_E200 |
| 952 | #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R |
| 953 | #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W |
| 954 | #else |
| 955 | #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9 |
| 956 | #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9 |
| 957 | #endif |
| 958 | #define SPRN_SPRG_RVCPU SPRN_SPRG1 |
| 959 | #define SPRN_SPRG_WVCPU SPRN_SPRG1 |
| 960 | #endif |
| 961 | |
| 962 | #ifdef CONFIG_8xx |
| 963 | #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 |
| 964 | #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 |
| 965 | #endif |
| 966 | |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 967 | |
| 968 | |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 969 | /* |
Anton Blanchard | 3a2c48c | 2006-06-10 20:18:39 +1000 | [diff] [blame] | 970 | * An mtfsf instruction with the L bit set. On CPUs that support this a |
Anton Blanchard | 52aed7c | 2006-10-06 02:54:07 +1000 | [diff] [blame] | 971 | * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored. |
Anton Blanchard | 3a2c48c | 2006-06-10 20:18:39 +1000 | [diff] [blame] | 972 | * |
| 973 | * Until binutils gets the new form of mtfsf, hardwire the instruction. |
| 974 | */ |
| 975 | #ifdef CONFIG_PPC64 |
| 976 | #define MTFSF_L(REG) \ |
| 977 | .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25)) |
| 978 | #else |
| 979 | #define MTFSF_L(REG) mtfsf 0xff, (REG) |
| 980 | #endif |
| 981 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 982 | /* Processor Version Register (PVR) field extraction */ |
| 983 | |
| 984 | #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */ |
| 985 | #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */ |
| 986 | |
Michael Ellerman | d3dbeef | 2012-08-19 21:44:01 +0000 | [diff] [blame] | 987 | #define pvr_version_is(pvr) (PVR_VER(mfspr(SPRN_PVR)) == (pvr)) |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 988 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 989 | /* |
| 990 | * IBM has further subdivided the standard PowerPC 16-bit version and |
| 991 | * revision subfields of the PVR for the PowerPC 403s into the following: |
| 992 | */ |
| 993 | |
| 994 | #define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */ |
| 995 | #define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */ |
| 996 | #define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */ |
| 997 | #define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */ |
| 998 | #define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */ |
| 999 | #define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */ |
| 1000 | |
| 1001 | /* Processor Version Numbers */ |
| 1002 | |
| 1003 | #define PVR_403GA 0x00200000 |
| 1004 | #define PVR_403GB 0x00200100 |
| 1005 | #define PVR_403GC 0x00200200 |
| 1006 | #define PVR_403GCX 0x00201400 |
| 1007 | #define PVR_405GP 0x40110000 |
Dave Kleikamp | e7f75ad | 2010-03-05 10:43:12 +0000 | [diff] [blame] | 1008 | #define PVR_476 0x11a52000 |
Tony Breeds | df777bd | 2011-11-30 21:39:23 +0000 | [diff] [blame] | 1009 | #define PVR_476FPE 0x7ff50000 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1010 | #define PVR_STB03XXX 0x40310000 |
| 1011 | #define PVR_NP405H 0x41410000 |
| 1012 | #define PVR_NP405L 0x41610000 |
| 1013 | #define PVR_601 0x00010000 |
| 1014 | #define PVR_602 0x00050000 |
| 1015 | #define PVR_603 0x00030000 |
| 1016 | #define PVR_603e 0x00060000 |
| 1017 | #define PVR_603ev 0x00070000 |
| 1018 | #define PVR_603r 0x00071000 |
| 1019 | #define PVR_604 0x00040000 |
| 1020 | #define PVR_604e 0x00090000 |
| 1021 | #define PVR_604r 0x000A0000 |
| 1022 | #define PVR_620 0x00140000 |
| 1023 | #define PVR_740 0x00080000 |
| 1024 | #define PVR_750 PVR_740 |
| 1025 | #define PVR_740P 0x10080000 |
| 1026 | #define PVR_750P PVR_740P |
| 1027 | #define PVR_7400 0x000C0000 |
| 1028 | #define PVR_7410 0x800C0000 |
| 1029 | #define PVR_7450 0x80000000 |
| 1030 | #define PVR_8540 0x80200000 |
| 1031 | #define PVR_8560 0x80200000 |
Liu Yu | ac6f120 | 2011-01-25 14:02:13 +0800 | [diff] [blame] | 1032 | #define PVR_VER_E500V1 0x8020 |
| 1033 | #define PVR_VER_E500V2 0x8021 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1034 | /* |
| 1035 | * For the 8xx processors, all of them report the same PVR family for |
| 1036 | * the PowerPC core. The various versions of these processors must be |
| 1037 | * differentiated by the version number in the Communication Processor |
| 1038 | * Module (CPM). |
| 1039 | */ |
| 1040 | #define PVR_821 0x00500000 |
| 1041 | #define PVR_823 PVR_821 |
| 1042 | #define PVR_850 PVR_821 |
| 1043 | #define PVR_860 PVR_821 |
| 1044 | #define PVR_8240 0x00810100 |
| 1045 | #define PVR_8245 0x80811014 |
| 1046 | #define PVR_8260 PVR_8240 |
| 1047 | |
Torez Smith | b4e8c8d | 2010-03-05 10:45:54 +0000 | [diff] [blame] | 1048 | /* 476 Simulator seems to currently have the PVR of the 602... */ |
| 1049 | #define PVR_476_ISS 0x00052000 |
| 1050 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1051 | /* 64-bit processors */ |
Michael Ellerman | d3dbeef | 2012-08-19 21:44:01 +0000 | [diff] [blame] | 1052 | #define PVR_NORTHSTAR 0x0033 |
| 1053 | #define PVR_PULSAR 0x0034 |
| 1054 | #define PVR_POWER4 0x0035 |
| 1055 | #define PVR_ICESTAR 0x0036 |
| 1056 | #define PVR_SSTAR 0x0037 |
| 1057 | #define PVR_POWER4p 0x0038 |
| 1058 | #define PVR_970 0x0039 |
| 1059 | #define PVR_POWER5 0x003A |
| 1060 | #define PVR_POWER5p 0x003B |
| 1061 | #define PVR_970FX 0x003C |
| 1062 | #define PVR_POWER6 0x003E |
| 1063 | #define PVR_POWER7 0x003F |
| 1064 | #define PVR_630 0x0040 |
| 1065 | #define PVR_630p 0x0041 |
| 1066 | #define PVR_970MP 0x0044 |
| 1067 | #define PVR_970GX 0x0045 |
sukadev@linux.vnet.ibm.com | 22d8ce8 | 2012-07-16 11:22:02 +0000 | [diff] [blame] | 1068 | #define PVR_POWER7p 0x004A |
Michael Neuling | 71e1849 | 2012-10-30 19:34:15 +0000 | [diff] [blame] | 1069 | #define PVR_POWER8 0x004B |
Michael Ellerman | d3dbeef | 2012-08-19 21:44:01 +0000 | [diff] [blame] | 1070 | #define PVR_BE 0x0070 |
| 1071 | #define PVR_PA6T 0x0090 |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1072 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1073 | /* Macros for setting and retrieving special purpose registers */ |
| 1074 | #ifndef __ASSEMBLY__ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1075 | #define mfmsr() ({unsigned long rval; \ |
Tiejun Chen | b416c9a | 2012-07-11 14:22:46 +1000 | [diff] [blame] | 1076 | asm volatile("mfmsr %0" : "=r" (rval) : \ |
| 1077 | : "memory"); rval;}) |
Benjamin Herrenschmidt | 0866eb9 | 2010-07-09 15:21:41 +1000 | [diff] [blame] | 1078 | #ifdef CONFIG_PPC_BOOK3S_64 |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1079 | #define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \ |
Paul Mackerras | 4c75f84 | 2009-06-12 02:00:50 +0000 | [diff] [blame] | 1080 | : : "r" (v) : "memory") |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1081 | #define mtmsrd(v) __mtmsrd((v), 0) |
Paul Mackerras | f78541d | 2005-10-28 22:53:37 +1000 | [diff] [blame] | 1082 | #define mtmsr(v) mtmsrd(v) |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1083 | #else |
Scott Wood | 326ed6a | 2011-07-25 11:02:11 +0000 | [diff] [blame] | 1084 | #define mtmsr(v) asm volatile("mtmsr %0" : \ |
| 1085 | : "r" ((unsigned long)(v)) \ |
| 1086 | : "memory") |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1087 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1088 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1089 | #define mfspr(rn) ({unsigned long rval; \ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1090 | asm volatile("mfspr %0," __stringify(rn) \ |
| 1091 | : "=r" (rval)); rval;}) |
Scott Wood | 326ed6a | 2011-07-25 11:02:11 +0000 | [diff] [blame] | 1092 | #define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : \ |
| 1093 | : "r" ((unsigned long)(v)) \ |
Benjamin Herrenschmidt | 2fae0a5 | 2009-06-14 16:16:10 +0000 | [diff] [blame] | 1094 | : "memory") |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1095 | |
Benjamin Herrenschmidt | 859deea | 2006-10-20 14:37:05 +1000 | [diff] [blame] | 1096 | #ifdef __powerpc64__ |
| 1097 | #ifdef CONFIG_PPC_CELL |
| 1098 | #define mftb() ({unsigned long rval; \ |
| 1099 | asm volatile( \ |
| 1100 | "90: mftb %0;\n" \ |
| 1101 | "97: cmpwi %0,0;\n" \ |
| 1102 | " beq- 90b;\n" \ |
| 1103 | "99:\n" \ |
| 1104 | ".section __ftr_fixup,\"a\"\n" \ |
| 1105 | ".align 3\n" \ |
| 1106 | "98:\n" \ |
| 1107 | " .llong %1\n" \ |
| 1108 | " .llong %1\n" \ |
| 1109 | " .llong 97b-98b\n" \ |
| 1110 | " .llong 99b-98b\n" \ |
Michael Ellerman | fac23fe | 2008-06-24 11:32:54 +1000 | [diff] [blame] | 1111 | " .llong 0\n" \ |
| 1112 | " .llong 0\n" \ |
Benjamin Herrenschmidt | 859deea | 2006-10-20 14:37:05 +1000 | [diff] [blame] | 1113 | ".previous" \ |
| 1114 | : "=r" (rval) : "i" (CPU_FTR_CELL_TB_BUG)); rval;}) |
| 1115 | #else |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1116 | #define mftb() ({unsigned long rval; \ |
| 1117 | asm volatile("mftb %0" : "=r" (rval)); rval;}) |
Benjamin Herrenschmidt | 859deea | 2006-10-20 14:37:05 +1000 | [diff] [blame] | 1118 | #endif /* !CONFIG_PPC_CELL */ |
| 1119 | |
| 1120 | #else /* __powerpc64__ */ |
| 1121 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1122 | #define mftbl() ({unsigned long rval; \ |
| 1123 | asm volatile("mftbl %0" : "=r" (rval)); rval;}) |
Benjamin Herrenschmidt | 859deea | 2006-10-20 14:37:05 +1000 | [diff] [blame] | 1124 | #define mftbu() ({unsigned long rval; \ |
| 1125 | asm volatile("mftbu %0" : "=r" (rval)); rval;}) |
| 1126 | #endif /* !__powerpc64__ */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1127 | |
| 1128 | #define mttbl(v) asm volatile("mttbl %0":: "r"(v)) |
| 1129 | #define mttbu(v) asm volatile("mttbu %0":: "r"(v)) |
| 1130 | |
| 1131 | #ifdef CONFIG_PPC32 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1132 | #define mfsrin(v) ({unsigned int rval; \ |
| 1133 | asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \ |
| 1134 | rval;}) |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1135 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1136 | |
| 1137 | #define proc_trap() asm volatile("trap") |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1138 | |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1139 | #define __get_SP() ({unsigned long sp; \ |
| 1140 | asm volatile("mr %0,1": "=r" (sp)); sp;}) |
Benjamin Herrenschmidt | 4350147 | 2005-11-07 14:27:33 +1100 | [diff] [blame] | 1141 | |
| 1142 | extern unsigned long scom970_read(unsigned int address); |
| 1143 | extern void scom970_write(unsigned int address, unsigned long value); |
| 1144 | |
Anton Vorontsov | 322b439 | 2008-12-17 10:08:55 +0000 | [diff] [blame] | 1145 | struct pt_regs; |
| 1146 | |
| 1147 | extern void ppc_save_regs(struct pt_regs *regs); |
| 1148 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1149 | #endif /* __ASSEMBLY__ */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1150 | #endif /* __KERNEL__ */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 1151 | #endif /* _ASM_POWERPC_REG_H */ |