blob: 90e4b403f53183b7eb5c08b3880f90a9760e3f85 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle0004a9d2006-10-31 03:45:07 +00006 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2003, 06 by Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1996 by Paul M. Antoine
8 * Copyright (C) 1999 Silicon Graphics
9 * Kevin D. Kissell, kevink@mips.org and Carsten Langgaard, carstenl@mips.com
10 * Copyright (C) 2000 MIPS Technologies, Inc.
11 */
12#ifndef _ASM_SYSTEM_H
13#define _ASM_SYSTEM_H
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/types.h>
Ralf Baechle192ef362006-07-07 14:07:18 +010016#include <linux/irqflags.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#include <asm/addrspace.h>
Ralf Baechle0004a9d2006-10-31 03:45:07 +000019#include <asm/barrier.h>
Ralf Baechlefef74702007-10-01 04:15:00 +010020#include <asm/cmpxchg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/cpu-features.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000022#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/*
27 * switch_to(n) should switch tasks to task nr n, first
28 * checking that n isn't the current task, in which case it does nothing.
29 */
30extern asmlinkage void *resume(void *last, void *next, void *next_ti);
31
32struct task_struct;
33
Ralf Baechlef088fc82006-04-05 09:45:47 +010034#ifdef CONFIG_MIPS_MT_FPAFF
35
36/*
37 * Handle the scheduler resume end of FPU affinity management. We do this
38 * inline to try to keep the overhead down. If we have been forced to run on
39 * a "CPU" with an FPU because of a previous high level of FP computation,
40 * but did not actually use the FPU during the most recent time-slice (CU1
41 * isn't set), we undo the restriction on cpus_allowed.
42 *
43 * We're not calling set_cpus_allowed() here, because we have no need to
44 * force prompt migration - we're already switching the current CPU to a
45 * different thread.
46 */
47
Ralf Baechled223a8612007-07-10 17:33:02 +010048#define __mips_mt_fpaff_switch_to(prev) \
Ralf Baechlef088fc82006-04-05 09:45:47 +010049do { \
Ralf Baechle293c5bd2007-07-25 16:19:33 +010050 struct thread_info *__prev_ti = task_thread_info(prev); \
51 \
Ralf Baechlef088fc82006-04-05 09:45:47 +010052 if (cpu_has_fpu && \
Ralf Baechle293c5bd2007-07-25 16:19:33 +010053 test_ti_thread_flag(__prev_ti, TIF_FPUBOUND) && \
54 (!(KSTK_STATUS(prev) & ST0_CU1))) { \
55 clear_ti_thread_flag(__prev_ti, TIF_FPUBOUND); \
Ralf Baechlef088fc82006-04-05 09:45:47 +010056 prev->cpus_allowed = prev->thread.user_cpus_allowed; \
57 } \
Ralf Baechlef088fc82006-04-05 09:45:47 +010058 next->thread.emulated_fp = 0; \
Ralf Baechlef088fc82006-04-05 09:45:47 +010059} while(0)
60
61#else
Ralf Baechle35c700c2007-07-10 08:59:17 +010062#define __mips_mt_fpaff_switch_to(prev) do { (void) (prev); } while (0)
Ralf Baechled223a8612007-07-10 17:33:02 +010063#endif
64
Ralf Baechle21a151d2007-10-11 23:46:15 +010065#define switch_to(prev, next, last) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000066do { \
Ralf Baechled223a8612007-07-10 17:33:02 +010067 __mips_mt_fpaff_switch_to(prev); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000068 if (cpu_has_dsp) \
69 __save_dsp(prev); \
Al Viro40bc9c62006-01-12 01:06:07 -080070 (last) = resume(prev, next, task_thread_info(next)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000071 if (cpu_has_dsp) \
72 __restore_dsp(current); \
Ralf Baechlea3692022007-07-10 17:33:02 +010073 if (cpu_has_userlocal) \
74 write_c0_userlocal(task_thread_info(current)->tp_value);\
Linus Torvalds1da177e2005-04-16 15:20:36 -070075} while(0)
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077static inline unsigned long __xchg_u32(volatile int * m, unsigned int val)
78{
79 __u32 retval;
80
81 if (cpu_has_llsc && R10000_LLSC_WAR) {
82 unsigned long dummy;
83
84 __asm__ __volatile__(
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +000085 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 "1: ll %0, %3 # xchg_u32 \n"
Ralf Baechle72224242005-06-29 13:35:19 +000087 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 " move %2, %z4 \n"
Ralf Baechle72224242005-06-29 13:35:19 +000089 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 " sc %2, %1 \n"
91 " beqzl %2, 1b \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +000092 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
94 : "R" (*m), "Jr" (val)
95 : "memory");
96 } else if (cpu_has_llsc) {
97 unsigned long dummy;
98
99 __asm__ __volatile__(
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +0000100 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 "1: ll %0, %3 # xchg_u32 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000102 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 " move %2, %z4 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000104 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 " sc %2, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100106 " beqz %2, 2f \n"
107 " .subsection 2 \n"
108 "2: b 1b \n"
109 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000110 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
112 : "R" (*m), "Jr" (val)
113 : "memory");
114 } else {
115 unsigned long flags;
116
Ralf Baechle49edd092007-03-16 16:10:36 +0000117 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 retval = *m;
119 *m = val;
Ralf Baechle49edd092007-03-16 16:10:36 +0000120 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 }
122
Ralf Baechle17099b12007-07-14 13:24:05 +0100123 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 return retval;
126}
127
Ralf Baechle875d43e2005-09-03 15:56:16 -0700128#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129static inline __u64 __xchg_u64(volatile __u64 * m, __u64 val)
130{
131 __u64 retval;
132
133 if (cpu_has_llsc && R10000_LLSC_WAR) {
134 unsigned long dummy;
135
136 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000137 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 "1: lld %0, %3 # xchg_u64 \n"
139 " move %2, %z4 \n"
140 " scd %2, %1 \n"
141 " beqzl %2, 1b \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000142 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
144 : "R" (*m), "Jr" (val)
145 : "memory");
146 } else if (cpu_has_llsc) {
147 unsigned long dummy;
148
149 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000150 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 "1: lld %0, %3 # xchg_u64 \n"
152 " move %2, %z4 \n"
153 " scd %2, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100154 " beqz %2, 2f \n"
155 " .subsection 2 \n"
156 "2: b 1b \n"
157 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000158 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
160 : "R" (*m), "Jr" (val)
161 : "memory");
162 } else {
163 unsigned long flags;
164
Ralf Baechle49edd092007-03-16 16:10:36 +0000165 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 retval = *m;
167 *m = val;
Ralf Baechle49edd092007-03-16 16:10:36 +0000168 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 }
170
Ralf Baechle17099b12007-07-14 13:24:05 +0100171 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 return retval;
174}
175#else
176extern __u64 __xchg_u64_unsupported_on_32bit_kernels(volatile __u64 * m, __u64 val);
177#define __xchg_u64 __xchg_u64_unsupported_on_32bit_kernels
178#endif
179
180/* This function doesn't exist, so you'll get a linker error
181 if something tries to do an invalid xchg(). */
182extern void __xchg_called_with_bad_pointer(void);
183
184static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
185{
186 switch (size) {
Ralf Baechle0cea0432006-03-03 09:42:05 +0000187 case 4:
188 return __xchg_u32(ptr, x);
189 case 8:
190 return __xchg_u64(ptr, x);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 }
192 __xchg_called_with_bad_pointer();
193 return x;
194}
195
Ralf Baechle21a151d2007-10-11 23:46:15 +0100196#define xchg(ptr, x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x), (ptr), sizeof(*(ptr))))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100198extern void set_handler(unsigned long offset, void *addr, unsigned long len);
199extern void set_uncached_handler(unsigned long offset, void *addr, unsigned long len);
Ralf Baechleef300e42007-05-06 18:31:18 +0100200
201typedef void (*vi_handler_t)(void);
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100202extern void *set_vi_handler(int n, vi_handler_t addr);
Ralf Baechleef300e42007-05-06 18:31:18 +0100203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204extern void *set_except_vector(int n, void *addr);
Ralf Baechle91b05e62006-03-29 18:53:00 +0100205extern unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206extern void per_cpu_trap_init(void);
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208extern int stop_a_enabled;
209
210/*
Nick Piggin4866cde2005-06-25 14:57:23 -0700211 * See include/asm-ia64/system.h; prevents deadlock on SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 * systems.
213 */
Nick Piggin4866cde2005-06-25 14:57:23 -0700214#define __ARCH_WANT_UNLOCKED_CTXSW
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Franck Bui-Huu94109102007-07-19 14:04:21 +0200216extern unsigned long arch_align_stack(unsigned long sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218#endif /* _ASM_SYSTEM_H */