blob: 26afcb5658d46b249762bb71ad4f1c65551d7d79 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
Dhananjay Phadkef7185c72009-04-28 15:29:11 +000045#include <linux/firmware.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040046
47#include <linux/ethtool.h>
48#include <linux/mii.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049#include <linux/timer.h>
50
David S. Miller42555892008-07-22 18:29:10 -070051#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040052
Amit S. Kale3d396eb2006-10-21 15:33:03 -040053#include <asm/io.h>
54#include <asm/byteorder.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040055
56#include "netxen_nic_hw.h"
57
Dhananjay Phadke58735562008-07-21 19:44:10 -070058#define _NETXEN_NIC_LINUX_MAJOR 4
59#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadkeff4fbd42009-03-13 14:52:06 +000060#define _NETXEN_NIC_LINUX_SUBVERSION 30
61#define NETXEN_NIC_LINUX_VERSIONID "4.0.30"
Dhananjay Phadke58735562008-07-21 19:44:10 -070062
Dhananjay Phadke98e31bb2009-07-01 11:41:42 +000063#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
64#define _major(v) (((v) >> 24) & 0xff)
65#define _minor(v) (((v) >> 16) & 0xff)
66#define _build(v) ((v) & 0xffff)
67
68/* version in image has weird encoding:
69 * 7:0 - major
70 * 15:8 - minor
71 * 31:16 - build (little endian)
72 */
73#define NETXEN_DECODE_VERSION(v) \
74 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080075
Mithlesh Thukral0d047612007-06-07 04:36:36 -070076#define NETXEN_NUM_FLASH_SECTORS (64)
77#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
78#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
79 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040080
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080081#define PHAN_VENDOR_ID 0x4040
82
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000083#define RCV_DESC_RINGSIZE(rds_ring) \
84 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
85#define RCV_BUFF_RINGSIZE(rds_ring) \
Dhananjay Phadke438627c2009-03-13 14:52:03 +000086 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000087#define STATUS_DESC_RINGSIZE(sds_ring) \
88 (sizeof(struct status_desc) * (sds_ring)->num_desc)
Dhananjay Phadked877f1e2009-04-07 22:50:40 +000089#define TX_BUFF_RINGSIZE(tx_ring) \
90 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
91#define TX_DESC_RINGSIZE(tx_ring) \
92 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000093
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070094#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040095
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080096#define NETXEN_RCV_PRODUCER_OFFSET 0
97#define NETXEN_RCV_PEG_DB_ID 2
98#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -080099#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400100
101#define ADDR_IN_WINDOW1(off) \
102 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
103
Jeff Garzik47906542007-11-23 21:23:36 -0500104/*
105 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400106 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
107 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800108#define NETXEN_CRB_NORMAL(reg) \
109 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800110
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400111#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800112 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
113
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800114#define DB_NORMALIZE(adapter, off) \
115 (adapter->ahw.db_base + (off))
116
117#define NX_P2_C0 0x24
118#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700119#define NX_P3_A0 0x30
120#define NX_P3_A2 0x30
121#define NX_P3_B0 0x40
122#define NX_P3_B1 0x41
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000123#define NX_P3_B2 0x42
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700124
125#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
126#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800127
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800128#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800129#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800130
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700131#define SECOND_PAGE_GROUP_START 0x6000000
132#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800133
134#define THIRD_PAGE_GROUP_START 0x70E4000
135#define THIRD_PAGE_GROUP_END 0x8000000
136
137#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
138#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
139#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400140
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700141#define P2_MAX_MTU (8000)
142#define P3_MAX_MTU (9600)
143#define NX_ETHERMTU 1500
144#define NX_MAX_ETHERHDR 32 /* This contains some padding */
145
146#define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
147#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
148#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700149#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700150
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800151#define MAX_RX_BUFFER_LENGTH 1760
Amit S. Kalebd56c6b2006-12-18 05:54:36 -0800152#define MAX_RX_JUMBO_BUFFER_LENGTH 8062
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800153#define MAX_RX_LRO_BUFFER_LENGTH (8062)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800154#define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400155#define RX_JUMBO_DMA_MAP_LEN \
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800156 (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
157#define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400158
159/*
160 * Maximum number of ring contexts
161 */
162#define MAX_RING_CTX 1
163
164/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700165#define TX_ETHER_PKT 0x01
166#define TX_TCP_PKT 0x02
167#define TX_UDP_PKT 0x03
168#define TX_IP_PKT 0x04
169#define TX_TCP_LSO 0x05
170#define TX_TCP_LSO6 0x06
171#define TX_IPSEC 0x07
172#define TX_IPSEC_CMD 0x0a
173#define TX_TCPV6_PKT 0x0b
174#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400175
176/* The following opcodes are for internal consumption. */
177#define NETXEN_CONTROL_OP 0x10
178#define PEGNET_REQUEST 0x11
179
180#define MAX_NUM_CARDS 4
181
182#define MAX_BUFFERS_PER_CMD 32
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000183#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400184
185/*
186 * Following are the states of the Phantom. Phantom will set them and
187 * Host will read to check if the fields are correct.
188 */
189#define PHAN_INITIALIZE_START 0xff00
190#define PHAN_INITIALIZE_FAILED 0xffff
191#define PHAN_INITIALIZE_COMPLETE 0xff01
192
193/* Host writes the following to notify that it has done the init-handshake */
194#define PHAN_INITIALIZE_ACK 0xf00f
195
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000196#define NUM_RCV_DESC_RINGS 3
197#define NUM_STS_DESC_RINGS 4
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400198
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000199#define RCV_RING_NORMAL 0
200#define RCV_RING_JUMBO 1
201#define RCV_RING_LRO 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400202
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -0700203#define MAX_CMD_DESCRIPTORS 4096
Amit S. Kalebd56c6b2006-12-18 05:54:36 -0800204#define MAX_RCV_DESCRIPTORS 16384
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800205#define MAX_CMD_DESCRIPTORS_HOST 1024
206#define MAX_RCV_DESCRIPTORS_1G 2048
207#define MAX_RCV_DESCRIPTORS_10G 4096
Dhananjay Phadkee1256462009-01-29 16:05:19 -0800208#define MAX_JUMBO_RCV_DESCRIPTORS 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800209#define MAX_LRO_RCV_DESCRIPTORS 8
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800210#define NETXEN_CTX_SIGNATURE 0xdee0
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000211#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
212#define NETXEN_CTX_RESET 0xbad0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800213#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400214
215#define PHAN_PEG_RCV_INITIALIZED 0xff01
216#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
217
218#define get_next_index(index, length) \
219 (((index) + 1) & ((length) - 1))
220
221#define get_index_range(index,length,count) \
222 (((index) + (count)) & ((length) - 1))
223
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800224#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700225#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800226
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700227#include "netxen_nic_phan_reg.h"
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800228
229/*
230 * NetXen host-peg signal message structure
231 *
232 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
233 * Bit 2 : priv_id => must be 1
234 * Bit 3-17 : count => for doorbell
235 * Bit 18-27 : ctx_id => Context id
236 * Bit 28-31 : opcode
237 */
238
239typedef u32 netxen_ctx_msg;
240
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800241#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000242 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800243#define netxen_set_msg_privid(config_word) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000244 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800245#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000246 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800247#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000248 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800249#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800250 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800251
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000252struct netxen_rcv_ring {
253 __le64 addr;
254 __le32 size;
Al Viroa608ab9c2007-01-02 10:39:10 +0000255 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800256};
257
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000258struct netxen_sts_ring {
259 __le64 addr;
260 __le32 size;
261 __le16 msi_index;
262 __le16 rsvd;
263} ;
264
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800265struct netxen_ring_ctx {
266
267 /* one command ring */
Al Viroa608ab9c2007-01-02 10:39:10 +0000268 __le64 cmd_consumer_offset;
269 __le64 cmd_ring_addr;
270 __le32 cmd_ring_size;
271 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800272
273 /* three receive rings */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000274 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800275
Al Viroa608ab9c2007-01-02 10:39:10 +0000276 __le64 sts_ring_addr;
277 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800278
Al Viroa608ab9c2007-01-02 10:39:10 +0000279 __le32 ctx_id;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000280
281 __le64 rsrvd_2[3];
282 __le32 sts_ring_count;
283 __le32 rsrvd_3;
284 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
285
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800286} __attribute__ ((aligned(64)));
287
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400288/*
289 * Following data structures describe the descriptors that will be used.
290 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
291 * we are doing LSO (above the 1500 size packet) only.
292 */
293
294/*
295 * The size of reference handle been changed to 16 bits to pass the MSS fields
296 * for the LSO packet
297 */
298
299#define FLAGS_CHECKSUM_ENABLED 0x01
300#define FLAGS_LSO_ENABLED 0x02
301#define FLAGS_IPSEC_SA_ADD 0x04
302#define FLAGS_IPSEC_SA_DELETE 0x08
303#define FLAGS_VLAN_TAGGED 0x10
304
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800305#define netxen_set_cmd_desc_port(cmd_desc, var) \
306 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700307#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700308 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400309
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800310#define netxen_set_tx_port(_desc, _port) \
311 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800312
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800313#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
314 (_desc)->flags_opcode = \
315 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800316
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800317#define netxen_set_tx_frags_len(_desc, _frags, _len) \
318 (_desc)->num_of_buffers_total_length = \
319 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400320
321struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800322 u8 tcp_hdr_offset; /* For LSO only */
323 u8 ip_hdr_offset; /* For LSO only */
324 /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
Al Viroa608ab9c2007-01-02 10:39:10 +0000325 __le16 flags_opcode;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800326 /* Bit pattern: 0-7 total number of segments,
327 8-31 Total size of the packet */
Al Viroa608ab9c2007-01-02 10:39:10 +0000328 __le32 num_of_buffers_total_length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400329 union {
330 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000331 __le32 addr_low_part2;
332 __le32 addr_high_part2;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400333 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000334 __le64 addr_buffer2;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400335 };
336
Al Viroa608ab9c2007-01-02 10:39:10 +0000337 __le16 reference_handle; /* changed to u16 to add mss */
338 __le16 mss; /* passed by NDIS_PACKET for LSO */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400339 /* Bit pattern 0-3 port, 0-3 ctx id */
340 u8 port_ctxid;
341 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab9c2007-01-02 10:39:10 +0000342 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400343
344 union {
345 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000346 __le32 addr_low_part3;
347 __le32 addr_high_part3;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400348 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000349 __le64 addr_buffer3;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400350 };
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400351 union {
352 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000353 __le32 addr_low_part1;
354 __le32 addr_high_part1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400355 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000356 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400357 };
358
Dhananjay Phadked32cc3d2009-03-09 08:50:53 +0000359 __le16 buffer_length[4];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400360
361 union {
362 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000363 __le32 addr_low_part4;
364 __le32 addr_high_part4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400365 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000366 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400367 };
368
Al Viroa608ab9c2007-01-02 10:39:10 +0000369 __le64 unused;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800370
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400371} __attribute__ ((aligned(64)));
372
373/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
374struct rcv_desc {
Al Viroa608ab9c2007-01-02 10:39:10 +0000375 __le16 reference_handle;
376 __le16 reserved;
377 __le32 buffer_length; /* allocated buffer length (usually 2K) */
378 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400379};
380
381/* opcode field in status_desc */
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700382#define NETXEN_NIC_RXPKT_DESC 0x04
383#define NETXEN_OLD_RXPKT_DESC 0x3f
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000384#define NETXEN_NIC_RESPONSE_DESC 0x05
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400385
386/* for status field in status_desc */
387#define STATUS_NEED_CKSUM (1)
388#define STATUS_CKSUM_OK (2)
389
390/* owner bits of status_desc */
Dhananjay Phadke0ddc1102009-03-09 08:50:52 +0000391#define STATUS_OWNER_HOST (0x1ULL << 56)
392#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400393
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000394/* Status descriptor:
395 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
396 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
397 53-55 desc_cnt, 56-57 owner, 58-63 opcode
398 */
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800399#define netxen_get_sts_port(sts_data) \
400 ((sts_data) & 0x0F)
401#define netxen_get_sts_status(sts_data) \
402 (((sts_data) >> 4) & 0x0F)
403#define netxen_get_sts_type(sts_data) \
404 (((sts_data) >> 8) & 0x0F)
405#define netxen_get_sts_totallength(sts_data) \
406 (((sts_data) >> 12) & 0xFFFF)
407#define netxen_get_sts_refhandle(sts_data) \
408 (((sts_data) >> 28) & 0xFFFF)
409#define netxen_get_sts_prot(sts_data) \
410 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700411#define netxen_get_sts_pkt_offset(sts_data) \
412 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000413#define netxen_get_sts_desc_cnt(sts_data) \
414 (((sts_data) >> 53) & 0x7)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800415#define netxen_get_sts_opcode(sts_data) \
416 (((sts_data) >> 58) & 0x03F)
417
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400418struct status_desc {
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000419 __le64 status_desc_data[2];
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700420} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400421
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400422/* The version of the main data structure */
423#define NETXEN_BDINFO_VERSION 1
424
425/* Magic number to let user know flash is programmed */
426#define NETXEN_BDINFO_MAGIC 0x12345678
427
428/* Max number of Gig ports on a Phantom board */
429#define NETXEN_MAX_PORTS 4
430
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000431#define NETXEN_BRDTYPE_P1_BD 0x0000
432#define NETXEN_BRDTYPE_P1_SB 0x0001
433#define NETXEN_BRDTYPE_P1_SMAX 0x0002
434#define NETXEN_BRDTYPE_P1_SOCK 0x0003
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400435
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000436#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
437#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
438#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
439#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
440#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400441
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000442#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
443#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
444#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700445
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000446#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
447#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
448#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
449#define NETXEN_BRDTYPE_P3_4_GB 0x0024
450#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
451#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
452#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
453#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
454#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
455#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
456#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
457#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
458#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
459#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400460
461struct netxen_board_info {
462 u32 header_version;
463
464 u32 board_mfg;
465 u32 board_type;
466 u32 board_num;
467 u32 chip_id;
468 u32 chip_minor;
469 u32 chip_major;
470 u32 chip_pkg;
471 u32 chip_lot;
472
473 u32 port_mask; /* available niu ports */
474 u32 peg_mask; /* available pegs */
475 u32 icache_ok; /* can we run with icache? */
476 u32 dcache_ok; /* can we run with dcache? */
477 u32 casper_ok;
478
479 u32 mac_addr_lo_0;
480 u32 mac_addr_lo_1;
481 u32 mac_addr_lo_2;
482 u32 mac_addr_lo_3;
483
484 /* MN-related config */
485 u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
486 u32 mn_sync_shift_cclk;
487 u32 mn_sync_shift_mclk;
488 u32 mn_wb_en;
489 u32 mn_crystal_freq; /* in MHz */
490 u32 mn_speed; /* in MHz */
491 u32 mn_org;
492 u32 mn_depth;
493 u32 mn_ranks_0; /* ranks per slot */
494 u32 mn_ranks_1; /* ranks per slot */
495 u32 mn_rd_latency_0;
496 u32 mn_rd_latency_1;
497 u32 mn_rd_latency_2;
498 u32 mn_rd_latency_3;
499 u32 mn_rd_latency_4;
500 u32 mn_rd_latency_5;
501 u32 mn_rd_latency_6;
502 u32 mn_rd_latency_7;
503 u32 mn_rd_latency_8;
504 u32 mn_dll_val[18];
505 u32 mn_mode_reg; /* MIU DDR Mode Register */
506 u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
507 u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
508 u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
509 u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
510
511 /* SN-related config */
512 u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
513 u32 sn_pt_mode; /* pass through mode */
514 u32 sn_ecc_en;
515 u32 sn_wb_en;
516 u32 sn_crystal_freq;
517 u32 sn_speed;
518 u32 sn_org;
519 u32 sn_depth;
520 u32 sn_dll_tap;
521 u32 sn_rd_latency;
522
523 u32 mac_addr_hi_0;
524 u32 mac_addr_hi_1;
525 u32 mac_addr_hi_2;
526 u32 mac_addr_hi_3;
527
528 u32 magic; /* indicates flash has been initialized */
529
530 u32 mn_rdimm;
531 u32 mn_dll_override;
532
533};
534
535#define FLASH_NUM_PORTS (4)
536
537struct netxen_flash_mac_addr {
538 u32 flash_addr[32];
539};
540
541struct netxen_user_old_info {
542 u8 flash_md5[16];
543 u8 crbinit_md5[16];
544 u8 brdcfg_md5[16];
545 /* bootloader */
546 u32 bootld_version;
547 u32 bootld_size;
548 u8 bootld_md5[16];
549 /* image */
550 u32 image_version;
551 u32 image_size;
552 u8 image_md5[16];
553 /* primary image status */
554 u32 primary_status;
555 u32 secondary_present;
556
557 /* MAC address , 4 ports */
558 struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
559};
560#define FLASH_NUM_MAC_PER_PORT 32
561struct netxen_user_info {
562 u8 flash_md5[16 * 64];
563 /* bootloader */
564 u32 bootld_version;
565 u32 bootld_size;
566 /* image */
567 u32 image_version;
568 u32 image_size;
569 /* primary image status */
570 u32 primary_status;
571 u32 secondary_present;
572
573 /* MAC address , 4 ports, 32 address per port */
574 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
575 u32 sub_sys_id;
576 u8 serial_num[32];
577
578 /* Any user defined data */
579};
580
581/*
582 * Flash Layout - new format.
583 */
584struct netxen_new_user_info {
585 u8 flash_md5[16 * 64];
586 /* bootloader */
587 u32 bootld_version;
588 u32 bootld_size;
589 /* image */
590 u32 image_version;
591 u32 image_size;
592 /* primary image status */
593 u32 primary_status;
594 u32 secondary_present;
595
596 /* MAC address , 4 ports, 32 address per port */
597 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
598 u32 sub_sys_id;
599 u8 serial_num[32];
600
601 /* Any user defined data */
602};
603
604#define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
605#define SECONDARY_IMAGE_ABSENT 0xffffffff
606#define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
607#define PRIMARY_IMAGE_BAD 0xffffffff
608
609/* Flash memory map */
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000610#define NETXEN_CRBINIT_START 0 /* crbinit section */
611#define NETXEN_BRDCFG_START 0x4000 /* board config */
612#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
613#define NETXEN_BOOTLD_START 0x10000 /* bootld */
614#define NETXEN_IMAGE_START 0x43000 /* compressed image */
615#define NETXEN_SECONDARY_START 0x200000 /* backup images */
616#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
617#define NETXEN_USER_START 0x3E8000 /* Firmare info */
618#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400619
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800620#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
621#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
622#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
623#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
624#define NX_FW_MIN_SIZE (0x3fffff)
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -0700625#define NX_P2_MN_ROMIMAGE 0
626#define NX_P3_CT_ROMIMAGE 1
627#define NX_P3_MN_ROMIMAGE 2
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800628
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700629#define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400630
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700631#define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
632#define NETXEN_INIT_SECTOR (0)
633#define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
634#define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
635#define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
636#define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
637#define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
638#define NETXEN_NUM_PRIMARY_SECTORS (0x20)
639#define NETXEN_NUM_CONFIG_SECTORS (1)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800640extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400641
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400642/* Number of status descriptors to handle per interrupt */
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000643#define MAX_STATUS_HANDLE (64)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400644
645/*
646 * netxen_skb_frag{} is to contain mapping info for each SG list. This
647 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
648 */
649struct netxen_skb_frag {
650 u64 dma;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000651 u64 length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400652};
653
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700654#define _netxen_set_bits(config_word, start, bits, val) {\
655 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
656 unsigned long long __tvalue = (val); \
657 (config_word) &= ~__tmask; \
658 (config_word) |= (((__tvalue) << (start)) & __tmask); \
659}
Jeff Garzik47906542007-11-23 21:23:36 -0500660
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700661#define _netxen_clear_bits(config_word, start, bits) {\
662 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
663 (config_word) &= ~__tmask; \
Jeff Garzik47906542007-11-23 21:23:36 -0500664}
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700665
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400666/* Following defines are for the state of the buffers */
667#define NETXEN_BUFFER_FREE 0
668#define NETXEN_BUFFER_BUSY 1
669
670/*
671 * There will be one netxen_buffer per skb packet. These will be
672 * used to save the dma info for pci_unmap_page()
673 */
674struct netxen_cmd_buffer {
675 struct sk_buff *skb;
676 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800677 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400678};
679
680/* In rx_buffer, we do not need multiple fragments as is a single buffer */
681struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700682 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400683 struct sk_buff *skb;
684 u64 dma;
685 u16 ref_handle;
686 u16 state;
687};
688
689/* Board types */
690#define NETXEN_NIC_GBE 0x01
691#define NETXEN_NIC_XGBE 0x02
692
693/*
694 * One hardware_context{} per adapter
695 * contains interrupt info as well shared hardware info.
696 */
697struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800698 void __iomem *pci_base0;
699 void __iomem *pci_base1;
700 void __iomem *pci_base2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800701 void __iomem *db_base;
702 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700703 unsigned long pci_len0;
704
705 int qdr_sn_window;
706 int ddr_mn_window;
707 unsigned long mn_win_crb;
708 unsigned long ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800709
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000710 u8 cut_through;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400711 u8 revision_id;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000712 u8 pci_func;
713 u8 linkup;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000714 u16 port_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000715 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400716};
717
718#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
719#define ETHERNET_FCS_SIZE 4
720
721struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700722 u64 xmitcalled;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700723 u64 xmitfinished;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700724 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700725 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700726 u64 csummed;
727 u64 no_rcv;
728 u64 rxbytes;
729 u64 txbytes;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400730};
731
732/*
733 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
734 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
735 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700736struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400737 u32 producer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000738 u32 crb_rcv_producer;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000739 u32 num_desc;
740 u32 dma_size;
741 u32 skb_size;
742 u32 flags;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000743 struct rcv_desc *desc_head;
744 struct netxen_rx_buffer *rx_buf_arr;
745 struct list_head free_list;
746 spinlock_t lock;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000747 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400748};
749
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000750struct nx_host_sds_ring {
751 u32 consumer;
752 u32 crb_sts_consumer;
753 u32 crb_intr_mask;
754 u32 num_desc;
755
756 struct status_desc *desc_head;
757 struct netxen_adapter *adapter;
758 struct napi_struct napi;
759 struct list_head free_list[NUM_RCV_DESC_RINGS];
760
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000761 int irq;
762
763 dma_addr_t phys_addr;
764 char name[IFNAMSIZ+4];
765};
766
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000767struct nx_host_tx_ring {
768 u32 producer;
769 __le32 *hw_consumer;
770 u32 sw_consumer;
771 u32 crb_cmd_producer;
772 u32 crb_cmd_consumer;
773 u32 num_desc;
774
775 struct netxen_cmd_buffer *cmd_buf_arr;
776 struct cmd_desc_type0 *desc_head;
777 dma_addr_t phys_addr;
778};
779
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400780/*
781 * Receive context. There is one such structure per instance of the
782 * receive processing. Any state information that is relevant to
783 * the receive, and is must be in this structure. The global data may be
784 * present elsewhere.
785 */
786struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700787 u32 state;
788 u16 context_id;
789 u16 virt_port;
790
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000791 struct nx_host_rds_ring *rds_rings;
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +0000792 struct nx_host_sds_ring *sds_rings;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000793
794 struct netxen_ring_ctx *hwctx;
795 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400796};
797
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700798/* New HW context creation */
799
800#define NX_OS_CRB_RETRY_COUNT 4000
801#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
802 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
803
804#define NX_CDRP_CLEAR 0x00000000
805#define NX_CDRP_CMD_BIT 0x80000000
806
807/*
808 * All responses must have the NX_CDRP_CMD_BIT cleared
809 * in the crb NX_CDRP_CRB_OFFSET.
810 */
811#define NX_CDRP_FORM_RSP(rsp) (rsp)
812#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
813
814#define NX_CDRP_RSP_OK 0x00000001
815#define NX_CDRP_RSP_FAIL 0x00000002
816#define NX_CDRP_RSP_TIMEOUT 0x00000003
817
818/*
819 * All commands must have the NX_CDRP_CMD_BIT set in
820 * the crb NX_CDRP_CRB_OFFSET.
821 */
822#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
823#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
824
825#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
826#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
827#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
828#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
829#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
830#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
831#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
832#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
833#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
834#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
835#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
836#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
837#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
838#define NX_CDRP_CMD_SET_MTU 0x00000012
839#define NX_CDRP_CMD_MAX 0x00000013
840
841#define NX_RCODE_SUCCESS 0
842#define NX_RCODE_NO_HOST_MEM 1
843#define NX_RCODE_NO_HOST_RESOURCE 2
844#define NX_RCODE_NO_CARD_CRB 3
845#define NX_RCODE_NO_CARD_MEM 4
846#define NX_RCODE_NO_CARD_RESOURCE 5
847#define NX_RCODE_INVALID_ARGS 6
848#define NX_RCODE_INVALID_ACTION 7
849#define NX_RCODE_INVALID_STATE 8
850#define NX_RCODE_NOT_SUPPORTED 9
851#define NX_RCODE_NOT_PERMITTED 10
852#define NX_RCODE_NOT_READY 11
853#define NX_RCODE_DOES_NOT_EXIST 12
854#define NX_RCODE_ALREADY_EXISTS 13
855#define NX_RCODE_BAD_SIGNATURE 14
856#define NX_RCODE_CMD_NOT_IMPL 15
857#define NX_RCODE_CMD_INVALID 16
858#define NX_RCODE_TIMEOUT 17
859#define NX_RCODE_CMD_FAILED 18
860#define NX_RCODE_MAX_EXCEEDED 19
861#define NX_RCODE_MAX 20
862
863#define NX_DESTROY_CTX_RESET 0
864#define NX_DESTROY_CTX_D3_RESET 1
865#define NX_DESTROY_CTX_MAX 2
866
867/*
868 * Capabilities
869 */
870#define NX_CAP_BIT(class, bit) (1 << bit)
871#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
872#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
873#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
874#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
875#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
876#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
877#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
878#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
879#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
880
881/*
882 * Context state
883 */
884#define NX_HOST_CTX_STATE_FREED 0
885#define NX_HOST_CTX_STATE_ALLOCATED 1
886#define NX_HOST_CTX_STATE_ACTIVE 2
887#define NX_HOST_CTX_STATE_DISABLED 3
888#define NX_HOST_CTX_STATE_QUIESCED 4
889#define NX_HOST_CTX_STATE_MAX 5
890
891/*
892 * Rx context
893 */
894
895typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800896 __le64 host_phys_addr; /* Ring base addr */
897 __le32 ring_size; /* Ring entries */
898 __le16 msi_index;
899 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700900} nx_hostrq_sds_ring_t;
901
902typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800903 __le64 host_phys_addr; /* Ring base addr */
904 __le64 buff_size; /* Packet buffer size */
905 __le32 ring_size; /* Ring entries */
906 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700907} nx_hostrq_rds_ring_t;
908
909typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800910 __le64 host_rsp_dma_addr; /* Response dma'd here */
911 __le32 capabilities[4]; /* Flag bit vector */
912 __le32 host_int_crb_mode; /* Interrupt crb usage */
913 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700914 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800915 __le32 rds_ring_offset; /* Offset to RDS config */
916 __le32 sds_ring_offset; /* Offset to SDS config */
917 __le16 num_rds_rings; /* Count of RDS rings */
918 __le16 num_sds_rings; /* Count of SDS rings */
919 __le16 rsvd1; /* Padding */
920 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700921 u8 reserved[128]; /* reserve space for future expansion*/
922 /* MUST BE 64-bit aligned.
923 The following is packed:
924 - N hostrq_rds_rings
925 - N hostrq_sds_rings */
926 char data[0];
927} nx_hostrq_rx_ctx_t;
928
929typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800930 __le32 host_producer_crb; /* Crb to use */
931 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700932} nx_cardrsp_rds_ring_t;
933
934typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800935 __le32 host_consumer_crb; /* Crb to use */
936 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700937} nx_cardrsp_sds_ring_t;
938
939typedef struct {
940 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800941 __le32 rds_ring_offset; /* Offset to RDS config */
942 __le32 sds_ring_offset; /* Offset to SDS config */
943 __le32 host_ctx_state; /* Starting State */
944 __le32 num_fn_per_port; /* How many PCI fn share the port */
945 __le16 num_rds_rings; /* Count of RDS rings */
946 __le16 num_sds_rings; /* Count of SDS rings */
947 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700948 u8 phys_port; /* Physical id of port */
949 u8 virt_port; /* Virtual/Logical id of port */
950 u8 reserved[128]; /* save space for future expansion */
951 /* MUST BE 64-bit aligned.
952 The following is packed:
953 - N cardrsp_rds_rings
954 - N cardrs_sds_rings */
955 char data[0];
956} nx_cardrsp_rx_ctx_t;
957
958#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
959 (sizeof(HOSTRQ_RX) + \
960 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
961 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
962
963#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
964 (sizeof(CARDRSP_RX) + \
965 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
966 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
967
968/*
969 * Tx context
970 */
971
972typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800973 __le64 host_phys_addr; /* Ring base addr */
974 __le32 ring_size; /* Ring entries */
975 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700976} nx_hostrq_cds_ring_t;
977
978typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800979 __le64 host_rsp_dma_addr; /* Response dma'd here */
980 __le64 cmd_cons_dma_addr; /* */
981 __le64 dummy_dma_addr; /* */
982 __le32 capabilities[4]; /* Flag bit vector */
983 __le32 host_int_crb_mode; /* Interrupt crb usage */
984 __le32 rsvd1; /* Padding */
985 __le16 rsvd2; /* Padding */
986 __le16 interrupt_ctl;
987 __le16 msi_index;
988 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700989 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
990 u8 reserved[128]; /* future expansion */
991} nx_hostrq_tx_ctx_t;
992
993typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800994 __le32 host_producer_crb; /* Crb to use */
995 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700996} nx_cardrsp_cds_ring_t;
997
998typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800999 __le32 host_ctx_state; /* Starting state */
1000 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001001 u8 phys_port; /* Physical id of port */
1002 u8 virt_port; /* Virtual/Logical id of port */
1003 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
1004 u8 reserved[128]; /* future expansion */
1005} nx_cardrsp_tx_ctx_t;
1006
1007#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
1008#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
1009
1010/* CRB */
1011
1012#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
1013#define NX_HOST_RDS_CRB_MODE_SHARED 1
1014#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
1015#define NX_HOST_RDS_CRB_MODE_MAX 3
1016
1017#define NX_HOST_INT_CRB_MODE_UNIQUE 0
1018#define NX_HOST_INT_CRB_MODE_SHARED 1
1019#define NX_HOST_INT_CRB_MODE_NORX 2
1020#define NX_HOST_INT_CRB_MODE_NOTX 3
1021#define NX_HOST_INT_CRB_MODE_NORXTX 4
1022
1023
1024/* MAC */
1025
1026#define MC_COUNT_P2 16
1027#define MC_COUNT_P3 38
1028
1029#define NETXEN_MAC_NOOP 0
1030#define NETXEN_MAC_ADD 1
1031#define NETXEN_MAC_DEL 2
1032
1033typedef struct nx_mac_list_s {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001034 struct list_head list;
1035 uint8_t mac_addr[ETH_ALEN+2];
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001036} nx_mac_list_t;
1037
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001038/*
1039 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
1040 * adjusted based on configured MTU.
1041 */
1042#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
1043#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
1044#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
1045#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
1046
1047#define NETXEN_NIC_INTR_DEFAULT 0x04
1048
1049typedef union {
1050 struct {
1051 uint16_t rx_packets;
1052 uint16_t rx_time_us;
1053 uint16_t tx_packets;
1054 uint16_t tx_time_us;
1055 } data;
1056 uint64_t word;
1057} nx_nic_intr_coalesce_data_t;
1058
1059typedef struct {
1060 uint16_t stats_time_us;
1061 uint16_t rate_sample_time;
1062 uint16_t flags;
1063 uint16_t rsvd_1;
1064 uint32_t low_threshold;
1065 uint32_t high_threshold;
1066 nx_nic_intr_coalesce_data_t normal;
1067 nx_nic_intr_coalesce_data_t low;
1068 nx_nic_intr_coalesce_data_t high;
1069 nx_nic_intr_coalesce_data_t irq;
1070} nx_nic_intr_coalesce_t;
1071
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001072#define NX_HOST_REQUEST 0x13
1073#define NX_NIC_REQUEST 0x14
1074
1075#define NX_MAC_EVENT 0x1
1076
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001077/*
1078 * Driver --> Firmware
1079 */
1080#define NX_NIC_H2C_OPCODE_START 0
1081#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
1082#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
1083#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
1084#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
1085#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
1086#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
1087#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
1088#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
1089#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
1090#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
1091#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
1092#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
1093#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
1094#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
1095#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
1096#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
1097#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
1098#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
1099#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
1100#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
1101#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
1102#define NX_NIC_C2C_OPCODE 22
1103#define NX_NIC_H2C_OPCODE_LAST 23
1104
1105/*
1106 * Firmware --> Driver
1107 */
1108
1109#define NX_NIC_C2H_OPCODE_START 128
1110#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
1111#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
1112#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
1113#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
1114#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
1115#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
1116#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
1117#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
1118#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
1119#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
1120#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
1121#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
1122#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
1123#define NX_NIC_C2H_OPCODE_LAST 142
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001124
1125#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
1126#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
1127#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
1128
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001129#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
1130#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
1131
1132/* module types */
1133#define LINKEVENT_MODULE_NOT_PRESENT 1
1134#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
1135#define LINKEVENT_MODULE_OPTICAL_SRLR 3
1136#define LINKEVENT_MODULE_OPTICAL_LRM 4
1137#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1138#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1139#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1140#define LINKEVENT_MODULE_TWINAX 8
1141
1142#define LINKSPEED_10GBPS 10000
1143#define LINKSPEED_1GBPS 1000
1144#define LINKSPEED_100MBPS 100
1145#define LINKSPEED_10MBPS 10
1146
1147#define LINKSPEED_ENCODED_10MBPS 0
1148#define LINKSPEED_ENCODED_100MBPS 1
1149#define LINKSPEED_ENCODED_1GBPS 2
1150
1151#define LINKEVENT_AUTONEG_DISABLED 0
1152#define LINKEVENT_AUTONEG_ENABLED 1
1153
1154#define LINKEVENT_HALF_DUPLEX 0
1155#define LINKEVENT_FULL_DUPLEX 1
1156
1157#define LINKEVENT_LINKSPEED_MBPS 0
1158#define LINKEVENT_LINKSPEED_ENCODED 1
1159
1160/* firmware response header:
1161 * 63:58 - message type
1162 * 57:56 - owner
1163 * 55:53 - desc count
1164 * 52:48 - reserved
1165 * 47:40 - completion id
1166 * 39:32 - opcode
1167 * 31:16 - error code
1168 * 15:00 - reserved
1169 */
1170#define netxen_get_nic_msgtype(msg_hdr) \
1171 ((msg_hdr >> 58) & 0x3F)
1172#define netxen_get_nic_msg_compid(msg_hdr) \
1173 ((msg_hdr >> 40) & 0xFF)
1174#define netxen_get_nic_msg_opcode(msg_hdr) \
1175 ((msg_hdr >> 32) & 0xFF)
1176#define netxen_get_nic_msg_errcode(msg_hdr) \
1177 ((msg_hdr >> 16) & 0xFFFF)
1178
1179typedef struct {
1180 union {
1181 struct {
1182 u64 hdr;
1183 u64 body[7];
1184 };
1185 u64 words[8];
1186 };
1187} nx_fw_msg_t;
1188
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001189typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001190 __le64 qhdr;
1191 __le64 req_hdr;
1192 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001193} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001194
1195typedef struct {
1196 u8 op;
1197 u8 tag;
1198 u8 mac_addr[6];
1199} nx_mac_req_t;
1200
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001201#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001202
Dhananjay Phadke29566402008-07-21 19:44:04 -07001203#define NETXEN_NIC_MSI_ENABLED 0x02
1204#define NETXEN_NIC_MSIX_ENABLED 0x04
1205#define NETXEN_IS_MSI_FAMILY(adapter) \
1206 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1207
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001208#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
Dhananjay Phadke29566402008-07-21 19:44:04 -07001209#define NETXEN_MSIX_TBL_SPACE 8192
1210#define NETXEN_PCI_REG_MSIX_TBL 0x44
1211
1212#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001213
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001214#define NETXEN_NETDEV_WEIGHT 128
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001215#define NETXEN_ADAPTER_UP_MAGIC 777
1216#define NETXEN_NIC_PEG_TUNE 0
1217
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001218struct netxen_dummy_dma {
1219 void *addr;
1220 dma_addr_t phys_addr;
1221};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001222
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001223struct netxen_adapter {
1224 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001225
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001226 struct net_device *netdev;
1227 struct pci_dev *pdev;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001228 struct list_head mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001229
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001230 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001231 u32 crb_win;
1232 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001233
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001234 spinlock_t tx_clean_lock;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001235
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +00001236 u16 num_txd;
1237 u16 num_rxd;
1238 u16 num_jumbo_rxd;
1239 u16 num_lro_rxd;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001240
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001241 u8 max_rds_rings;
1242 u8 max_sds_rings;
1243 u8 driver_mismatch;
1244 u8 msix_supported;
1245 u8 rx_csum;
1246 u8 pci_using_dac;
1247 u8 portnum;
1248 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001249
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001250 u8 mc_enabled;
1251 u8 max_mc_count;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +00001252 u8 rss_supported;
1253 u8 resv2;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001254 u32 resv3;
1255
1256 u8 has_link_events;
1257 u8 resv1;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001258 u16 tx_context_id;
1259 u16 mtu;
1260 u16 is_up;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001261
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001262 u16 link_speed;
1263 u16 link_duplex;
1264 u16 link_autoneg;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001265 u16 module_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001266
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001267 u32 capabilities;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001268 u32 flags;
1269 u32 irq;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001270 u32 temp;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001271
Dhananjay Phadke7a2469c2009-05-08 22:02:27 +00001272 u32 msi_tgt_status;
1273 u32 resv4;
1274
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001275 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001276
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +00001277 struct netxen_recv_context recv_ctx;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +00001278 struct nx_host_tx_ring *tx_ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001279
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001280 int (*enable_phy_interrupts) (struct netxen_adapter *);
1281 int (*disable_phy_interrupts) (struct netxen_adapter *);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001282 int (*macaddr_set) (struct netxen_adapter *, u8 *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001283 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001284 int (*set_promisc) (struct netxen_adapter *, u32);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001285 void (*set_multi) (struct net_device *);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001286 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1287 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001288 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001289 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001290
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001291 u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
1292 int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001293 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1294 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1295 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1296 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001297 unsigned long (*pci_set_window)(struct netxen_adapter *,
1298 unsigned long long);
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001299
1300 struct netxen_legacy_intr_set legacy_intr;
1301
1302 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1303
1304 struct netxen_dummy_dma dummy_dma;
1305
1306 struct work_struct watchdog_task;
1307 struct timer_list watchdog_timer;
1308 struct work_struct tx_timeout_task;
1309
1310 struct net_device_stats net_stats;
1311
1312 nx_nic_intr_coalesce_t coal;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001313
1314 u32 fw_major;
1315 u32 fw_version;
1316 const struct firmware *fw;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001317};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001318
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301319/*
1320 * NetXen dma watchdog control structure
1321 *
1322 * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
1323 * Bit 1 : disable_request => 1 req disable dma watchdog
1324 * Bit 2 : enable_request => 1 req enable dma watchdog
1325 * Bit 3-31 : unused
1326 */
1327
1328#define netxen_set_dma_watchdog_disable_req(config_word) \
1329 _netxen_set_bits(config_word, 1, 1, 1)
1330#define netxen_set_dma_watchdog_enable_req(config_word) \
1331 _netxen_set_bits(config_word, 2, 1, 1)
1332#define netxen_get_dma_watchdog_enabled(config_word) \
1333 ((config_word) & 0x1)
1334#define netxen_get_dma_watchdog_disabled(config_word) \
1335 (((config_word) >> 1) & 0x1)
1336
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001337int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1338int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1339int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1340int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001341int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
Al Viroa608ab9c2007-01-02 10:39:10 +00001342 __u32 * readval);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001343int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
Al Viroa608ab9c2007-01-02 10:39:10 +00001344 long reg, __u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001345
1346/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001347int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1348int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001349
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001350int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1351int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1352
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001353#define NXRD32(adapter, off) \
1354 (adapter->hw_read_wx(adapter, off))
1355#define NXWR32(adapter, off, val) \
1356 (adapter->hw_write_wx(adapter, off, val))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001357
1358int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001359void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001360int netxen_nic_wol_supported(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001361
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001362u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001363int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001364 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001365int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1366 u64 off, void *data, int size);
1367int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1368 u64 off, void *data, int size);
1369int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1370 u64 off, u32 data);
1371u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1372void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1373 u64 off, u32 data);
1374u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1375unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1376 unsigned long long addr);
1377void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1378 u32 wndw);
1379
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001380u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001381int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001382 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001383int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1384 u64 off, void *data, int size);
1385int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1386 u64 off, void *data, int size);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001387int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1388 u64 off, u32 data);
1389u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1390void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1391 u64 off, u32 data);
1392u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1393unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1394 unsigned long long addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001395
1396/* Functions from netxen_nic_init.c */
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001397void netxen_free_adapter_offload(struct netxen_adapter *adapter);
1398int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301399int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1400int netxen_load_firmware(struct netxen_adapter *adapter);
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001401void netxen_request_firmware(struct netxen_adapter *adapter);
1402void netxen_release_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001403int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001404
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001405int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001406int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001407 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001408int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001409 u8 *bytes, size_t size);
1410int netxen_flash_unlock(struct netxen_adapter *adapter);
1411int netxen_backup_crbinit(struct netxen_adapter *adapter);
1412int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1413int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001414void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001415
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001416int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001417
Dhananjay Phadke29566402008-07-21 19:44:04 -07001418int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1419void netxen_free_sw_resources(struct netxen_adapter *adapter);
1420
1421int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1422void netxen_free_hw_resources(struct netxen_adapter *adapter);
1423
1424void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1425void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1426
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001427void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1428int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001429void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001430void netxen_watchdog_task(struct work_struct *work);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001431void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1432 struct nx_host_rds_ring *rds_ring);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001433int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001434int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001435void netxen_p2_nic_set_multi(struct net_device *netdev);
1436void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001437void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001438int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001439int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001440int netxen_config_rss(struct netxen_adapter *adapter, int enable);
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001441int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1442void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001443
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001444int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001445int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001446
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001447int netxen_nic_set_mac(struct net_device *netdev, void *p);
1448struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1449
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001450void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001451 struct nx_host_tx_ring *tx_ring);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001452
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001453/*
1454 * NetXen Board information
1455 */
1456
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001457#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001458struct netxen_brdinfo {
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001459 int brdtype; /* type of board */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001460 long ports; /* max no of physical ports */
1461 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001462};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001463
Amit S. Kale71bd7872006-12-01 05:36:22 -08001464static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001465 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1466 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1467 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1468 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1469 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1470 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001471 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1472 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1473 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1474 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1475 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1476 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1477 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1478 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001479 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1480 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1481 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001482 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1483 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001484};
1485
Denis Chengff8ac602007-09-02 18:30:18 +08001486#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001487
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001488static inline void get_brd_name_by_type(u32 type, char *name)
1489{
1490 int i, found = 0;
1491 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1492 if (netxen_boards[i].brdtype == type) {
1493 strcpy(name, netxen_boards[i].short_name);
1494 found = 1;
1495 break;
1496 }
1497
1498 }
1499 if (!found)
1500 name = "Unknown";
1501}
1502
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301503static inline int
1504dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
1505{
1506 u32 ctrl;
1507
1508 /* check if already inactive */
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001509 ctrl = adapter->hw_read_wx(adapter,
1510 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL));
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301511
1512 if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
1513 return 1;
1514
1515 /* Send the disable request */
1516 netxen_set_dma_watchdog_disable_req(ctrl);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001517 NXWR32(adapter, NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301518
1519 return 0;
1520}
1521
1522static inline int
1523dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
1524{
1525 u32 ctrl;
1526
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001527 ctrl = adapter->hw_read_wx(adapter,
1528 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL));
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301529
dhananjay@netxen.comceded322007-07-19 14:41:09 +05301530 return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301531}
1532
1533static inline int
1534dma_watchdog_wakeup(struct netxen_adapter *adapter)
1535{
1536 u32 ctrl;
1537
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001538 ctrl = adapter->hw_read_wx(adapter,
1539 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL));
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301540
1541 if (netxen_get_dma_watchdog_enabled(ctrl))
1542 return 1;
1543
1544 /* send the wakeup request */
1545 netxen_set_dma_watchdog_enable_req(ctrl);
1546
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001547 NXWR32(adapter, NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301548
1549 return 0;
1550}
1551
1552
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001553static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1554{
1555 smp_mb();
1556 return find_diff_among(tx_ring->producer,
1557 tx_ring->sw_consumer, tx_ring->num_desc);
1558
1559}
1560
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001561int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1562int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001563extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1564extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1565 int *valp);
1566
1567extern struct ethtool_ops netxen_nic_ethtool_ops;
1568
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001569#endif /* __NETXEN_NIC_H_ */