blob: 186c0132466b3f39ee2913904ed96e88ebbb3b89 [file] [log] [blame]
Paul Walmsleyecb24aa2008-08-19 11:08:43 +03001/*
Paul Walmsley98fa3d82010-01-26 20:13:13 -07002 * OMAP3 powerdomain definitions
Paul Walmsleyecb24aa2008-08-19 11:08:43 +03003 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
Paul Walmsley98fa3d82010-01-26 20:13:13 -07005 * Copyright (C) 2007-2010 Nokia Corporation
Paul Walmsleyecb24aa2008-08-19 11:08:43 +03006 *
7 * Written by Paul Walmsley
8 * Debugging and integration fixes by Jouni Högander
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#ifndef ARCH_ARM_MACH_OMAP2_POWERDOMAINS34XX
16#define ARCH_ARM_MACH_OMAP2_POWERDOMAINS34XX
17
18/*
19 * N.B. If powerdomains are added or removed from this file, update
20 * the array in mach-omap2/powerdomains.h.
21 */
22
Tony Lindgrence491cf2009-10-20 09:40:47 -070023#include <plat/powerdomain.h>
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030024
25#include "prcm-common.h"
26#include "prm.h"
27#include "prm-regbits-34xx.h"
28#include "cm.h"
29#include "cm-regbits-34xx.h"
30
31/*
32 * 34XX-specific powerdomains, dependencies
33 */
34
Paul Walmsley98fa3d82010-01-26 20:13:13 -070035#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030036
37/*
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030038 * Powerdomains
39 */
40
41static struct powerdomain iva2_pwrdm = {
42 .name = "iva2_pwrdm",
43 .prcm_offs = OMAP3430_IVA2_MOD,
44 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030045 .pwrsts = PWRSTS_OFF_RET_ON,
46 .pwrsts_logic_ret = PWRSTS_OFF_RET,
47 .banks = 4,
48 .pwrsts_mem_ret = {
49 [0] = PWRSTS_OFF_RET,
50 [1] = PWRSTS_OFF_RET,
51 [2] = PWRSTS_OFF_RET,
52 [3] = PWRSTS_OFF_RET,
53 },
54 .pwrsts_mem_on = {
55 [0] = PWRDM_POWER_ON,
56 [1] = PWRDM_POWER_ON,
57 [2] = PWRSTS_OFF_ON,
58 [3] = PWRDM_POWER_ON,
59 },
60};
61
Paul Walmsley98fa3d82010-01-26 20:13:13 -070062static struct powerdomain mpu_3xxx_pwrdm = {
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030063 .name = "mpu_pwrdm",
64 .prcm_offs = MPU_MOD,
65 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030066 .pwrsts = PWRSTS_OFF_RET_ON,
67 .pwrsts_logic_ret = PWRSTS_OFF_RET,
Thara Gopinath3863c742009-12-08 16:33:15 -070068 .flags = PWRDM_HAS_MPU_QUIRK,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030069 .banks = 1,
70 .pwrsts_mem_ret = {
71 [0] = PWRSTS_OFF_RET,
72 },
73 .pwrsts_mem_on = {
74 [0] = PWRSTS_OFF_ON,
75 },
76};
77
Paul Walmsley98fa3d82010-01-26 20:13:13 -070078static struct powerdomain core_3xxx_pre_es3_1_pwrdm = {
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030079 .name = "core_pwrdm",
80 .prcm_offs = CORE_MOD,
Paul Walmsley7eb1afc2009-02-05 20:45:28 -070081 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
82 CHIP_IS_OMAP3430ES2 |
83 CHIP_IS_OMAP3430ES3_0),
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030084 .pwrsts = PWRSTS_OFF_RET_ON,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030085 .banks = 2,
86 .pwrsts_mem_ret = {
87 [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */
88 [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */
89 },
90 .pwrsts_mem_on = {
91 [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */
92 [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */
93 },
94};
95
Paul Walmsley98fa3d82010-01-26 20:13:13 -070096static struct powerdomain core_3xxx_es3_1_pwrdm = {
Paul Walmsley7eb1afc2009-02-05 20:45:28 -070097 .name = "core_pwrdm",
98 .prcm_offs = CORE_MOD,
99 .omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES3_1),
100 .pwrsts = PWRSTS_OFF_RET_ON,
Paul Walmsley7eb1afc2009-02-05 20:45:28 -0700101 .flags = PWRDM_HAS_HDWR_SAR, /* for USBTLL only */
102 .banks = 2,
103 .pwrsts_mem_ret = {
104 [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */
105 [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */
106 },
107 .pwrsts_mem_on = {
108 [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */
109 [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */
110 },
111};
112
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300113static struct powerdomain dss_pwrdm = {
114 .name = "dss_pwrdm",
115 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
116 .prcm_offs = OMAP3430_DSS_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300117 .pwrsts = PWRSTS_OFF_RET_ON,
118 .pwrsts_logic_ret = PWRDM_POWER_RET,
119 .banks = 1,
120 .pwrsts_mem_ret = {
121 [0] = PWRDM_POWER_RET, /* MEMRETSTATE */
122 },
123 .pwrsts_mem_on = {
124 [0] = PWRDM_POWER_ON, /* MEMONSTATE */
125 },
126};
127
Paul Walmsleybe48ea72009-01-27 19:44:28 -0700128/*
129 * Although the 34XX TRM Rev K Table 4-371 notes that retention is a
130 * possible SGX powerstate, the SGX device itself does not support
131 * retention.
132 */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300133static struct powerdomain sgx_pwrdm = {
134 .name = "sgx_pwrdm",
135 .prcm_offs = OMAP3430ES2_SGX_MOD,
Paul Walmsleyd41ad522009-02-05 20:45:25 -0700136 .omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300137 /* XXX This is accurate for 3430 SGX, but what about GFX? */
Paul Walmsleybe48ea72009-01-27 19:44:28 -0700138 .pwrsts = PWRSTS_OFF_ON,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300139 .pwrsts_logic_ret = PWRDM_POWER_RET,
140 .banks = 1,
141 .pwrsts_mem_ret = {
142 [0] = PWRDM_POWER_RET, /* MEMRETSTATE */
143 },
144 .pwrsts_mem_on = {
145 [0] = PWRDM_POWER_ON, /* MEMONSTATE */
146 },
147};
148
149static struct powerdomain cam_pwrdm = {
150 .name = "cam_pwrdm",
151 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
152 .prcm_offs = OMAP3430_CAM_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300153 .pwrsts = PWRSTS_OFF_RET_ON,
154 .pwrsts_logic_ret = PWRDM_POWER_RET,
155 .banks = 1,
156 .pwrsts_mem_ret = {
157 [0] = PWRDM_POWER_RET, /* MEMRETSTATE */
158 },
159 .pwrsts_mem_on = {
160 [0] = PWRDM_POWER_ON, /* MEMONSTATE */
161 },
162};
163
164static struct powerdomain per_pwrdm = {
165 .name = "per_pwrdm",
166 .prcm_offs = OMAP3430_PER_MOD,
167 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300168 .pwrsts = PWRSTS_OFF_RET_ON,
169 .pwrsts_logic_ret = PWRSTS_OFF_RET,
170 .banks = 1,
171 .pwrsts_mem_ret = {
172 [0] = PWRDM_POWER_RET, /* MEMRETSTATE */
173 },
174 .pwrsts_mem_on = {
175 [0] = PWRDM_POWER_ON, /* MEMONSTATE */
176 },
177};
178
179static struct powerdomain emu_pwrdm = {
180 .name = "emu_pwrdm",
181 .prcm_offs = OMAP3430_EMU_MOD,
182 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
183};
184
185static struct powerdomain neon_pwrdm = {
186 .name = "neon_pwrdm",
187 .prcm_offs = OMAP3430_NEON_MOD,
188 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300189 .pwrsts = PWRSTS_OFF_RET_ON,
190 .pwrsts_logic_ret = PWRDM_POWER_RET,
191};
192
193static struct powerdomain usbhost_pwrdm = {
194 .name = "usbhost_pwrdm",
195 .prcm_offs = OMAP3430ES2_USBHOST_MOD,
Paul Walmsleyd41ad522009-02-05 20:45:25 -0700196 .omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300197 .pwrsts = PWRSTS_OFF_RET_ON,
198 .pwrsts_logic_ret = PWRDM_POWER_RET,
Kalle Jokiniemi867d3202009-04-23 13:58:51 +0300199 /*
200 * REVISIT: Enabling usb host save and restore mechanism seems to
201 * leave the usb host domain permanently in ACTIVE mode after
202 * changing the usb host power domain state from OFF to active once.
203 * Disabling for now.
204 */
205 /*.flags = PWRDM_HAS_HDWR_SAR,*/ /* for USBHOST ctrlr only */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300206 .banks = 1,
207 .pwrsts_mem_ret = {
208 [0] = PWRDM_POWER_RET, /* MEMRETSTATE */
209 },
210 .pwrsts_mem_on = {
211 [0] = PWRDM_POWER_ON, /* MEMONSTATE */
212 },
213};
214
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700215static struct powerdomain dpll1_pwrdm = {
216 .name = "dpll1_pwrdm",
217 .prcm_offs = MPU_MOD,
218 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
219};
220
221static struct powerdomain dpll2_pwrdm = {
222 .name = "dpll2_pwrdm",
223 .prcm_offs = OMAP3430_IVA2_MOD,
224 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
225};
226
227static struct powerdomain dpll3_pwrdm = {
228 .name = "dpll3_pwrdm",
229 .prcm_offs = PLL_MOD,
230 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
231};
232
233static struct powerdomain dpll4_pwrdm = {
234 .name = "dpll4_pwrdm",
235 .prcm_offs = PLL_MOD,
236 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
237};
238
239static struct powerdomain dpll5_pwrdm = {
240 .name = "dpll5_pwrdm",
241 .prcm_offs = PLL_MOD,
Paul Walmsleyd41ad522009-02-05 20:45:25 -0700242 .omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700243};
244
245
Paul Walmsley98fa3d82010-01-26 20:13:13 -0700246#endif /* CONFIG_ARCH_OMAP3 */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300247
248
249#endif