blob: 74653c9f2d80bdf3c33f5e4290012e6234159ff5 [file] [log] [blame]
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001/*
2 * Cryptographic API.
3 *
4 * Support for OMAP SHA1/MD5 HW acceleration.
5 *
6 * Copyright (c) 2010 Nokia Corporation
7 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
Mark A. Greer0d373d62012-12-21 10:04:08 -07008 * Copyright (c) 2011 Texas Instruments Incorporated
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 *
14 * Some ideas are from old omap-sha1-md5.c driver.
15 */
16
17#define pr_fmt(fmt) "%s: " fmt, __func__
18
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080019#include <linux/err.h>
20#include <linux/device.h>
21#include <linux/module.h>
22#include <linux/init.h>
23#include <linux/errno.h>
24#include <linux/interrupt.h>
25#include <linux/kernel.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080026#include <linux/irq.h>
27#include <linux/io.h>
28#include <linux/platform_device.h>
29#include <linux/scatterlist.h>
30#include <linux/dma-mapping.h>
Mark A. Greerdfd061d2012-12-21 10:04:04 -070031#include <linux/dmaengine.h>
Mark A. Greerb359f032012-12-21 10:04:02 -070032#include <linux/pm_runtime.h>
Mark A. Greer03feec92012-12-21 10:04:06 -070033#include <linux/of.h>
34#include <linux/of_device.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080037#include <linux/delay.h>
38#include <linux/crypto.h>
39#include <linux/cryptohash.h>
40#include <crypto/scatterwalk.h>
41#include <crypto/algapi.h>
42#include <crypto/sha.h>
43#include <crypto/hash.h>
44#include <crypto/internal/hash.h>
45
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080046#define MD5_DIGEST_SIZE 16
47
Mark A. Greer0d373d62012-12-21 10:04:08 -070048#define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
49#define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
50#define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
51
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053052#define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080053
54#define SHA_REG_CTRL 0x18
55#define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
56#define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
57#define SHA_REG_CTRL_ALGO_CONST (1 << 3)
58#define SHA_REG_CTRL_ALGO (1 << 2)
59#define SHA_REG_CTRL_INPUT_READY (1 << 1)
60#define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
61
Mark A. Greer0d373d62012-12-21 10:04:08 -070062#define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080063
Mark A. Greer0d373d62012-12-21 10:04:08 -070064#define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080065#define SHA_REG_MASK_DMA_EN (1 << 3)
66#define SHA_REG_MASK_IT_EN (1 << 2)
67#define SHA_REG_MASK_SOFTRESET (1 << 1)
68#define SHA_REG_AUTOIDLE (1 << 0)
69
Mark A. Greer0d373d62012-12-21 10:04:08 -070070#define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080071#define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
72
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053073#define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
Mark A. Greer0d373d62012-12-21 10:04:08 -070074#define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
75#define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
76#define SHA_REG_MODE_CLOSE_HASH (1 << 4)
77#define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
Mark A. Greer0d373d62012-12-21 10:04:08 -070078
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053079#define SHA_REG_MODE_ALGO_MASK (7 << 0)
80#define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
81#define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
82#define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
83#define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
84#define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
85#define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
86
87#define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
Mark A. Greer0d373d62012-12-21 10:04:08 -070088
89#define SHA_REG_IRQSTATUS 0x118
90#define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
91#define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
92#define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
93#define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
94
95#define SHA_REG_IRQENA 0x11C
96#define SHA_REG_IRQENA_CTX_RDY (1 << 3)
97#define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
98#define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
99#define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
100
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800101#define DEFAULT_TIMEOUT_INTERVAL HZ
102
Tero Kristoe93f7672016-06-22 16:23:34 +0300103#define DEFAULT_AUTOSUSPEND_DELAY 1000
104
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300105/* mostly device flags */
106#define FLAGS_BUSY 0
107#define FLAGS_FINAL 1
108#define FLAGS_DMA_ACTIVE 2
109#define FLAGS_OUTPUT_READY 3
110#define FLAGS_INIT 4
111#define FLAGS_CPU 5
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +0300112#define FLAGS_DMA_READY 6
Mark A. Greer0d373d62012-12-21 10:04:08 -0700113#define FLAGS_AUTO_XOR 7
114#define FLAGS_BE32_SHA1 8
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300115/* context flags */
116#define FLAGS_FINUP 16
117#define FLAGS_SG 17
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800118
Mark A. Greer0d373d62012-12-21 10:04:08 -0700119#define FLAGS_MODE_SHIFT 18
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530120#define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
121#define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
122#define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
123#define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
124#define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
125#define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
126#define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
127
128#define FLAGS_HMAC 21
129#define FLAGS_ERROR 22
Mark A. Greer0d373d62012-12-21 10:04:08 -0700130
131#define OP_UPDATE 1
132#define OP_FINAL 2
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800133
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200134#define OMAP_ALIGN_MASK (sizeof(u32)-1)
135#define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
136
Mark A. Greer0d373d62012-12-21 10:04:08 -0700137#define BUFLEN PAGE_SIZE
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200138
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800139struct omap_sham_dev;
140
141struct omap_sham_reqctx {
142 struct omap_sham_dev *dd;
143 unsigned long flags;
144 unsigned long op;
145
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530146 u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800147 size_t digcnt;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800148 size_t bufcnt;
149 size_t buflen;
150 dma_addr_t dma_addr;
151
152 /* walk state */
153 struct scatterlist *sg;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700154 struct scatterlist sgl;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800155 unsigned int offset; /* offset in current sg */
156 unsigned int total; /* total request */
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200157
158 u8 buffer[0] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800159};
160
161struct omap_sham_hmac_ctx {
162 struct crypto_shash *shash;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530163 u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
164 u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800165};
166
167struct omap_sham_ctx {
168 struct omap_sham_dev *dd;
169
170 unsigned long flags;
171
172 /* fallback stuff */
173 struct crypto_shash *fallback;
174
175 struct omap_sham_hmac_ctx base[0];
176};
177
Tero Kristo65e7a542016-06-22 16:23:35 +0300178#define OMAP_SHAM_QUEUE_LENGTH 10
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800179
Mark A. Greerd20fb182012-12-21 10:04:09 -0700180struct omap_sham_algs_info {
181 struct ahash_alg *algs_list;
182 unsigned int size;
183 unsigned int registered;
184};
185
Mark A. Greer0d373d62012-12-21 10:04:08 -0700186struct omap_sham_pdata {
Mark A. Greerd20fb182012-12-21 10:04:09 -0700187 struct omap_sham_algs_info *algs_info;
188 unsigned int algs_info_size;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700189 unsigned long flags;
190 int digest_size;
191
192 void (*copy_hash)(struct ahash_request *req, int out);
193 void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
194 int final, int dma);
195 void (*trigger)(struct omap_sham_dev *dd, size_t length);
196 int (*poll_irq)(struct omap_sham_dev *dd);
197 irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
198
199 u32 odigest_ofs;
200 u32 idigest_ofs;
201 u32 din_ofs;
202 u32 digcnt_ofs;
203 u32 rev_ofs;
204 u32 mask_ofs;
205 u32 sysstatus_ofs;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530206 u32 mode_ofs;
207 u32 length_ofs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700208
209 u32 major_mask;
210 u32 major_shift;
211 u32 minor_mask;
212 u32 minor_shift;
213};
214
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800215struct omap_sham_dev {
216 struct list_head list;
217 unsigned long phys_base;
218 struct device *dev;
219 void __iomem *io_base;
220 int irq;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800221 spinlock_t lock;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200222 int err;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700223 struct dma_chan *dma_lch;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800224 struct tasklet_struct done_task;
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530225 u8 polling_mode;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800226
227 unsigned long flags;
228 struct crypto_queue queue;
229 struct ahash_request *req;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700230
231 const struct omap_sham_pdata *pdata;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800232};
233
234struct omap_sham_drv {
235 struct list_head dev_list;
236 spinlock_t lock;
237 unsigned long flags;
238};
239
240static struct omap_sham_drv sham = {
241 .dev_list = LIST_HEAD_INIT(sham.dev_list),
242 .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
243};
244
245static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
246{
247 return __raw_readl(dd->io_base + offset);
248}
249
250static inline void omap_sham_write(struct omap_sham_dev *dd,
251 u32 offset, u32 value)
252{
253 __raw_writel(value, dd->io_base + offset);
254}
255
256static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
257 u32 value, u32 mask)
258{
259 u32 val;
260
261 val = omap_sham_read(dd, address);
262 val &= ~mask;
263 val |= value;
264 omap_sham_write(dd, address, val);
265}
266
267static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
268{
269 unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
270
271 while (!(omap_sham_read(dd, offset) & bit)) {
272 if (time_is_before_jiffies(timeout))
273 return -ETIMEDOUT;
274 }
275
276 return 0;
277}
278
Mark A. Greer0d373d62012-12-21 10:04:08 -0700279static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800280{
281 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700282 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin0c3cf4c2010-11-19 16:04:22 +0200283 u32 *hash = (u32 *)ctx->digest;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800284 int i;
285
Mark A. Greer0d373d62012-12-21 10:04:08 -0700286 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200287 if (out)
Mark A. Greer0d373d62012-12-21 10:04:08 -0700288 hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200289 else
Mark A. Greer0d373d62012-12-21 10:04:08 -0700290 omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200291 }
292}
293
Mark A. Greer0d373d62012-12-21 10:04:08 -0700294static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
295{
296 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
297 struct omap_sham_dev *dd = ctx->dd;
298 int i;
299
300 if (ctx->flags & BIT(FLAGS_HMAC)) {
301 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
302 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
303 struct omap_sham_hmac_ctx *bctx = tctx->base;
304 u32 *opad = (u32 *)bctx->opad;
305
306 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
307 if (out)
308 opad[i] = omap_sham_read(dd,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530309 SHA_REG_ODIGEST(dd, i));
Mark A. Greer0d373d62012-12-21 10:04:08 -0700310 else
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530311 omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
Mark A. Greer0d373d62012-12-21 10:04:08 -0700312 opad[i]);
313 }
314 }
315
316 omap_sham_copy_hash_omap2(req, out);
317}
318
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200319static void omap_sham_copy_ready_hash(struct ahash_request *req)
320{
321 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
322 u32 *in = (u32 *)ctx->digest;
323 u32 *hash = (u32 *)req->result;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700324 int i, d, big_endian = 0;
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200325
326 if (!hash)
327 return;
328
Mark A. Greer0d373d62012-12-21 10:04:08 -0700329 switch (ctx->flags & FLAGS_MODE_MASK) {
330 case FLAGS_MODE_MD5:
331 d = MD5_DIGEST_SIZE / sizeof(u32);
332 break;
333 case FLAGS_MODE_SHA1:
334 /* OMAP2 SHA1 is big endian */
335 if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
336 big_endian = 1;
337 d = SHA1_DIGEST_SIZE / sizeof(u32);
338 break;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700339 case FLAGS_MODE_SHA224:
340 d = SHA224_DIGEST_SIZE / sizeof(u32);
341 break;
342 case FLAGS_MODE_SHA256:
343 d = SHA256_DIGEST_SIZE / sizeof(u32);
344 break;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530345 case FLAGS_MODE_SHA384:
346 d = SHA384_DIGEST_SIZE / sizeof(u32);
347 break;
348 case FLAGS_MODE_SHA512:
349 d = SHA512_DIGEST_SIZE / sizeof(u32);
350 break;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700351 default:
352 d = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800353 }
Mark A. Greer0d373d62012-12-21 10:04:08 -0700354
355 if (big_endian)
356 for (i = 0; i < d; i++)
357 hash[i] = be32_to_cpu(in[i]);
358 else
359 for (i = 0; i < d; i++)
360 hash[i] = le32_to_cpu(in[i]);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800361}
362
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200363static int omap_sham_hw_init(struct omap_sham_dev *dd)
364{
Pali Rohár604c3102015-03-08 11:01:01 +0100365 int err;
366
367 err = pm_runtime_get_sync(dd->dev);
368 if (err < 0) {
369 dev_err(dd->dev, "failed to get sync: %d\n", err);
370 return err;
371 }
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200372
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300373 if (!test_bit(FLAGS_INIT, &dd->flags)) {
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300374 set_bit(FLAGS_INIT, &dd->flags);
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200375 dd->err = 0;
376 }
377
378 return 0;
379}
380
Mark A. Greer0d373d62012-12-21 10:04:08 -0700381static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800382 int final, int dma)
383{
384 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
385 u32 val = length << 5, mask;
386
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200387 if (likely(ctx->digcnt))
Mark A. Greer0d373d62012-12-21 10:04:08 -0700388 omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800389
Mark A. Greer0d373d62012-12-21 10:04:08 -0700390 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800391 SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
392 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
393 /*
394 * Setting ALGO_CONST only for the first iteration
395 * and CLOSE_HASH only for the last one.
396 */
Mark A. Greer0d373d62012-12-21 10:04:08 -0700397 if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800398 val |= SHA_REG_CTRL_ALGO;
399 if (!ctx->digcnt)
400 val |= SHA_REG_CTRL_ALGO_CONST;
401 if (final)
402 val |= SHA_REG_CTRL_CLOSE_HASH;
403
404 mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
405 SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
406
407 omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800408}
409
Mark A. Greer0d373d62012-12-21 10:04:08 -0700410static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
411{
412}
413
414static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
415{
416 return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
417}
418
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530419static int get_block_size(struct omap_sham_reqctx *ctx)
420{
421 int d;
422
423 switch (ctx->flags & FLAGS_MODE_MASK) {
424 case FLAGS_MODE_MD5:
425 case FLAGS_MODE_SHA1:
426 d = SHA1_BLOCK_SIZE;
427 break;
428 case FLAGS_MODE_SHA224:
429 case FLAGS_MODE_SHA256:
430 d = SHA256_BLOCK_SIZE;
431 break;
432 case FLAGS_MODE_SHA384:
433 case FLAGS_MODE_SHA512:
434 d = SHA512_BLOCK_SIZE;
435 break;
436 default:
437 d = 0;
438 }
439
440 return d;
441}
442
Mark A. Greer0d373d62012-12-21 10:04:08 -0700443static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
444 u32 *value, int count)
445{
446 for (; count--; value++, offset += 4)
447 omap_sham_write(dd, offset, *value);
448}
449
450static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
451 int final, int dma)
452{
453 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
454 u32 val, mask;
455
456 /*
457 * Setting ALGO_CONST only for the first iteration and
458 * CLOSE_HASH only for the last one. Note that flags mode bits
459 * correspond to algorithm encoding in mode register.
460 */
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530461 val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700462 if (!ctx->digcnt) {
463 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
464 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
465 struct omap_sham_hmac_ctx *bctx = tctx->base;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530466 int bs, nr_dr;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700467
468 val |= SHA_REG_MODE_ALGO_CONSTANT;
469
470 if (ctx->flags & BIT(FLAGS_HMAC)) {
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530471 bs = get_block_size(ctx);
472 nr_dr = bs / (2 * sizeof(u32));
Mark A. Greer0d373d62012-12-21 10:04:08 -0700473 val |= SHA_REG_MODE_HMAC_KEY_PROC;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530474 omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
475 (u32 *)bctx->ipad, nr_dr);
476 omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
477 (u32 *)bctx->ipad + nr_dr, nr_dr);
478 ctx->digcnt += bs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700479 }
480 }
481
482 if (final) {
483 val |= SHA_REG_MODE_CLOSE_HASH;
484
485 if (ctx->flags & BIT(FLAGS_HMAC))
486 val |= SHA_REG_MODE_HMAC_OUTER_HASH;
487 }
488
489 mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
490 SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
491 SHA_REG_MODE_HMAC_KEY_PROC;
492
493 dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530494 omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700495 omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
496 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
497 SHA_REG_MASK_IT_EN |
498 (dma ? SHA_REG_MASK_DMA_EN : 0),
499 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
500}
501
502static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
503{
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530504 omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700505}
506
507static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
508{
509 return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
510 SHA_REG_IRQSTATUS_INPUT_RDY);
511}
512
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800513static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
514 size_t length, int final)
515{
516 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530517 int count, len32, bs32, offset = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800518 const u32 *buffer = (const u32 *)buf;
519
520 dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
521 ctx->digcnt, length, final);
522
Mark A. Greer0d373d62012-12-21 10:04:08 -0700523 dd->pdata->write_ctrl(dd, length, final, 0);
524 dd->pdata->trigger(dd, length);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800525
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200526 /* should be non-zero before next lines to disable clocks later */
527 ctx->digcnt += length;
528
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800529 if (final)
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +0300530 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800531
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +0300532 set_bit(FLAGS_CPU, &dd->flags);
533
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800534 len32 = DIV_ROUND_UP(length, sizeof(u32));
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530535 bs32 = get_block_size(ctx) / sizeof(u32);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800536
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530537 while (len32) {
538 if (dd->pdata->poll_irq(dd))
539 return -ETIMEDOUT;
540
541 for (count = 0; count < min(len32, bs32); count++, offset++)
542 omap_sham_write(dd, SHA_REG_DIN(dd, count),
543 buffer[offset]);
544 len32 -= min(len32, bs32);
545 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800546
547 return -EINPROGRESS;
548}
549
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700550static void omap_sham_dma_callback(void *param)
551{
552 struct omap_sham_dev *dd = param;
553
554 set_bit(FLAGS_DMA_READY, &dd->flags);
555 tasklet_schedule(&dd->done_task);
556}
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700557
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800558static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700559 size_t length, int final, int is_sg)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800560{
561 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700562 struct dma_async_tx_descriptor *tx;
563 struct dma_slave_config cfg;
Lokesh Vutlaf5e46262013-08-20 20:32:35 +0530564 int len32, ret, dma_min = get_block_size(ctx);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800565
566 dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
567 ctx->digcnt, length, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800568
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700569 memset(&cfg, 0, sizeof(cfg));
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800570
Mark A. Greer0d373d62012-12-21 10:04:08 -0700571 cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700572 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
Lokesh Vutlaf5e46262013-08-20 20:32:35 +0530573 cfg.dst_maxburst = dma_min / DMA_SLAVE_BUSWIDTH_4_BYTES;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800574
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700575 ret = dmaengine_slave_config(dd->dma_lch, &cfg);
576 if (ret) {
577 pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
578 return ret;
579 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800580
Lokesh Vutlaf5e46262013-08-20 20:32:35 +0530581 len32 = DIV_ROUND_UP(length, dma_min) * dma_min;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700582
583 if (is_sg) {
584 /*
585 * The SG entry passed in may not have the 'length' member
586 * set correctly so use a local SG entry (sgl) with the
587 * proper value for 'length' instead. If this is not done,
588 * the dmaengine may try to DMA the incorrect amount of data.
589 */
590 sg_init_table(&ctx->sgl, 1);
Christoph Hellwig89e2a842015-08-07 18:15:15 +0200591 sg_assign_page(&ctx->sgl, sg_page(ctx->sg));
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700592 ctx->sgl.offset = ctx->sg->offset;
593 sg_dma_len(&ctx->sgl) = len32;
594 sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
595
596 tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
597 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
598 } else {
599 tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
600 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
601 }
602
603 if (!tx) {
604 dev_err(dd->dev, "prep_slave_sg/single() failed\n");
605 return -EINVAL;
606 }
607
608 tx->callback = omap_sham_dma_callback;
609 tx->callback_param = dd;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700610
Mark A. Greer0d373d62012-12-21 10:04:08 -0700611 dd->pdata->write_ctrl(dd, length, final, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800612
613 ctx->digcnt += length;
614
615 if (final)
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +0300616 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800617
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300618 set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800619
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700620 dmaengine_submit(tx);
621 dma_async_issue_pending(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800622
Mark A. Greer0d373d62012-12-21 10:04:08 -0700623 dd->pdata->trigger(dd, length);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800624
625 return -EINPROGRESS;
626}
627
628static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
629 const u8 *data, size_t length)
630{
631 size_t count = min(length, ctx->buflen - ctx->bufcnt);
632
633 count = min(count, ctx->total);
634 if (count <= 0)
635 return 0;
636 memcpy(ctx->buffer + ctx->bufcnt, data, count);
637 ctx->bufcnt += count;
638
639 return count;
640}
641
642static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
643{
644 size_t count;
Joel Fernandes26a05482014-03-07 10:28:46 -0600645 const u8 *vaddr;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800646
647 while (ctx->sg) {
Joel Fernandes26a05482014-03-07 10:28:46 -0600648 vaddr = kmap_atomic(sg_page(ctx->sg));
Vutla, Lokesh13cf3942015-04-02 15:32:45 +0530649 vaddr += ctx->sg->offset;
Joel Fernandes26a05482014-03-07 10:28:46 -0600650
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800651 count = omap_sham_append_buffer(ctx,
Joel Fernandes26a05482014-03-07 10:28:46 -0600652 vaddr + ctx->offset,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800653 ctx->sg->length - ctx->offset);
Joel Fernandes26a05482014-03-07 10:28:46 -0600654
655 kunmap_atomic((void *)vaddr);
656
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800657 if (!count)
658 break;
659 ctx->offset += count;
660 ctx->total -= count;
661 if (ctx->offset == ctx->sg->length) {
662 ctx->sg = sg_next(ctx->sg);
663 if (ctx->sg)
664 ctx->offset = 0;
665 else
666 ctx->total = 0;
667 }
668 }
669
670 return 0;
671}
672
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200673static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
674 struct omap_sham_reqctx *ctx,
675 size_t length, int final)
676{
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700677 int ret;
678
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200679 ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
680 DMA_TO_DEVICE);
681 if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
682 dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
683 return -EINVAL;
684 }
685
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300686 ctx->flags &= ~BIT(FLAGS_SG);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200687
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700688 ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700689 if (ret != -EINPROGRESS)
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700690 dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
691 DMA_TO_DEVICE);
692
693 return ret;
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200694}
695
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800696static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
697{
698 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
699 unsigned int final;
700 size_t count;
701
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800702 omap_sham_append_sg(ctx);
703
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300704 final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800705
706 dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
707 ctx->bufcnt, ctx->digcnt, final);
708
709 if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
710 count = ctx->bufcnt;
711 ctx->bufcnt = 0;
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200712 return omap_sham_xmit_dma_map(dd, ctx, count, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800713 }
714
715 return 0;
716}
717
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200718/* Start address alignment */
719#define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
720/* SHA1 block size alignment */
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530721#define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200722
723static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800724{
725 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200726 unsigned int length, final, tail;
727 struct scatterlist *sg;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530728 int ret, bs;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800729
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200730 if (!ctx->total)
731 return 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800732
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200733 if (ctx->bufcnt || ctx->offset)
734 return omap_sham_update_dma_slow(dd);
735
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700736 /*
737 * Don't use the sg interface when the transfer size is less
738 * than the number of elements in a DMA frame. Otherwise,
739 * the dmaengine infrastructure will calculate that it needs
740 * to transfer 0 frames which ultimately fails.
741 */
Lokesh Vutlaf5e46262013-08-20 20:32:35 +0530742 if (ctx->total < get_block_size(ctx))
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700743 return omap_sham_update_dma_slow(dd);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700744
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200745 dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
746 ctx->digcnt, ctx->bufcnt, ctx->total);
747
748 sg = ctx->sg;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530749 bs = get_block_size(ctx);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200750
751 if (!SG_AA(sg))
752 return omap_sham_update_dma_slow(dd);
753
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530754 if (!sg_is_last(sg) && !SG_SA(sg, bs))
755 /* size is not BLOCK_SIZE aligned */
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200756 return omap_sham_update_dma_slow(dd);
757
758 length = min(ctx->total, sg->length);
759
760 if (sg_is_last(sg)) {
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300761 if (!(ctx->flags & BIT(FLAGS_FINUP))) {
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530762 /* not last sg must be BLOCK_SIZE aligned */
763 tail = length & (bs - 1);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200764 /* without finup() we need one block to close hash */
765 if (!tail)
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530766 tail = bs;
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200767 length -= tail;
768 }
769 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800770
771 if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
772 dev_err(dd->dev, "dma_map_sg error\n");
773 return -EINVAL;
774 }
775
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300776 ctx->flags |= BIT(FLAGS_SG);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200777
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800778 ctx->total -= length;
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200779 ctx->offset = length; /* offset where to start slow */
780
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300781 final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800782
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700783 ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700784 if (ret != -EINPROGRESS)
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700785 dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
786
787 return ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800788}
789
790static int omap_sham_update_cpu(struct omap_sham_dev *dd)
791{
792 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530793 int bufcnt, final;
794
795 if (!ctx->total)
796 return 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800797
798 omap_sham_append_sg(ctx);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530799
800 final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
801
802 dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
803 ctx->bufcnt, ctx->digcnt, final);
804
Lokesh Vutlaacef7b02013-12-18 19:03:33 +0530805 if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
806 bufcnt = ctx->bufcnt;
807 ctx->bufcnt = 0;
808 return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
809 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800810
Lokesh Vutlaacef7b02013-12-18 19:03:33 +0530811 return 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800812}
813
814static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
815{
816 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
817
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700818
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300819 if (ctx->flags & BIT(FLAGS_SG)) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800820 dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200821 if (ctx->sg->length == ctx->offset) {
822 ctx->sg = sg_next(ctx->sg);
823 if (ctx->sg)
824 ctx->offset = 0;
825 }
826 } else {
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200827 dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
828 DMA_TO_DEVICE);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200829 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800830
831 return 0;
832}
833
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800834static int omap_sham_init(struct ahash_request *req)
835{
836 struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
837 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
838 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
839 struct omap_sham_dev *dd = NULL, *tmp;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530840 int bs = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800841
842 spin_lock_bh(&sham.lock);
843 if (!tctx->dd) {
844 list_for_each_entry(tmp, &sham.dev_list, list) {
845 dd = tmp;
846 break;
847 }
848 tctx->dd = dd;
849 } else {
850 dd = tctx->dd;
851 }
852 spin_unlock_bh(&sham.lock);
853
854 ctx->dd = dd;
855
856 ctx->flags = 0;
857
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800858 dev_dbg(dd->dev, "init: digest size: %d\n",
859 crypto_ahash_digestsize(tfm));
860
Mark A. Greer0d373d62012-12-21 10:04:08 -0700861 switch (crypto_ahash_digestsize(tfm)) {
862 case MD5_DIGEST_SIZE:
863 ctx->flags |= FLAGS_MODE_MD5;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530864 bs = SHA1_BLOCK_SIZE;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700865 break;
866 case SHA1_DIGEST_SIZE:
867 ctx->flags |= FLAGS_MODE_SHA1;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530868 bs = SHA1_BLOCK_SIZE;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700869 break;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700870 case SHA224_DIGEST_SIZE:
871 ctx->flags |= FLAGS_MODE_SHA224;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530872 bs = SHA224_BLOCK_SIZE;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700873 break;
874 case SHA256_DIGEST_SIZE:
875 ctx->flags |= FLAGS_MODE_SHA256;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530876 bs = SHA256_BLOCK_SIZE;
877 break;
878 case SHA384_DIGEST_SIZE:
879 ctx->flags |= FLAGS_MODE_SHA384;
880 bs = SHA384_BLOCK_SIZE;
881 break;
882 case SHA512_DIGEST_SIZE:
883 ctx->flags |= FLAGS_MODE_SHA512;
884 bs = SHA512_BLOCK_SIZE;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700885 break;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700886 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800887
888 ctx->bufcnt = 0;
889 ctx->digcnt = 0;
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200890 ctx->buflen = BUFLEN;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800891
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300892 if (tctx->flags & BIT(FLAGS_HMAC)) {
Mark A. Greer0d373d62012-12-21 10:04:08 -0700893 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
894 struct omap_sham_hmac_ctx *bctx = tctx->base;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800895
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530896 memcpy(ctx->buffer, bctx->ipad, bs);
897 ctx->bufcnt = bs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700898 }
899
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300900 ctx->flags |= BIT(FLAGS_HMAC);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800901 }
902
903 return 0;
904
905}
906
907static int omap_sham_update_req(struct omap_sham_dev *dd)
908{
909 struct ahash_request *req = dd->req;
910 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
911 int err;
912
913 dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300914 ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800915
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300916 if (ctx->flags & BIT(FLAGS_CPU))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800917 err = omap_sham_update_cpu(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800918 else
Dmitry Kasatkin887c8832010-11-19 16:04:29 +0200919 err = omap_sham_update_dma_start(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800920
921 /* wait for dma completion before can take more data */
922 dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
923
924 return err;
925}
926
927static int omap_sham_final_req(struct omap_sham_dev *dd)
928{
929 struct ahash_request *req = dd->req;
930 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
931 int err = 0, use_dma = 1;
932
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530933 if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
934 /*
935 * faster to handle last block with cpu or
936 * use cpu when dma is not present.
937 */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800938 use_dma = 0;
939
940 if (use_dma)
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200941 err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800942 else
943 err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
944
945 ctx->bufcnt = 0;
946
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800947 dev_dbg(dd->dev, "final_req: err: %d\n", err);
948
949 return err;
950}
951
Dmitry Kasatkinbf362752011-04-20 13:34:58 +0300952static int omap_sham_finish_hmac(struct ahash_request *req)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800953{
954 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
955 struct omap_sham_hmac_ctx *bctx = tctx->base;
956 int bs = crypto_shash_blocksize(bctx->shash);
957 int ds = crypto_shash_digestsize(bctx->shash);
Behan Webster7bc53c32014-04-04 18:18:00 -0300958 SHASH_DESC_ON_STACK(shash, bctx->shash);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800959
Behan Webster7bc53c32014-04-04 18:18:00 -0300960 shash->tfm = bctx->shash;
961 shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800962
Behan Webster7bc53c32014-04-04 18:18:00 -0300963 return crypto_shash_init(shash) ?:
964 crypto_shash_update(shash, bctx->opad, bs) ?:
965 crypto_shash_finup(shash, req->result, ds, req->result);
Dmitry Kasatkinbf362752011-04-20 13:34:58 +0300966}
967
968static int omap_sham_finish(struct ahash_request *req)
969{
970 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
971 struct omap_sham_dev *dd = ctx->dd;
972 int err = 0;
973
974 if (ctx->digcnt) {
975 omap_sham_copy_ready_hash(req);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700976 if ((ctx->flags & BIT(FLAGS_HMAC)) &&
977 !test_bit(FLAGS_AUTO_XOR, &dd->flags))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +0300978 err = omap_sham_finish_hmac(req);
979 }
980
981 dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
982
983 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800984}
985
986static void omap_sham_finish_req(struct ahash_request *req, int err)
987{
988 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Dmitry Kasatkin798eed52010-11-19 16:04:26 +0200989 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800990
991 if (!err) {
Mark A. Greer0d373d62012-12-21 10:04:08 -0700992 dd->pdata->copy_hash(req, 1);
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +0300993 if (test_bit(FLAGS_FINAL, &dd->flags))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +0300994 err = omap_sham_finish(req);
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200995 } else {
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300996 ctx->flags |= BIT(FLAGS_ERROR);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800997 }
998
Dmitry Kasatkin0efd4d82011-06-02 21:10:12 +0300999 /* atomic operation is not needed here */
1000 dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
1001 BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
Mark A. Greerb359f032012-12-21 10:04:02 -07001002
Tero Kristoe93f7672016-06-22 16:23:34 +03001003 pm_runtime_mark_last_busy(dd->dev);
1004 pm_runtime_put_autosuspend(dd->dev);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001005
1006 if (req->base.complete)
1007 req->base.complete(&req->base, err);
1008}
1009
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001010static int omap_sham_handle_queue(struct omap_sham_dev *dd,
1011 struct ahash_request *req)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001012{
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001013 struct crypto_async_request *async_req, *backlog;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001014 struct omap_sham_reqctx *ctx;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001015 unsigned long flags;
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001016 int err = 0, ret = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001017
Tero Kristo4e7813a2016-08-04 13:28:36 +03001018retry:
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001019 spin_lock_irqsave(&dd->lock, flags);
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001020 if (req)
1021 ret = ahash_enqueue_request(&dd->queue, req);
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +03001022 if (test_bit(FLAGS_BUSY, &dd->flags)) {
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001023 spin_unlock_irqrestore(&dd->lock, flags);
1024 return ret;
1025 }
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001026 backlog = crypto_get_backlog(&dd->queue);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001027 async_req = crypto_dequeue_request(&dd->queue);
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001028 if (async_req)
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +03001029 set_bit(FLAGS_BUSY, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001030 spin_unlock_irqrestore(&dd->lock, flags);
1031
1032 if (!async_req)
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001033 return ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001034
1035 if (backlog)
1036 backlog->complete(backlog, -EINPROGRESS);
1037
1038 req = ahash_request_cast(async_req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001039 dd->req = req;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001040 ctx = ahash_request_ctx(req);
1041
1042 dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
1043 ctx->op, req->nbytes);
1044
Dmitry Kasatkin798eed52010-11-19 16:04:26 +02001045 err = omap_sham_hw_init(dd);
1046 if (err)
1047 goto err1;
1048
Dmitry Kasatkin798eed52010-11-19 16:04:26 +02001049 if (ctx->digcnt)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001050 /* request has changed - restore hash */
Mark A. Greer0d373d62012-12-21 10:04:08 -07001051 dd->pdata->copy_hash(req, 0);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001052
1053 if (ctx->op == OP_UPDATE) {
1054 err = omap_sham_update_req(dd);
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001055 if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001056 /* no final() after finup() */
1057 err = omap_sham_final_req(dd);
1058 } else if (ctx->op == OP_FINAL) {
1059 err = omap_sham_final_req(dd);
1060 }
Dmitry Kasatkin798eed52010-11-19 16:04:26 +02001061err1:
Tero Kristo4e7813a2016-08-04 13:28:36 +03001062 dev_dbg(dd->dev, "exit, err: %d\n", err);
1063
1064 if (err != -EINPROGRESS) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001065 /* done_task will not finish it, so do it here */
1066 omap_sham_finish_req(req, err);
Tero Kristo4e7813a2016-08-04 13:28:36 +03001067 req = NULL;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001068
Tero Kristo4e7813a2016-08-04 13:28:36 +03001069 /*
1070 * Execute next request immediately if there is anything
1071 * in queue.
1072 */
1073 goto retry;
1074 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001075
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001076 return ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001077}
1078
1079static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
1080{
1081 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1082 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1083 struct omap_sham_dev *dd = tctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001084
1085 ctx->op = op;
1086
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001087 return omap_sham_handle_queue(dd, req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001088}
1089
1090static int omap_sham_update(struct ahash_request *req)
1091{
1092 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301093 struct omap_sham_dev *dd = ctx->dd;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301094 int bs = get_block_size(ctx);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001095
1096 if (!req->nbytes)
1097 return 0;
1098
1099 ctx->total = req->nbytes;
1100 ctx->sg = req->src;
1101 ctx->offset = 0;
1102
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001103 if (ctx->flags & BIT(FLAGS_FINUP)) {
Bin Liu85e06872016-06-22 16:23:37 +03001104 if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 240) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001105 /*
1106 * OMAP HW accel works only with buffers >= 9
1107 * will switch to bypass in final()
1108 * final has the same request and data
1109 */
1110 omap_sham_append_sg(ctx);
1111 return 0;
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301112 } else if ((ctx->bufcnt + ctx->total <= bs) ||
1113 dd->polling_mode) {
Dmitry Kasatkin887c8832010-11-19 16:04:29 +02001114 /*
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301115 * faster to use CPU for short transfers or
1116 * use cpu when dma is not present.
1117 */
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001118 ctx->flags |= BIT(FLAGS_CPU);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001119 }
Dmitry Kasatkin887c8832010-11-19 16:04:29 +02001120 } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001121 omap_sham_append_sg(ctx);
1122 return 0;
1123 }
1124
Lokesh Vutlaacef7b02013-12-18 19:03:33 +05301125 if (dd->polling_mode)
1126 ctx->flags |= BIT(FLAGS_CPU);
1127
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001128 return omap_sham_enqueue(req, OP_UPDATE);
1129}
1130
Behan Webster7bc53c32014-04-04 18:18:00 -03001131static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001132 const u8 *data, unsigned int len, u8 *out)
1133{
Behan Webster7bc53c32014-04-04 18:18:00 -03001134 SHASH_DESC_ON_STACK(shash, tfm);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001135
Behan Webster7bc53c32014-04-04 18:18:00 -03001136 shash->tfm = tfm;
1137 shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001138
Behan Webster7bc53c32014-04-04 18:18:00 -03001139 return crypto_shash_digest(shash, data, len, out);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001140}
1141
1142static int omap_sham_final_shash(struct ahash_request *req)
1143{
1144 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1145 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Tero Kristocb8d5c82016-08-04 13:28:40 +03001146 int offset = 0;
1147
1148 /*
1149 * If we are running HMAC on limited hardware support, skip
1150 * the ipad in the beginning of the buffer if we are going for
1151 * software fallback algorithm.
1152 */
1153 if (test_bit(FLAGS_HMAC, &ctx->flags) &&
1154 !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
1155 offset = get_block_size(ctx);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001156
1157 return omap_sham_shash_digest(tctx->fallback, req->base.flags,
Tero Kristocb8d5c82016-08-04 13:28:40 +03001158 ctx->buffer + offset,
1159 ctx->bufcnt - offset, req->result);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001160}
1161
1162static int omap_sham_final(struct ahash_request *req)
1163{
1164 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001165
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001166 ctx->flags |= BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001167
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001168 if (ctx->flags & BIT(FLAGS_ERROR))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001169 return 0; /* uncompleted hash is not needed */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001170
Bin Liu85e06872016-06-22 16:23:37 +03001171 /*
1172 * OMAP HW accel works only with buffers >= 9.
1173 * HMAC is always >= 9 because ipad == block size.
1174 * If buffersize is less than 240, we use fallback SW encoding,
1175 * as using DMA + HW in this case doesn't provide any benefit.
1176 */
Tero Kristo5a793bc2016-08-04 13:28:39 +03001177 if (!ctx->digcnt && ctx->bufcnt < 240)
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001178 return omap_sham_final_shash(req);
1179 else if (ctx->bufcnt)
1180 return omap_sham_enqueue(req, OP_FINAL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001181
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001182 /* copy ready hash (+ finalize hmac) */
1183 return omap_sham_finish(req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001184}
1185
1186static int omap_sham_finup(struct ahash_request *req)
1187{
1188 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1189 int err1, err2;
1190
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001191 ctx->flags |= BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001192
1193 err1 = omap_sham_update(req);
Markku Kylanpaa455e3382011-04-20 13:34:55 +03001194 if (err1 == -EINPROGRESS || err1 == -EBUSY)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001195 return err1;
1196 /*
1197 * final() has to be always called to cleanup resources
1198 * even if udpate() failed, except EINPROGRESS
1199 */
1200 err2 = omap_sham_final(req);
1201
1202 return err1 ?: err2;
1203}
1204
1205static int omap_sham_digest(struct ahash_request *req)
1206{
1207 return omap_sham_init(req) ?: omap_sham_finup(req);
1208}
1209
1210static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
1211 unsigned int keylen)
1212{
1213 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
1214 struct omap_sham_hmac_ctx *bctx = tctx->base;
1215 int bs = crypto_shash_blocksize(bctx->shash);
1216 int ds = crypto_shash_digestsize(bctx->shash);
Mark A. Greer0d373d62012-12-21 10:04:08 -07001217 struct omap_sham_dev *dd = NULL, *tmp;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001218 int err, i;
Mark A. Greer0d373d62012-12-21 10:04:08 -07001219
1220 spin_lock_bh(&sham.lock);
1221 if (!tctx->dd) {
1222 list_for_each_entry(tmp, &sham.dev_list, list) {
1223 dd = tmp;
1224 break;
1225 }
1226 tctx->dd = dd;
1227 } else {
1228 dd = tctx->dd;
1229 }
1230 spin_unlock_bh(&sham.lock);
1231
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001232 err = crypto_shash_setkey(tctx->fallback, key, keylen);
1233 if (err)
1234 return err;
1235
1236 if (keylen > bs) {
1237 err = omap_sham_shash_digest(bctx->shash,
1238 crypto_shash_get_flags(bctx->shash),
1239 key, keylen, bctx->ipad);
1240 if (err)
1241 return err;
1242 keylen = ds;
1243 } else {
1244 memcpy(bctx->ipad, key, keylen);
1245 }
1246
1247 memset(bctx->ipad + keylen, 0, bs - keylen);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001248
Mark A. Greer0d373d62012-12-21 10:04:08 -07001249 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
1250 memcpy(bctx->opad, bctx->ipad, bs);
1251
1252 for (i = 0; i < bs; i++) {
1253 bctx->ipad[i] ^= 0x36;
1254 bctx->opad[i] ^= 0x5c;
1255 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001256 }
1257
1258 return err;
1259}
1260
1261static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
1262{
1263 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1264 const char *alg_name = crypto_tfm_alg_name(tfm);
1265
1266 /* Allocate a fallback and abort if it failed. */
1267 tctx->fallback = crypto_alloc_shash(alg_name, 0,
1268 CRYPTO_ALG_NEED_FALLBACK);
1269 if (IS_ERR(tctx->fallback)) {
1270 pr_err("omap-sham: fallback driver '%s' "
1271 "could not be loaded.\n", alg_name);
1272 return PTR_ERR(tctx->fallback);
1273 }
1274
1275 crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
Dmitry Kasatkin798eed52010-11-19 16:04:26 +02001276 sizeof(struct omap_sham_reqctx) + BUFLEN);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001277
1278 if (alg_base) {
1279 struct omap_sham_hmac_ctx *bctx = tctx->base;
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001280 tctx->flags |= BIT(FLAGS_HMAC);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001281 bctx->shash = crypto_alloc_shash(alg_base, 0,
1282 CRYPTO_ALG_NEED_FALLBACK);
1283 if (IS_ERR(bctx->shash)) {
1284 pr_err("omap-sham: base driver '%s' "
1285 "could not be loaded.\n", alg_base);
1286 crypto_free_shash(tctx->fallback);
1287 return PTR_ERR(bctx->shash);
1288 }
1289
1290 }
1291
1292 return 0;
1293}
1294
1295static int omap_sham_cra_init(struct crypto_tfm *tfm)
1296{
1297 return omap_sham_cra_init_alg(tfm, NULL);
1298}
1299
1300static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
1301{
1302 return omap_sham_cra_init_alg(tfm, "sha1");
1303}
1304
Mark A. Greerd20fb182012-12-21 10:04:09 -07001305static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
1306{
1307 return omap_sham_cra_init_alg(tfm, "sha224");
1308}
1309
1310static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
1311{
1312 return omap_sham_cra_init_alg(tfm, "sha256");
1313}
1314
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001315static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
1316{
1317 return omap_sham_cra_init_alg(tfm, "md5");
1318}
1319
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301320static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
1321{
1322 return omap_sham_cra_init_alg(tfm, "sha384");
1323}
1324
1325static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
1326{
1327 return omap_sham_cra_init_alg(tfm, "sha512");
1328}
1329
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001330static void omap_sham_cra_exit(struct crypto_tfm *tfm)
1331{
1332 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1333
1334 crypto_free_shash(tctx->fallback);
1335 tctx->fallback = NULL;
1336
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001337 if (tctx->flags & BIT(FLAGS_HMAC)) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001338 struct omap_sham_hmac_ctx *bctx = tctx->base;
1339 crypto_free_shash(bctx->shash);
1340 }
1341}
1342
Tero Kristo99a7fff2016-09-19 18:22:12 +03001343static int omap_sham_export(struct ahash_request *req, void *out)
1344{
1345 return -ENOTSUPP;
1346}
1347
1348static int omap_sham_import(struct ahash_request *req, const void *in)
1349{
1350 return -ENOTSUPP;
1351}
1352
Mark A. Greerd20fb182012-12-21 10:04:09 -07001353static struct ahash_alg algs_sha1_md5[] = {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001354{
1355 .init = omap_sham_init,
1356 .update = omap_sham_update,
1357 .final = omap_sham_final,
1358 .finup = omap_sham_finup,
1359 .digest = omap_sham_digest,
1360 .halg.digestsize = SHA1_DIGEST_SIZE,
1361 .halg.base = {
1362 .cra_name = "sha1",
1363 .cra_driver_name = "omap-sha1",
Bin Liueb354782016-06-30 14:04:11 -05001364 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001365 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001366 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001367 CRYPTO_ALG_ASYNC |
1368 CRYPTO_ALG_NEED_FALLBACK,
1369 .cra_blocksize = SHA1_BLOCK_SIZE,
1370 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1371 .cra_alignmask = 0,
1372 .cra_module = THIS_MODULE,
1373 .cra_init = omap_sham_cra_init,
1374 .cra_exit = omap_sham_cra_exit,
1375 }
1376},
1377{
1378 .init = omap_sham_init,
1379 .update = omap_sham_update,
1380 .final = omap_sham_final,
1381 .finup = omap_sham_finup,
1382 .digest = omap_sham_digest,
1383 .halg.digestsize = MD5_DIGEST_SIZE,
1384 .halg.base = {
1385 .cra_name = "md5",
1386 .cra_driver_name = "omap-md5",
Bin Liueb354782016-06-30 14:04:11 -05001387 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001388 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001389 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001390 CRYPTO_ALG_ASYNC |
1391 CRYPTO_ALG_NEED_FALLBACK,
1392 .cra_blocksize = SHA1_BLOCK_SIZE,
1393 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Dmitry Kasatkin798eed52010-11-19 16:04:26 +02001394 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001395 .cra_module = THIS_MODULE,
1396 .cra_init = omap_sham_cra_init,
1397 .cra_exit = omap_sham_cra_exit,
1398 }
1399},
1400{
1401 .init = omap_sham_init,
1402 .update = omap_sham_update,
1403 .final = omap_sham_final,
1404 .finup = omap_sham_finup,
1405 .digest = omap_sham_digest,
1406 .setkey = omap_sham_setkey,
1407 .halg.digestsize = SHA1_DIGEST_SIZE,
1408 .halg.base = {
1409 .cra_name = "hmac(sha1)",
1410 .cra_driver_name = "omap-hmac-sha1",
Bin Liueb354782016-06-30 14:04:11 -05001411 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001412 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001413 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001414 CRYPTO_ALG_ASYNC |
1415 CRYPTO_ALG_NEED_FALLBACK,
1416 .cra_blocksize = SHA1_BLOCK_SIZE,
1417 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1418 sizeof(struct omap_sham_hmac_ctx),
Dmitry Kasatkin798eed52010-11-19 16:04:26 +02001419 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001420 .cra_module = THIS_MODULE,
1421 .cra_init = omap_sham_cra_sha1_init,
1422 .cra_exit = omap_sham_cra_exit,
1423 }
1424},
1425{
1426 .init = omap_sham_init,
1427 .update = omap_sham_update,
1428 .final = omap_sham_final,
1429 .finup = omap_sham_finup,
1430 .digest = omap_sham_digest,
1431 .setkey = omap_sham_setkey,
1432 .halg.digestsize = MD5_DIGEST_SIZE,
1433 .halg.base = {
1434 .cra_name = "hmac(md5)",
1435 .cra_driver_name = "omap-hmac-md5",
Bin Liueb354782016-06-30 14:04:11 -05001436 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001437 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001438 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001439 CRYPTO_ALG_ASYNC |
1440 CRYPTO_ALG_NEED_FALLBACK,
1441 .cra_blocksize = SHA1_BLOCK_SIZE,
1442 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1443 sizeof(struct omap_sham_hmac_ctx),
Dmitry Kasatkin798eed52010-11-19 16:04:26 +02001444 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001445 .cra_module = THIS_MODULE,
1446 .cra_init = omap_sham_cra_md5_init,
1447 .cra_exit = omap_sham_cra_exit,
1448 }
1449}
1450};
1451
Mark A. Greerd20fb182012-12-21 10:04:09 -07001452/* OMAP4 has some algs in addition to what OMAP2 has */
1453static struct ahash_alg algs_sha224_sha256[] = {
1454{
1455 .init = omap_sham_init,
1456 .update = omap_sham_update,
1457 .final = omap_sham_final,
1458 .finup = omap_sham_finup,
1459 .digest = omap_sham_digest,
1460 .halg.digestsize = SHA224_DIGEST_SIZE,
1461 .halg.base = {
1462 .cra_name = "sha224",
1463 .cra_driver_name = "omap-sha224",
Bin Liueb354782016-06-30 14:04:11 -05001464 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001465 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1466 CRYPTO_ALG_ASYNC |
1467 CRYPTO_ALG_NEED_FALLBACK,
1468 .cra_blocksize = SHA224_BLOCK_SIZE,
1469 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1470 .cra_alignmask = 0,
1471 .cra_module = THIS_MODULE,
1472 .cra_init = omap_sham_cra_init,
1473 .cra_exit = omap_sham_cra_exit,
1474 }
1475},
1476{
1477 .init = omap_sham_init,
1478 .update = omap_sham_update,
1479 .final = omap_sham_final,
1480 .finup = omap_sham_finup,
1481 .digest = omap_sham_digest,
1482 .halg.digestsize = SHA256_DIGEST_SIZE,
1483 .halg.base = {
1484 .cra_name = "sha256",
1485 .cra_driver_name = "omap-sha256",
Bin Liueb354782016-06-30 14:04:11 -05001486 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001487 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1488 CRYPTO_ALG_ASYNC |
1489 CRYPTO_ALG_NEED_FALLBACK,
1490 .cra_blocksize = SHA256_BLOCK_SIZE,
1491 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1492 .cra_alignmask = 0,
1493 .cra_module = THIS_MODULE,
1494 .cra_init = omap_sham_cra_init,
1495 .cra_exit = omap_sham_cra_exit,
1496 }
1497},
1498{
1499 .init = omap_sham_init,
1500 .update = omap_sham_update,
1501 .final = omap_sham_final,
1502 .finup = omap_sham_finup,
1503 .digest = omap_sham_digest,
1504 .setkey = omap_sham_setkey,
1505 .halg.digestsize = SHA224_DIGEST_SIZE,
1506 .halg.base = {
1507 .cra_name = "hmac(sha224)",
1508 .cra_driver_name = "omap-hmac-sha224",
Bin Liueb354782016-06-30 14:04:11 -05001509 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001510 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1511 CRYPTO_ALG_ASYNC |
1512 CRYPTO_ALG_NEED_FALLBACK,
1513 .cra_blocksize = SHA224_BLOCK_SIZE,
1514 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1515 sizeof(struct omap_sham_hmac_ctx),
1516 .cra_alignmask = OMAP_ALIGN_MASK,
1517 .cra_module = THIS_MODULE,
1518 .cra_init = omap_sham_cra_sha224_init,
1519 .cra_exit = omap_sham_cra_exit,
1520 }
1521},
1522{
1523 .init = omap_sham_init,
1524 .update = omap_sham_update,
1525 .final = omap_sham_final,
1526 .finup = omap_sham_finup,
1527 .digest = omap_sham_digest,
1528 .setkey = omap_sham_setkey,
1529 .halg.digestsize = SHA256_DIGEST_SIZE,
1530 .halg.base = {
1531 .cra_name = "hmac(sha256)",
1532 .cra_driver_name = "omap-hmac-sha256",
Bin Liueb354782016-06-30 14:04:11 -05001533 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001534 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1535 CRYPTO_ALG_ASYNC |
1536 CRYPTO_ALG_NEED_FALLBACK,
1537 .cra_blocksize = SHA256_BLOCK_SIZE,
1538 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1539 sizeof(struct omap_sham_hmac_ctx),
1540 .cra_alignmask = OMAP_ALIGN_MASK,
1541 .cra_module = THIS_MODULE,
1542 .cra_init = omap_sham_cra_sha256_init,
1543 .cra_exit = omap_sham_cra_exit,
1544 }
1545},
1546};
1547
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301548static struct ahash_alg algs_sha384_sha512[] = {
1549{
1550 .init = omap_sham_init,
1551 .update = omap_sham_update,
1552 .final = omap_sham_final,
1553 .finup = omap_sham_finup,
1554 .digest = omap_sham_digest,
1555 .halg.digestsize = SHA384_DIGEST_SIZE,
1556 .halg.base = {
1557 .cra_name = "sha384",
1558 .cra_driver_name = "omap-sha384",
Bin Liueb354782016-06-30 14:04:11 -05001559 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301560 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1561 CRYPTO_ALG_ASYNC |
1562 CRYPTO_ALG_NEED_FALLBACK,
1563 .cra_blocksize = SHA384_BLOCK_SIZE,
1564 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1565 .cra_alignmask = 0,
1566 .cra_module = THIS_MODULE,
1567 .cra_init = omap_sham_cra_init,
1568 .cra_exit = omap_sham_cra_exit,
1569 }
1570},
1571{
1572 .init = omap_sham_init,
1573 .update = omap_sham_update,
1574 .final = omap_sham_final,
1575 .finup = omap_sham_finup,
1576 .digest = omap_sham_digest,
1577 .halg.digestsize = SHA512_DIGEST_SIZE,
1578 .halg.base = {
1579 .cra_name = "sha512",
1580 .cra_driver_name = "omap-sha512",
Bin Liueb354782016-06-30 14:04:11 -05001581 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301582 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1583 CRYPTO_ALG_ASYNC |
1584 CRYPTO_ALG_NEED_FALLBACK,
1585 .cra_blocksize = SHA512_BLOCK_SIZE,
1586 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1587 .cra_alignmask = 0,
1588 .cra_module = THIS_MODULE,
1589 .cra_init = omap_sham_cra_init,
1590 .cra_exit = omap_sham_cra_exit,
1591 }
1592},
1593{
1594 .init = omap_sham_init,
1595 .update = omap_sham_update,
1596 .final = omap_sham_final,
1597 .finup = omap_sham_finup,
1598 .digest = omap_sham_digest,
1599 .setkey = omap_sham_setkey,
1600 .halg.digestsize = SHA384_DIGEST_SIZE,
1601 .halg.base = {
1602 .cra_name = "hmac(sha384)",
1603 .cra_driver_name = "omap-hmac-sha384",
Bin Liueb354782016-06-30 14:04:11 -05001604 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301605 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1606 CRYPTO_ALG_ASYNC |
1607 CRYPTO_ALG_NEED_FALLBACK,
1608 .cra_blocksize = SHA384_BLOCK_SIZE,
1609 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1610 sizeof(struct omap_sham_hmac_ctx),
1611 .cra_alignmask = OMAP_ALIGN_MASK,
1612 .cra_module = THIS_MODULE,
1613 .cra_init = omap_sham_cra_sha384_init,
1614 .cra_exit = omap_sham_cra_exit,
1615 }
1616},
1617{
1618 .init = omap_sham_init,
1619 .update = omap_sham_update,
1620 .final = omap_sham_final,
1621 .finup = omap_sham_finup,
1622 .digest = omap_sham_digest,
1623 .setkey = omap_sham_setkey,
1624 .halg.digestsize = SHA512_DIGEST_SIZE,
1625 .halg.base = {
1626 .cra_name = "hmac(sha512)",
1627 .cra_driver_name = "omap-hmac-sha512",
Bin Liueb354782016-06-30 14:04:11 -05001628 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301629 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1630 CRYPTO_ALG_ASYNC |
1631 CRYPTO_ALG_NEED_FALLBACK,
1632 .cra_blocksize = SHA512_BLOCK_SIZE,
1633 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1634 sizeof(struct omap_sham_hmac_ctx),
1635 .cra_alignmask = OMAP_ALIGN_MASK,
1636 .cra_module = THIS_MODULE,
1637 .cra_init = omap_sham_cra_sha512_init,
1638 .cra_exit = omap_sham_cra_exit,
1639 }
1640},
1641};
1642
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001643static void omap_sham_done_task(unsigned long data)
1644{
1645 struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001646 int err = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001647
Dmitry Kasatkin6cb3ffe2011-06-02 21:10:09 +03001648 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1649 omap_sham_handle_queue(dd, NULL);
1650 return;
1651 }
1652
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001653 if (test_bit(FLAGS_CPU, &dd->flags)) {
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301654 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
1655 /* hash or semi-hash ready */
1656 err = omap_sham_update_cpu(dd);
1657 if (err != -EINPROGRESS)
1658 goto finish;
1659 }
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001660 } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
1661 if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
1662 omap_sham_update_dma_stop(dd);
1663 if (dd->err) {
1664 err = dd->err;
1665 goto finish;
1666 }
1667 }
1668 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
1669 /* hash or semi-hash ready */
1670 clear_bit(FLAGS_DMA_READY, &dd->flags);
Dmitry Kasatkin887c8832010-11-19 16:04:29 +02001671 err = omap_sham_update_dma_start(dd);
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001672 if (err != -EINPROGRESS)
1673 goto finish;
1674 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001675 }
1676
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001677 return;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001678
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001679finish:
1680 dev_dbg(dd->dev, "update done: err: %d\n", err);
1681 /* finish curent request */
1682 omap_sham_finish_req(dd->req, err);
Tero Kristo4e7813a2016-08-04 13:28:36 +03001683
1684 /* If we are not busy, process next req */
1685 if (!test_bit(FLAGS_BUSY, &dd->flags))
1686 omap_sham_handle_queue(dd, NULL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001687}
1688
Mark A. Greer0d373d62012-12-21 10:04:08 -07001689static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
1690{
1691 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1692 dev_warn(dd->dev, "Interrupt when no active requests.\n");
1693 } else {
1694 set_bit(FLAGS_OUTPUT_READY, &dd->flags);
1695 tasklet_schedule(&dd->done_task);
1696 }
1697
1698 return IRQ_HANDLED;
1699}
1700
1701static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001702{
1703 struct omap_sham_dev *dd = dev_id;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001704
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +03001705 if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001706 /* final -> allow device to go to power-saving mode */
1707 omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
1708
1709 omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
1710 SHA_REG_CTRL_OUTPUT_READY);
1711 omap_sham_read(dd, SHA_REG_CTRL);
1712
Mark A. Greer0d373d62012-12-21 10:04:08 -07001713 return omap_sham_irq_common(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001714}
1715
Mark A. Greer0d373d62012-12-21 10:04:08 -07001716static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001717{
Mark A. Greer0d373d62012-12-21 10:04:08 -07001718 struct omap_sham_dev *dd = dev_id;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001719
Mark A. Greer0d373d62012-12-21 10:04:08 -07001720 omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001721
Mark A. Greer0d373d62012-12-21 10:04:08 -07001722 return omap_sham_irq_common(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001723}
1724
Mark A. Greerd20fb182012-12-21 10:04:09 -07001725static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
1726 {
1727 .algs_list = algs_sha1_md5,
1728 .size = ARRAY_SIZE(algs_sha1_md5),
1729 },
1730};
1731
Mark A. Greer0d373d62012-12-21 10:04:08 -07001732static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
Mark A. Greerd20fb182012-12-21 10:04:09 -07001733 .algs_info = omap_sham_algs_info_omap2,
1734 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
Mark A. Greer0d373d62012-12-21 10:04:08 -07001735 .flags = BIT(FLAGS_BE32_SHA1),
1736 .digest_size = SHA1_DIGEST_SIZE,
1737 .copy_hash = omap_sham_copy_hash_omap2,
1738 .write_ctrl = omap_sham_write_ctrl_omap2,
1739 .trigger = omap_sham_trigger_omap2,
1740 .poll_irq = omap_sham_poll_irq_omap2,
1741 .intr_hdlr = omap_sham_irq_omap2,
1742 .idigest_ofs = 0x00,
1743 .din_ofs = 0x1c,
1744 .digcnt_ofs = 0x14,
1745 .rev_ofs = 0x5c,
1746 .mask_ofs = 0x60,
1747 .sysstatus_ofs = 0x64,
1748 .major_mask = 0xf0,
1749 .major_shift = 4,
1750 .minor_mask = 0x0f,
1751 .minor_shift = 0,
1752};
1753
Mark A. Greer03feec92012-12-21 10:04:06 -07001754#ifdef CONFIG_OF
Mark A. Greerd20fb182012-12-21 10:04:09 -07001755static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
1756 {
1757 .algs_list = algs_sha1_md5,
1758 .size = ARRAY_SIZE(algs_sha1_md5),
1759 },
1760 {
1761 .algs_list = algs_sha224_sha256,
1762 .size = ARRAY_SIZE(algs_sha224_sha256),
1763 },
1764};
1765
Mark A. Greer0d373d62012-12-21 10:04:08 -07001766static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
Mark A. Greerd20fb182012-12-21 10:04:09 -07001767 .algs_info = omap_sham_algs_info_omap4,
1768 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
Mark A. Greer0d373d62012-12-21 10:04:08 -07001769 .flags = BIT(FLAGS_AUTO_XOR),
1770 .digest_size = SHA256_DIGEST_SIZE,
1771 .copy_hash = omap_sham_copy_hash_omap4,
1772 .write_ctrl = omap_sham_write_ctrl_omap4,
1773 .trigger = omap_sham_trigger_omap4,
1774 .poll_irq = omap_sham_poll_irq_omap4,
1775 .intr_hdlr = omap_sham_irq_omap4,
1776 .idigest_ofs = 0x020,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301777 .odigest_ofs = 0x0,
Mark A. Greer0d373d62012-12-21 10:04:08 -07001778 .din_ofs = 0x080,
1779 .digcnt_ofs = 0x040,
1780 .rev_ofs = 0x100,
1781 .mask_ofs = 0x110,
1782 .sysstatus_ofs = 0x114,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301783 .mode_ofs = 0x44,
1784 .length_ofs = 0x48,
Mark A. Greer0d373d62012-12-21 10:04:08 -07001785 .major_mask = 0x0700,
1786 .major_shift = 8,
1787 .minor_mask = 0x003f,
1788 .minor_shift = 0,
1789};
1790
Lokesh Vutla7d7c7042013-07-26 12:29:15 +05301791static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
1792 {
1793 .algs_list = algs_sha1_md5,
1794 .size = ARRAY_SIZE(algs_sha1_md5),
1795 },
1796 {
1797 .algs_list = algs_sha224_sha256,
1798 .size = ARRAY_SIZE(algs_sha224_sha256),
1799 },
1800 {
1801 .algs_list = algs_sha384_sha512,
1802 .size = ARRAY_SIZE(algs_sha384_sha512),
1803 },
1804};
1805
1806static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
1807 .algs_info = omap_sham_algs_info_omap5,
1808 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
1809 .flags = BIT(FLAGS_AUTO_XOR),
1810 .digest_size = SHA512_DIGEST_SIZE,
1811 .copy_hash = omap_sham_copy_hash_omap4,
1812 .write_ctrl = omap_sham_write_ctrl_omap4,
1813 .trigger = omap_sham_trigger_omap4,
1814 .poll_irq = omap_sham_poll_irq_omap4,
1815 .intr_hdlr = omap_sham_irq_omap4,
1816 .idigest_ofs = 0x240,
1817 .odigest_ofs = 0x200,
1818 .din_ofs = 0x080,
1819 .digcnt_ofs = 0x280,
1820 .rev_ofs = 0x100,
1821 .mask_ofs = 0x110,
1822 .sysstatus_ofs = 0x114,
1823 .mode_ofs = 0x284,
1824 .length_ofs = 0x288,
1825 .major_mask = 0x0700,
1826 .major_shift = 8,
1827 .minor_mask = 0x003f,
1828 .minor_shift = 0,
1829};
1830
Mark A. Greer03feec92012-12-21 10:04:06 -07001831static const struct of_device_id omap_sham_of_match[] = {
1832 {
1833 .compatible = "ti,omap2-sham",
Mark A. Greer0d373d62012-12-21 10:04:08 -07001834 .data = &omap_sham_pdata_omap2,
1835 },
1836 {
Pali Roháreddca852015-02-26 14:49:53 +01001837 .compatible = "ti,omap3-sham",
1838 .data = &omap_sham_pdata_omap2,
1839 },
1840 {
Mark A. Greer0d373d62012-12-21 10:04:08 -07001841 .compatible = "ti,omap4-sham",
1842 .data = &omap_sham_pdata_omap4,
Mark A. Greer03feec92012-12-21 10:04:06 -07001843 },
Lokesh Vutla7d7c7042013-07-26 12:29:15 +05301844 {
1845 .compatible = "ti,omap5-sham",
1846 .data = &omap_sham_pdata_omap5,
1847 },
Mark A. Greer03feec92012-12-21 10:04:06 -07001848 {},
1849};
1850MODULE_DEVICE_TABLE(of, omap_sham_of_match);
1851
1852static int omap_sham_get_res_of(struct omap_sham_dev *dd,
1853 struct device *dev, struct resource *res)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001854{
Mark A. Greer03feec92012-12-21 10:04:06 -07001855 struct device_node *node = dev->of_node;
1856 const struct of_device_id *match;
1857 int err = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001858
Mark A. Greer03feec92012-12-21 10:04:06 -07001859 match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
1860 if (!match) {
1861 dev_err(dev, "no compatible OF match\n");
1862 err = -EINVAL;
1863 goto err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001864 }
Samu Onkalo584db6a2010-09-03 19:20:19 +08001865
Mark A. Greer03feec92012-12-21 10:04:06 -07001866 err = of_address_to_resource(node, 0, res);
1867 if (err < 0) {
1868 dev_err(dev, "can't translate OF node address\n");
1869 err = -EINVAL;
1870 goto err;
1871 }
1872
Thierry Redingf7578492013-09-18 15:24:44 +02001873 dd->irq = irq_of_parse_and_map(node, 0);
Mark A. Greer03feec92012-12-21 10:04:06 -07001874 if (!dd->irq) {
1875 dev_err(dev, "can't translate OF irq value\n");
1876 err = -EINVAL;
1877 goto err;
1878 }
1879
Mark A. Greer0d373d62012-12-21 10:04:08 -07001880 dd->pdata = match->data;
Mark A. Greer03feec92012-12-21 10:04:06 -07001881
1882err:
1883 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001884}
Mark A. Greer03feec92012-12-21 10:04:06 -07001885#else
Mark A. Greerc3c3b322013-01-15 13:53:02 -07001886static const struct of_device_id omap_sham_of_match[] = {
1887 {},
1888};
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001889
Mark A. Greerc3c3b322013-01-15 13:53:02 -07001890static int omap_sham_get_res_of(struct omap_sham_dev *dd,
Mark A. Greer03feec92012-12-21 10:04:06 -07001891 struct device *dev, struct resource *res)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001892{
Mark A. Greer03feec92012-12-21 10:04:06 -07001893 return -EINVAL;
1894}
1895#endif
1896
1897static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
1898 struct platform_device *pdev, struct resource *res)
1899{
1900 struct device *dev = &pdev->dev;
1901 struct resource *r;
1902 int err = 0;
1903
1904 /* Get the base address */
1905 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1906 if (!r) {
1907 dev_err(dev, "no MEM resource info\n");
1908 err = -ENODEV;
1909 goto err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001910 }
Mark A. Greer03feec92012-12-21 10:04:06 -07001911 memcpy(res, r, sizeof(*res));
1912
1913 /* Get the IRQ */
1914 dd->irq = platform_get_irq(pdev, 0);
1915 if (dd->irq < 0) {
1916 dev_err(dev, "no IRQ resource info\n");
1917 err = dd->irq;
1918 goto err;
1919 }
1920
Mark A. Greer0d373d62012-12-21 10:04:08 -07001921 /* Only OMAP2/3 can be non-DT */
1922 dd->pdata = &omap_sham_pdata_omap2;
1923
Mark A. Greer03feec92012-12-21 10:04:06 -07001924err:
1925 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001926}
1927
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08001928static int omap_sham_probe(struct platform_device *pdev)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001929{
1930 struct omap_sham_dev *dd;
1931 struct device *dev = &pdev->dev;
Mark A. Greer03feec92012-12-21 10:04:06 -07001932 struct resource res;
Mark A. Greerdfd061d2012-12-21 10:04:04 -07001933 dma_cap_mask_t mask;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001934 int err, i, j;
Mark A. Greer0d373d62012-12-21 10:04:08 -07001935 u32 rev;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001936
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05301937 dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001938 if (dd == NULL) {
1939 dev_err(dev, "unable to alloc data struct.\n");
1940 err = -ENOMEM;
1941 goto data_err;
1942 }
1943 dd->dev = dev;
1944 platform_set_drvdata(pdev, dd);
1945
1946 INIT_LIST_HEAD(&dd->list);
1947 spin_lock_init(&dd->lock);
1948 tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001949 crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
1950
Mark A. Greer03feec92012-12-21 10:04:06 -07001951 err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
1952 omap_sham_get_res_pdev(dd, pdev, &res);
1953 if (err)
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05301954 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001955
Laurent Navet30862282013-05-02 14:00:38 +02001956 dd->io_base = devm_ioremap_resource(dev, &res);
1957 if (IS_ERR(dd->io_base)) {
1958 err = PTR_ERR(dd->io_base);
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05301959 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001960 }
Mark A. Greer03feec92012-12-21 10:04:06 -07001961 dd->phys_base = res.start;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001962
Lokesh Vutla0de9c382013-07-26 12:29:16 +05301963 err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
1964 IRQF_TRIGGER_NONE, dev_name(dev), dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001965 if (err) {
Lokesh Vutla0de9c382013-07-26 12:29:16 +05301966 dev_err(dev, "unable to request irq %d, err = %d\n",
1967 dd->irq, err);
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05301968 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001969 }
1970
Mark A. Greerdfd061d2012-12-21 10:04:04 -07001971 dma_cap_zero(mask);
1972 dma_cap_set(DMA_SLAVE, mask);
1973
Peter Ujfalusidbe24622016-04-29 16:03:41 +03001974 dd->dma_lch = dma_request_chan(dev, "rx");
1975 if (IS_ERR(dd->dma_lch)) {
1976 err = PTR_ERR(dd->dma_lch);
1977 if (err == -EPROBE_DEFER)
1978 goto data_err;
1979
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301980 dd->polling_mode = 1;
1981 dev_dbg(dev, "using polling mode instead of dma\n");
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001982 }
1983
Mark A. Greer0d373d62012-12-21 10:04:08 -07001984 dd->flags |= dd->pdata->flags;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001985
Tero Kristoe93f7672016-06-22 16:23:34 +03001986 pm_runtime_use_autosuspend(dev);
1987 pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
1988
Mark A. Greerb359f032012-12-21 10:04:02 -07001989 pm_runtime_enable(dev);
Vutla, Lokeshb0a3d892015-03-31 09:52:24 +05301990 pm_runtime_irq_safe(dev);
Pali Rohár604c3102015-03-08 11:01:01 +01001991
1992 err = pm_runtime_get_sync(dev);
1993 if (err < 0) {
1994 dev_err(dev, "failed to get sync: %d\n", err);
1995 goto err_pm;
1996 }
1997
Mark A. Greer0d373d62012-12-21 10:04:08 -07001998 rev = omap_sham_read(dd, SHA_REG_REV(dd));
1999 pm_runtime_put_sync(&pdev->dev);
Mark A. Greerb359f032012-12-21 10:04:02 -07002000
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002001 dev_info(dev, "hw accel on OMAP rev %u.%u\n",
Mark A. Greer0d373d62012-12-21 10:04:08 -07002002 (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
2003 (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002004
2005 spin_lock(&sham.lock);
2006 list_add_tail(&dd->list, &sham.dev_list);
2007 spin_unlock(&sham.lock);
2008
Mark A. Greerd20fb182012-12-21 10:04:09 -07002009 for (i = 0; i < dd->pdata->algs_info_size; i++) {
2010 for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
Tero Kristo99a7fff2016-09-19 18:22:12 +03002011 struct ahash_alg *alg;
2012
2013 alg = &dd->pdata->algs_info[i].algs_list[j];
2014 alg->export = omap_sham_export;
2015 alg->import = omap_sham_import;
2016 alg->halg.statesize = sizeof(struct omap_sham_reqctx);
2017 err = crypto_register_ahash(alg);
Mark A. Greerd20fb182012-12-21 10:04:09 -07002018 if (err)
2019 goto err_algs;
2020
2021 dd->pdata->algs_info[i].registered++;
2022 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002023 }
2024
2025 return 0;
2026
2027err_algs:
Mark A. Greerd20fb182012-12-21 10:04:09 -07002028 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2029 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2030 crypto_unregister_ahash(
2031 &dd->pdata->algs_info[i].algs_list[j]);
Pali Rohár604c3102015-03-08 11:01:01 +01002032err_pm:
Mark A. Greerb359f032012-12-21 10:04:02 -07002033 pm_runtime_disable(dev);
Dan Carpenterd462e322016-05-18 13:39:05 +03002034 if (!dd->polling_mode)
Mark A. Greerf13ab862013-11-12 13:12:27 -07002035 dma_release_channel(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002036data_err:
2037 dev_err(dev, "initialization failed.\n");
2038
2039 return err;
2040}
2041
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08002042static int omap_sham_remove(struct platform_device *pdev)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002043{
2044 static struct omap_sham_dev *dd;
Mark A. Greerd20fb182012-12-21 10:04:09 -07002045 int i, j;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002046
2047 dd = platform_get_drvdata(pdev);
2048 if (!dd)
2049 return -ENODEV;
2050 spin_lock(&sham.lock);
2051 list_del(&dd->list);
2052 spin_unlock(&sham.lock);
Mark A. Greerd20fb182012-12-21 10:04:09 -07002053 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2054 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2055 crypto_unregister_ahash(
2056 &dd->pdata->algs_info[i].algs_list[j]);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002057 tasklet_kill(&dd->done_task);
Mark A. Greerb359f032012-12-21 10:04:02 -07002058 pm_runtime_disable(&pdev->dev);
Mark A. Greerf13ab862013-11-12 13:12:27 -07002059
Peter Ujfalusidbe24622016-04-29 16:03:41 +03002060 if (!dd->polling_mode)
Mark A. Greerf13ab862013-11-12 13:12:27 -07002061 dma_release_channel(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002062
2063 return 0;
2064}
2065
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002066#ifdef CONFIG_PM_SLEEP
2067static int omap_sham_suspend(struct device *dev)
2068{
2069 pm_runtime_put_sync(dev);
2070 return 0;
2071}
2072
2073static int omap_sham_resume(struct device *dev)
2074{
Pali Rohár604c3102015-03-08 11:01:01 +01002075 int err = pm_runtime_get_sync(dev);
2076 if (err < 0) {
2077 dev_err(dev, "failed to get sync: %d\n", err);
2078 return err;
2079 }
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002080 return 0;
2081}
2082#endif
2083
Jingoo Hanae12fe22014-02-27 20:33:32 +09002084static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002085
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002086static struct platform_driver omap_sham_driver = {
2087 .probe = omap_sham_probe,
2088 .remove = omap_sham_remove,
2089 .driver = {
2090 .name = "omap-sham",
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002091 .pm = &omap_sham_pm_ops,
Mark A. Greer03feec92012-12-21 10:04:06 -07002092 .of_match_table = omap_sham_of_match,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002093 },
2094};
2095
Sachin Kamat02613702013-03-04 15:09:43 +05302096module_platform_driver(omap_sham_driver);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002097
2098MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
2099MODULE_LICENSE("GPL v2");
2100MODULE_AUTHOR("Dmitry Kasatkin");
Joni Lapilainen718249d2013-10-26 23:00:41 +02002101MODULE_ALIAS("platform:omap-sham");