blob: 2ca8353aa9ad2706d3f31da2772d7ddf1f53cefd [file] [log] [blame]
Michael Bueschef1a6282008-08-27 18:53:02 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11a PHY driver
5
6 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
7 Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
8 Copyright (c) 2005-2008 Michael Buesch <mb@bu3sch.de>
9 Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
10 Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
11
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
16
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with this program; see the file COPYING. If not, write to
24 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
25 Boston, MA 02110-1301, USA.
26
27*/
28
29#include "b43.h"
30#include "phy_a.h"
31#include "phy_common.h"
32#include "wa.h"
33#include "tables.h"
34#include "main.h"
35
36
37/* Get the freq, as it has to be written to the device. */
38static inline u16 channel2freq_a(u8 channel)
39{
40 B43_WARN_ON(channel > 200);
41
42 return (5000 + 5 * channel);
43}
44
45static inline u16 freq_r3A_value(u16 frequency)
46{
47 u16 value;
48
49 if (frequency < 5091)
50 value = 0x0040;
51 else if (frequency < 5321)
52 value = 0x0000;
53 else if (frequency < 5806)
54 value = 0x0080;
55 else
56 value = 0x0040;
57
58 return value;
59}
60
Michael Buesch99c4a782008-08-30 02:09:08 +020061#if 0
62/* This function converts a TSSI value to dBm in Q5.2 */
63static s8 b43_aphy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
64{
65 struct b43_phy *phy = &dev->phy;
66 struct b43_phy_a *aphy = phy->a;
67 s8 dbm = 0;
68 s32 tmp;
69
70 tmp = (aphy->tgt_idle_tssi - aphy->cur_idle_tssi + tssi);
71 tmp += 0x80;
72 tmp = clamp_val(tmp, 0x00, 0xFF);
73 dbm = aphy->tssi2dbm[tmp];
74 //TODO: There's a FIXME on the specs
75
76 return dbm;
77}
78#endif
79
Michael Bueschef1a6282008-08-27 18:53:02 +020080void b43_radio_set_tx_iq(struct b43_wldev *dev)
81{
82 static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
83 static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
84 u16 tmp = b43_radio_read16(dev, 0x001E);
85 int i, j;
86
87 for (i = 0; i < 5; i++) {
88 for (j = 0; j < 5; j++) {
89 if (tmp == (data_high[i] << 4 | data_low[j])) {
90 b43_phy_write(dev, 0x0069,
91 (i - j) << 8 | 0x00C0);
92 return;
93 }
94 }
95 }
96}
97
98static void aphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
99{
100 u16 freq, r8, tmp;
101
102 freq = channel2freq_a(channel);
103
104 r8 = b43_radio_read16(dev, 0x0008);
105 b43_write16(dev, 0x03F0, freq);
106 b43_radio_write16(dev, 0x0008, r8);
107
108 //TODO: write max channel TX power? to Radio 0x2D
109 tmp = b43_radio_read16(dev, 0x002E);
110 tmp &= 0x0080;
111 //TODO: OR tmp with the Power out estimation for this channel?
112 b43_radio_write16(dev, 0x002E, tmp);
113
114 if (freq >= 4920 && freq <= 5500) {
115 /*
116 * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
117 * = (freq * 0.025862069
118 */
119 r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
120 }
121 b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
122 b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
123 b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
124 b43_radio_write16(dev, 0x0022, (b43_radio_read16(dev, 0x0022)
125 & 0x000F) | (r8 << 4));
126 b43_radio_write16(dev, 0x002A, (r8 << 4));
127 b43_radio_write16(dev, 0x002B, (r8 << 4));
128 b43_radio_write16(dev, 0x0008, (b43_radio_read16(dev, 0x0008)
129 & 0x00F0) | (r8 << 4));
130 b43_radio_write16(dev, 0x0029, (b43_radio_read16(dev, 0x0029)
131 & 0xFF0F) | 0x00B0);
132 b43_radio_write16(dev, 0x0035, 0x00AA);
133 b43_radio_write16(dev, 0x0036, 0x0085);
134 b43_radio_write16(dev, 0x003A, (b43_radio_read16(dev, 0x003A)
135 & 0xFF20) |
136 freq_r3A_value(freq));
137 b43_radio_write16(dev, 0x003D,
138 b43_radio_read16(dev, 0x003D) & 0x00FF);
139 b43_radio_write16(dev, 0x0081, (b43_radio_read16(dev, 0x0081)
140 & 0xFF7F) | 0x0080);
141 b43_radio_write16(dev, 0x0035,
142 b43_radio_read16(dev, 0x0035) & 0xFFEF);
143 b43_radio_write16(dev, 0x0035, (b43_radio_read16(dev, 0x0035)
144 & 0xFFEF) | 0x0010);
145 b43_radio_set_tx_iq(dev);
146 //TODO: TSSI2dbm workaround
147//FIXME b43_phy_xmitpower(dev);
148}
149
150void b43_radio_init2060(struct b43_wldev *dev)
151{
152 b43_radio_write16(dev, 0x0004, 0x00C0);
153 b43_radio_write16(dev, 0x0005, 0x0008);
154 b43_radio_write16(dev, 0x0009, 0x0040);
155 b43_radio_write16(dev, 0x0005, 0x00AA);
156 b43_radio_write16(dev, 0x0032, 0x008F);
157 b43_radio_write16(dev, 0x0006, 0x008F);
158 b43_radio_write16(dev, 0x0034, 0x008F);
159 b43_radio_write16(dev, 0x002C, 0x0007);
160 b43_radio_write16(dev, 0x0082, 0x0080);
161 b43_radio_write16(dev, 0x0080, 0x0000);
162 b43_radio_write16(dev, 0x003F, 0x00DA);
163 b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
164 b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0010);
165 b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
166 b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
167 msleep(1); /* delay 400usec */
168
169 b43_radio_write16(dev, 0x0081,
170 (b43_radio_read16(dev, 0x0081) & ~0x0020) | 0x0010);
171 msleep(1); /* delay 400usec */
172
173 b43_radio_write16(dev, 0x0005,
174 (b43_radio_read16(dev, 0x0005) & ~0x0008) | 0x0008);
175 b43_radio_write16(dev, 0x0085, b43_radio_read16(dev, 0x0085) & ~0x0010);
176 b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
177 b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0040);
178 b43_radio_write16(dev, 0x0081,
179 (b43_radio_read16(dev, 0x0081) & ~0x0040) | 0x0040);
180 b43_radio_write16(dev, 0x0005,
181 (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
182 b43_phy_write(dev, 0x0063, 0xDDC6);
183 b43_phy_write(dev, 0x0069, 0x07BE);
184 b43_phy_write(dev, 0x006A, 0x0000);
185
186 aphy_channel_switch(dev, dev->phy.ops->get_default_chan(dev));
187
188 msleep(1);
189}
190
191static void b43_phy_rssiagc(struct b43_wldev *dev, u8 enable)
192{
193 int i;
194
195 if (dev->phy.rev < 3) {
196 if (enable)
197 for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
198 b43_ofdmtab_write16(dev,
199 B43_OFDMTAB_LNAHPFGAIN1, i, 0xFFF8);
200 b43_ofdmtab_write16(dev,
201 B43_OFDMTAB_WRSSI, i, 0xFFF8);
202 }
203 else
204 for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
205 b43_ofdmtab_write16(dev,
206 B43_OFDMTAB_LNAHPFGAIN1, i, b43_tab_rssiagc1[i]);
207 b43_ofdmtab_write16(dev,
208 B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc1[i]);
209 }
210 } else {
211 if (enable)
212 for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++)
213 b43_ofdmtab_write16(dev,
214 B43_OFDMTAB_WRSSI, i, 0x0820);
215 else
216 for (i = 0; i < B43_TAB_RSSIAGC2_SIZE; i++)
217 b43_ofdmtab_write16(dev,
218 B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc2[i]);
219 }
220}
221
222static void b43_phy_ww(struct b43_wldev *dev)
223{
224 u16 b, curr_s, best_s = 0xFFFF;
225 int i;
226
227 b43_phy_write(dev, B43_PHY_CRS0,
228 b43_phy_read(dev, B43_PHY_CRS0) & ~B43_PHY_CRS0_EN);
229 b43_phy_write(dev, B43_PHY_OFDM(0x1B),
230 b43_phy_read(dev, B43_PHY_OFDM(0x1B)) | 0x1000);
231 b43_phy_write(dev, B43_PHY_OFDM(0x82),
232 (b43_phy_read(dev, B43_PHY_OFDM(0x82)) & 0xF0FF) | 0x0300);
233 b43_radio_write16(dev, 0x0009,
234 b43_radio_read16(dev, 0x0009) | 0x0080);
235 b43_radio_write16(dev, 0x0012,
236 (b43_radio_read16(dev, 0x0012) & 0xFFFC) | 0x0002);
237 b43_wa_initgains(dev);
238 b43_phy_write(dev, B43_PHY_OFDM(0xBA), 0x3ED5);
239 b = b43_phy_read(dev, B43_PHY_PWRDOWN);
240 b43_phy_write(dev, B43_PHY_PWRDOWN, (b & 0xFFF8) | 0x0005);
241 b43_radio_write16(dev, 0x0004,
242 b43_radio_read16(dev, 0x0004) | 0x0004);
243 for (i = 0x10; i <= 0x20; i++) {
244 b43_radio_write16(dev, 0x0013, i);
245 curr_s = b43_phy_read(dev, B43_PHY_OTABLEQ) & 0x00FF;
246 if (!curr_s) {
247 best_s = 0x0000;
248 break;
249 } else if (curr_s >= 0x0080)
250 curr_s = 0x0100 - curr_s;
251 if (curr_s < best_s)
252 best_s = curr_s;
253 }
254 b43_phy_write(dev, B43_PHY_PWRDOWN, b);
255 b43_radio_write16(dev, 0x0004,
256 b43_radio_read16(dev, 0x0004) & 0xFFFB);
257 b43_radio_write16(dev, 0x0013, best_s);
258 b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1_R1, 0, 0xFFEC);
259 b43_phy_write(dev, B43_PHY_OFDM(0xB7), 0x1E80);
260 b43_phy_write(dev, B43_PHY_OFDM(0xB6), 0x1C00);
261 b43_phy_write(dev, B43_PHY_OFDM(0xB5), 0x0EC0);
262 b43_phy_write(dev, B43_PHY_OFDM(0xB2), 0x00C0);
263 b43_phy_write(dev, B43_PHY_OFDM(0xB9), 0x1FFF);
264 b43_phy_write(dev, B43_PHY_OFDM(0xBB),
265 (b43_phy_read(dev, B43_PHY_OFDM(0xBB)) & 0xF000) | 0x0053);
266 b43_phy_write(dev, B43_PHY_OFDM61,
267 (b43_phy_read(dev, B43_PHY_OFDM61) & 0xFE1F) | 0x0120);
268 b43_phy_write(dev, B43_PHY_OFDM(0x13),
269 (b43_phy_read(dev, B43_PHY_OFDM(0x13)) & 0x0FFF) | 0x3000);
270 b43_phy_write(dev, B43_PHY_OFDM(0x14),
271 (b43_phy_read(dev, B43_PHY_OFDM(0x14)) & 0x0FFF) | 0x3000);
272 b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 6, 0x0017);
273 for (i = 0; i < 6; i++)
274 b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, i, 0x000F);
275 b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0D, 0x000E);
276 b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0E, 0x0011);
277 b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0F, 0x0013);
278 b43_phy_write(dev, B43_PHY_OFDM(0x33), 0x5030);
279 b43_phy_write(dev, B43_PHY_CRS0,
280 b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
281}
282
283static void hardware_pctl_init_aphy(struct b43_wldev *dev)
284{
285 //TODO
286}
287
288void b43_phy_inita(struct b43_wldev *dev)
289{
290 struct ssb_bus *bus = dev->dev->bus;
291 struct b43_phy *phy = &dev->phy;
292
293 /* This lowlevel A-PHY init is also called from G-PHY init.
294 * So we must not access phy->a, if called from G-PHY code.
295 */
296 B43_WARN_ON((phy->type != B43_PHYTYPE_A) &&
297 (phy->type != B43_PHYTYPE_G));
298
299 might_sleep();
300
301 if (phy->rev >= 6) {
302 if (phy->type == B43_PHYTYPE_A)
303 b43_phy_write(dev, B43_PHY_OFDM(0x1B),
304 b43_phy_read(dev, B43_PHY_OFDM(0x1B)) & ~0x1000);
305 if (b43_phy_read(dev, B43_PHY_ENCORE) & B43_PHY_ENCORE_EN)
306 b43_phy_write(dev, B43_PHY_ENCORE,
307 b43_phy_read(dev, B43_PHY_ENCORE) | 0x0010);
308 else
309 b43_phy_write(dev, B43_PHY_ENCORE,
310 b43_phy_read(dev, B43_PHY_ENCORE) & ~0x1010);
311 }
312
313 b43_wa_all(dev);
314
315 if (phy->type == B43_PHYTYPE_A) {
316 if (phy->gmode && (phy->rev < 3))
317 b43_phy_write(dev, 0x0034,
318 b43_phy_read(dev, 0x0034) | 0x0001);
319 b43_phy_rssiagc(dev, 0);
320
321 b43_phy_write(dev, B43_PHY_CRS0,
322 b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
323
324 b43_radio_init2060(dev);
325
326 if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
327 ((bus->boardinfo.type == SSB_BOARD_BU4306) ||
328 (bus->boardinfo.type == SSB_BOARD_BU4309))) {
329 ; //TODO: A PHY LO
330 }
331
332 if (phy->rev >= 3)
333 b43_phy_ww(dev);
334
335 hardware_pctl_init_aphy(dev);
336
337 //TODO: radar detection
338 }
339
340 if ((phy->type == B43_PHYTYPE_G) &&
341 (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)) {
342 b43_phy_write(dev, B43_PHY_OFDM(0x6E),
343 (b43_phy_read(dev, B43_PHY_OFDM(0x6E))
344 & 0xE000) | 0x3CF);
345 }
346}
347
Michael Buesch99c4a782008-08-30 02:09:08 +0200348/* Initialise the TSSI->dBm lookup table */
349static int b43_aphy_init_tssi2dbm_table(struct b43_wldev *dev)
350{
351 struct b43_phy *phy = &dev->phy;
352 struct b43_phy_a *aphy = phy->a;
353 s16 pab0, pab1, pab2;
354
355 pab0 = (s16) (dev->dev->bus->sprom.pa1b0);
356 pab1 = (s16) (dev->dev->bus->sprom.pa1b1);
357 pab2 = (s16) (dev->dev->bus->sprom.pa1b2);
358
359 if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
360 pab0 != -1 && pab1 != -1 && pab2 != -1) {
361 /* The pabX values are set in SPROM. Use them. */
362 if ((s8) dev->dev->bus->sprom.itssi_a != 0 &&
363 (s8) dev->dev->bus->sprom.itssi_a != -1)
364 aphy->tgt_idle_tssi =
365 (s8) (dev->dev->bus->sprom.itssi_a);
366 else
367 aphy->tgt_idle_tssi = 62;
368 aphy->tssi2dbm = b43_generate_dyn_tssi2dbm_tab(dev, pab0,
369 pab1, pab2);
370 if (!aphy->tssi2dbm)
371 return -ENOMEM;
372 } else {
373 /* pabX values not set in SPROM,
374 * but APHY needs a generated table. */
375 aphy->tssi2dbm = NULL;
376 b43err(dev->wl, "Could not generate tssi2dBm "
377 "table (wrong SPROM info)!\n");
378 return -ENODEV;
379 }
380
381 return 0;
382}
383
Michael Bueschef1a6282008-08-27 18:53:02 +0200384static int b43_aphy_op_allocate(struct b43_wldev *dev)
385{
386 struct b43_phy_a *aphy;
Michael Buesch99c4a782008-08-30 02:09:08 +0200387 int err;
Michael Bueschef1a6282008-08-27 18:53:02 +0200388
389 aphy = kzalloc(sizeof(*aphy), GFP_KERNEL);
390 if (!aphy)
391 return -ENOMEM;
392 dev->phy.a = aphy;
393
394 //TODO init struct b43_phy_a
395
Michael Buesch99c4a782008-08-30 02:09:08 +0200396 err = b43_aphy_init_tssi2dbm_table(dev);
397 if (err)
398 goto err_free_aphy;
399
Michael Bueschef1a6282008-08-27 18:53:02 +0200400 return 0;
Michael Buesch99c4a782008-08-30 02:09:08 +0200401
402err_free_aphy:
403 kfree(aphy);
404 dev->phy.a = NULL;
405
406 return err;
Michael Bueschef1a6282008-08-27 18:53:02 +0200407}
408
409static int b43_aphy_op_init(struct b43_wldev *dev)
410{
411 struct b43_phy_a *aphy = dev->phy.a;
412
413 b43_phy_inita(dev);
414 aphy->initialised = 1;
415
416 return 0;
417}
418
419static void b43_aphy_op_exit(struct b43_wldev *dev)
420{
421 struct b43_phy_a *aphy = dev->phy.a;
422
423 if (aphy->initialised) {
424 //TODO
425 aphy->initialised = 0;
426 }
427 //TODO
Michael Buesch99c4a782008-08-30 02:09:08 +0200428 kfree(aphy->tssi2dbm);
Michael Bueschef1a6282008-08-27 18:53:02 +0200429 kfree(aphy);
430 dev->phy.a = NULL;
431}
432
433static inline u16 adjust_phyreg(struct b43_wldev *dev, u16 offset)
434{
435 /* OFDM registers are base-registers for the A-PHY. */
436 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
437 offset &= ~B43_PHYROUTE;
438 offset |= B43_PHYROUTE_BASE;
439 }
440
441#if B43_DEBUG
442 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
443 /* Ext-G registers are only available on G-PHYs */
444 b43err(dev->wl, "Invalid EXT-G PHY access at "
445 "0x%04X on A-PHY\n", offset);
446 dump_stack();
447 }
448 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_N_BMODE) {
449 /* N-BMODE registers are only available on N-PHYs */
450 b43err(dev->wl, "Invalid N-BMODE PHY access at "
451 "0x%04X on A-PHY\n", offset);
452 dump_stack();
453 }
454#endif /* B43_DEBUG */
455
456 return offset;
457}
458
459static u16 b43_aphy_op_read(struct b43_wldev *dev, u16 reg)
460{
461 reg = adjust_phyreg(dev, reg);
462 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
463 return b43_read16(dev, B43_MMIO_PHY_DATA);
464}
465
466static void b43_aphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
467{
468 reg = adjust_phyreg(dev, reg);
469 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
470 b43_write16(dev, B43_MMIO_PHY_DATA, value);
471}
472
473static u16 b43_aphy_op_radio_read(struct b43_wldev *dev, u16 reg)
474{
475 /* Register 1 is a 32-bit register. */
476 B43_WARN_ON(reg == 1);
477 /* A-PHY needs 0x40 for read access */
478 reg |= 0x40;
479
480 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
481 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
482}
483
484static void b43_aphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
485{
486 /* Register 1 is a 32-bit register. */
487 B43_WARN_ON(reg == 1);
488
489 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
490 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
491}
492
493static bool b43_aphy_op_supports_hwpctl(struct b43_wldev *dev)
494{
495 return (dev->phy.rev >= 5);
496}
497
498static void b43_aphy_op_software_rfkill(struct b43_wldev *dev,
499 enum rfkill_state state)
Michael Buesch99c4a782008-08-30 02:09:08 +0200500{
501 struct b43_phy *phy = &dev->phy;
502
503 if (state == RFKILL_STATE_UNBLOCKED) {
504 if (phy->radio_on)
505 return;
506 b43_radio_write16(dev, 0x0004, 0x00C0);
507 b43_radio_write16(dev, 0x0005, 0x0008);
508 b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) & 0xFFF7);
509 b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) & 0xFFF7);
510 b43_radio_init2060(dev);
511 } else {
512 b43_radio_write16(dev, 0x0004, 0x00FF);
513 b43_radio_write16(dev, 0x0005, 0x00FB);
514 b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) | 0x0008);
515 b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) | 0x0008);
516 }
Michael Bueschef1a6282008-08-27 18:53:02 +0200517}
518
519static int b43_aphy_op_switch_channel(struct b43_wldev *dev,
520 unsigned int new_channel)
521{
522 if (new_channel > 200)
523 return -EINVAL;
524 aphy_channel_switch(dev, new_channel);
525
526 return 0;
527}
528
529static unsigned int b43_aphy_op_get_default_chan(struct b43_wldev *dev)
530{
531 return 36; /* Default to channel 36 */
532}
533
534static void b43_aphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
535{//TODO
536 struct b43_phy *phy = &dev->phy;
537 u64 hf;
538 u16 tmp;
539 int autodiv = 0;
540
541 if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
542 autodiv = 1;
543
544 hf = b43_hf_read(dev);
545 hf &= ~B43_HF_ANTDIVHELP;
546 b43_hf_write(dev, hf);
547
548 tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
549 tmp &= ~B43_PHY_BBANDCFG_RXANT;
550 tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
551 << B43_PHY_BBANDCFG_RXANT_SHIFT;
552 b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
553
554 if (autodiv) {
555 tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
556 if (antenna == B43_ANTENNA_AUTO0)
557 tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
558 else
559 tmp |= B43_PHY_ANTDWELL_AUTODIV1;
560 b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
561 }
562 if (phy->rev < 3) {
563 tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
564 tmp = (tmp & 0xFF00) | 0x24;
565 b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
566 } else {
567 tmp = b43_phy_read(dev, B43_PHY_OFDM61);
568 tmp |= 0x10;
569 b43_phy_write(dev, B43_PHY_OFDM61, tmp);
570 if (phy->analog == 3) {
571 b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
572 0x1D);
573 b43_phy_write(dev, B43_PHY_ADIVRELATED,
574 8);
575 } else {
576 b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
577 0x3A);
578 tmp =
579 b43_phy_read(dev,
580 B43_PHY_ADIVRELATED);
581 tmp = (tmp & 0xFF00) | 8;
582 b43_phy_write(dev, B43_PHY_ADIVRELATED,
583 tmp);
584 }
585 }
586
587 hf |= B43_HF_ANTDIVHELP;
588 b43_hf_write(dev, hf);
589}
590
Michael Buesch18c8ade2008-08-28 19:33:40 +0200591static void b43_aphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Bueschef1a6282008-08-27 18:53:02 +0200592{//TODO
593}
594
Michael Buesch18c8ade2008-08-28 19:33:40 +0200595static enum b43_txpwr_result b43_aphy_op_recalc_txpower(struct b43_wldev *dev,
596 bool ignore_tssi)
597{//TODO
598 return B43_TXPWR_RES_DONE;
599}
600
Michael Bueschef1a6282008-08-27 18:53:02 +0200601static void b43_aphy_op_pwork_15sec(struct b43_wldev *dev)
602{//TODO
603}
604
605static void b43_aphy_op_pwork_60sec(struct b43_wldev *dev)
606{//TODO
607}
608
609const struct b43_phy_operations b43_phyops_a = {
610 .allocate = b43_aphy_op_allocate,
611 .init = b43_aphy_op_init,
612 .exit = b43_aphy_op_exit,
613 .phy_read = b43_aphy_op_read,
614 .phy_write = b43_aphy_op_write,
615 .radio_read = b43_aphy_op_radio_read,
616 .radio_write = b43_aphy_op_radio_write,
617 .supports_hwpctl = b43_aphy_op_supports_hwpctl,
618 .software_rfkill = b43_aphy_op_software_rfkill,
619 .switch_channel = b43_aphy_op_switch_channel,
620 .get_default_chan = b43_aphy_op_get_default_chan,
621 .set_rx_antenna = b43_aphy_op_set_rx_antenna,
Michael Buesch18c8ade2008-08-28 19:33:40 +0200622 .recalc_txpower = b43_aphy_op_recalc_txpower,
623 .adjust_txpower = b43_aphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +0200624 .pwork_15sec = b43_aphy_op_pwork_15sec,
625 .pwork_60sec = b43_aphy_op_pwork_60sec,
626};