blob: 676234d28e50af7f5bc999544351cc9cf7a30313 [file] [log] [blame]
Ben Skeggsebb945a2012-07-20 08:17:34 +10001#include "nv20.h"
2#include "regs.h"
3
Ben Skeggse3c71eb2015-01-14 15:29:43 +10004#include <engine/fifo.h>
Ben Skeggs9a65a382015-08-20 14:54:19 +10005#include <engine/fifo/chan.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +10006
Ben Skeggsebb945a2012-07-20 08:17:34 +10007/*******************************************************************************
8 * Graphics object classes
9 ******************************************************************************/
10
Ben Skeggse3c71eb2015-01-14 15:29:43 +100011static struct nvkm_oclass
Ben Skeggsb8bf04e2015-01-14 12:02:28 +100012nv35_gr_sclass[] = {
13 { 0x0012, &nv04_gr_ofuncs, NULL }, /* beta1 */
14 { 0x0019, &nv04_gr_ofuncs, NULL }, /* clip */
15 { 0x0030, &nv04_gr_ofuncs, NULL }, /* null */
16 { 0x0039, &nv04_gr_ofuncs, NULL }, /* m2mf */
17 { 0x0043, &nv04_gr_ofuncs, NULL }, /* rop */
18 { 0x0044, &nv04_gr_ofuncs, NULL }, /* patt */
19 { 0x004a, &nv04_gr_ofuncs, NULL }, /* gdi */
20 { 0x0062, &nv04_gr_ofuncs, NULL }, /* surf2d */
21 { 0x0072, &nv04_gr_ofuncs, NULL }, /* beta4 */
22 { 0x0089, &nv04_gr_ofuncs, NULL }, /* sifm */
23 { 0x008a, &nv04_gr_ofuncs, NULL }, /* ifc */
24 { 0x009f, &nv04_gr_ofuncs, NULL }, /* imageblit */
25 { 0x0362, &nv04_gr_ofuncs, NULL }, /* surf2d (nv30) */
26 { 0x0389, &nv04_gr_ofuncs, NULL }, /* sifm (nv30) */
27 { 0x038a, &nv04_gr_ofuncs, NULL }, /* ifc (nv30) */
28 { 0x039e, &nv04_gr_ofuncs, NULL }, /* swzsurf (nv30) */
29 { 0x0497, &nv04_gr_ofuncs, NULL }, /* rankine */
Ben Skeggsebb945a2012-07-20 08:17:34 +100030 {},
31};
32
33/*******************************************************************************
34 * PGRAPH context
35 ******************************************************************************/
36
37static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +100038nv35_gr_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
39 struct nvkm_oclass *oclass, void *data, u32 size,
40 struct nvkm_object **pobject)
Ben Skeggsebb945a2012-07-20 08:17:34 +100041{
Ben Skeggsb8bf04e2015-01-14 12:02:28 +100042 struct nv20_gr_chan *chan;
Ben Skeggs142ea052015-08-20 14:54:14 +100043 struct nvkm_gpuobj *image;
Ben Skeggsebb945a2012-07-20 08:17:34 +100044 int ret, i;
45
Ben Skeggse3c71eb2015-01-14 15:29:43 +100046 ret = nvkm_gr_context_create(parent, engine, oclass, NULL, 0x577c,
47 16, NVOBJ_FLAG_ZERO_ALLOC, &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +100048 *pobject = nv_object(chan);
49 if (ret)
50 return ret;
51
Ben Skeggse3c71eb2015-01-14 15:29:43 +100052 chan->chid = nvkm_fifo_chan(parent)->chid;
Ben Skeggs142ea052015-08-20 14:54:14 +100053 image = &chan->base.base.gpuobj;
Ben Skeggsebb945a2012-07-20 08:17:34 +100054
Ben Skeggs142ea052015-08-20 14:54:14 +100055 nvkm_kmap(image);
56 nvkm_wo32(image, 0x0028, 0x00000001 | (chan->chid << 24));
57 nvkm_wo32(image, 0x040c, 0x00000101);
58 nvkm_wo32(image, 0x0420, 0x00000111);
59 nvkm_wo32(image, 0x0424, 0x00000060);
60 nvkm_wo32(image, 0x0440, 0x00000080);
61 nvkm_wo32(image, 0x0444, 0xffff0000);
62 nvkm_wo32(image, 0x0448, 0x00000001);
63 nvkm_wo32(image, 0x045c, 0x44400000);
64 nvkm_wo32(image, 0x0488, 0xffff0000);
Ben Skeggsebb945a2012-07-20 08:17:34 +100065 for (i = 0x04dc; i < 0x04e4; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100066 nvkm_wo32(image, i, 0x0fff0000);
67 nvkm_wo32(image, 0x04e8, 0x00011100);
Ben Skeggsebb945a2012-07-20 08:17:34 +100068 for (i = 0x0504; i < 0x0544; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100069 nvkm_wo32(image, i, 0x07ff0000);
70 nvkm_wo32(image, 0x054c, 0x4b7fffff);
71 nvkm_wo32(image, 0x0588, 0x00000080);
72 nvkm_wo32(image, 0x058c, 0x30201000);
73 nvkm_wo32(image, 0x0590, 0x70605040);
74 nvkm_wo32(image, 0x0594, 0xb8a89888);
75 nvkm_wo32(image, 0x0598, 0xf8e8d8c8);
76 nvkm_wo32(image, 0x05ac, 0xb0000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +100077 for (i = 0x0604; i < 0x0644; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100078 nvkm_wo32(image, i, 0x00010588);
Ben Skeggsebb945a2012-07-20 08:17:34 +100079 for (i = 0x0644; i < 0x0684; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100080 nvkm_wo32(image, i, 0x00030303);
Ben Skeggsebb945a2012-07-20 08:17:34 +100081 for (i = 0x06c4; i < 0x0704; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100082 nvkm_wo32(image, i, 0x0008aae4);
Ben Skeggsebb945a2012-07-20 08:17:34 +100083 for (i = 0x0704; i < 0x0744; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100084 nvkm_wo32(image, i, 0x01012000);
Ben Skeggsebb945a2012-07-20 08:17:34 +100085 for (i = 0x0744; i < 0x0784; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100086 nvkm_wo32(image, i, 0x00080008);
87 nvkm_wo32(image, 0x0860, 0x00040000);
88 nvkm_wo32(image, 0x0864, 0x00010000);
Ben Skeggsebb945a2012-07-20 08:17:34 +100089 for (i = 0x0868; i < 0x0878; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100090 nvkm_wo32(image, i, 0x00040004);
Ben Skeggsebb945a2012-07-20 08:17:34 +100091 for (i = 0x1f1c; i <= 0x308c ; i += 16) {
Ben Skeggs142ea052015-08-20 14:54:14 +100092 nvkm_wo32(image, i + 0, 0x10700ff9);
93 nvkm_wo32(image, i + 4, 0x0436086c);
94 nvkm_wo32(image, i + 8, 0x000c001b);
Ben Skeggsebb945a2012-07-20 08:17:34 +100095 }
96 for (i = 0x30bc; i < 0x30cc; i += 4)
Ben Skeggs142ea052015-08-20 14:54:14 +100097 nvkm_wo32(image, i, 0x0000ffff);
98 nvkm_wo32(image, 0x3450, 0x3f800000);
99 nvkm_wo32(image, 0x380c, 0x3f800000);
100 nvkm_wo32(image, 0x3820, 0x3f800000);
101 nvkm_wo32(image, 0x384c, 0x40000000);
102 nvkm_wo32(image, 0x3850, 0x3f800000);
103 nvkm_wo32(image, 0x3854, 0x3f000000);
104 nvkm_wo32(image, 0x385c, 0x40000000);
105 nvkm_wo32(image, 0x3860, 0x3f800000);
106 nvkm_wo32(image, 0x3868, 0xbf800000);
107 nvkm_wo32(image, 0x3870, 0xbf800000);
108 nvkm_done(image);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000109 return 0;
110}
111
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000112static struct nvkm_oclass
Ben Skeggsb8bf04e2015-01-14 12:02:28 +1000113nv35_gr_cclass = {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000114 .handle = NV_ENGCTX(GR, 0x35),
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000115 .ofuncs = &(struct nvkm_ofuncs) {
Ben Skeggsb8bf04e2015-01-14 12:02:28 +1000116 .ctor = nv35_gr_context_ctor,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000117 .dtor = _nvkm_gr_context_dtor,
Ben Skeggsb8bf04e2015-01-14 12:02:28 +1000118 .init = nv20_gr_context_init,
119 .fini = nv20_gr_context_fini,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000120 .rd32 = _nvkm_gr_context_rd32,
121 .wr32 = _nvkm_gr_context_wr32,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000122 },
123};
124
125/*******************************************************************************
126 * PGRAPH engine/subdev functions
127 ******************************************************************************/
128
129static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000130nv35_gr_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
131 struct nvkm_oclass *oclass, void *data, u32 size,
132 struct nvkm_object **pobject)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000133{
Ben Skeggs227c95d2015-08-20 14:54:17 +1000134 struct nvkm_device *device = (void *)parent;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000135 struct nv20_gr *gr;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000136 int ret;
137
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000138 ret = nvkm_gr_create(parent, engine, oclass, true, &gr);
139 *pobject = nv_object(gr);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000140 if (ret)
141 return ret;
142
Ben Skeggs227c95d2015-08-20 14:54:17 +1000143 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 32 * 4, 16, true,
144 &gr->ctxtab);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000145 if (ret)
146 return ret;
147
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000148 nv_subdev(gr)->unit = 0x00001000;
149 nv_subdev(gr)->intr = nv20_gr_intr;
150 nv_engine(gr)->cclass = &nv35_gr_cclass;
151 nv_engine(gr)->sclass = nv35_gr_sclass;
152 nv_engine(gr)->tile_prog = nv20_gr_tile_prog;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000153 return 0;
154}
155
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000156struct nvkm_oclass
Ben Skeggsb8bf04e2015-01-14 12:02:28 +1000157nv35_gr_oclass = {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000158 .handle = NV_ENGINE(GR, 0x35),
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000159 .ofuncs = &(struct nvkm_ofuncs) {
Ben Skeggsb8bf04e2015-01-14 12:02:28 +1000160 .ctor = nv35_gr_ctor,
161 .dtor = nv20_gr_dtor,
162 .init = nv30_gr_init,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000163 .fini = _nvkm_gr_fini,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000164 },
165};