Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 1 | #include "nv20.h" |
| 2 | #include "regs.h" |
| 3 | |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 4 | #include <engine/fifo.h> |
Ben Skeggs | 9a65a38 | 2015-08-20 14:54:19 +1000 | [diff] [blame^] | 5 | #include <engine/fifo/chan.h> |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 6 | |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 7 | /******************************************************************************* |
| 8 | * Graphics object classes |
| 9 | ******************************************************************************/ |
| 10 | |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 11 | static struct nvkm_oclass |
Ben Skeggs | b8bf04e | 2015-01-14 12:02:28 +1000 | [diff] [blame] | 12 | nv35_gr_sclass[] = { |
| 13 | { 0x0012, &nv04_gr_ofuncs, NULL }, /* beta1 */ |
| 14 | { 0x0019, &nv04_gr_ofuncs, NULL }, /* clip */ |
| 15 | { 0x0030, &nv04_gr_ofuncs, NULL }, /* null */ |
| 16 | { 0x0039, &nv04_gr_ofuncs, NULL }, /* m2mf */ |
| 17 | { 0x0043, &nv04_gr_ofuncs, NULL }, /* rop */ |
| 18 | { 0x0044, &nv04_gr_ofuncs, NULL }, /* patt */ |
| 19 | { 0x004a, &nv04_gr_ofuncs, NULL }, /* gdi */ |
| 20 | { 0x0062, &nv04_gr_ofuncs, NULL }, /* surf2d */ |
| 21 | { 0x0072, &nv04_gr_ofuncs, NULL }, /* beta4 */ |
| 22 | { 0x0089, &nv04_gr_ofuncs, NULL }, /* sifm */ |
| 23 | { 0x008a, &nv04_gr_ofuncs, NULL }, /* ifc */ |
| 24 | { 0x009f, &nv04_gr_ofuncs, NULL }, /* imageblit */ |
| 25 | { 0x0362, &nv04_gr_ofuncs, NULL }, /* surf2d (nv30) */ |
| 26 | { 0x0389, &nv04_gr_ofuncs, NULL }, /* sifm (nv30) */ |
| 27 | { 0x038a, &nv04_gr_ofuncs, NULL }, /* ifc (nv30) */ |
| 28 | { 0x039e, &nv04_gr_ofuncs, NULL }, /* swzsurf (nv30) */ |
| 29 | { 0x0497, &nv04_gr_ofuncs, NULL }, /* rankine */ |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 30 | {}, |
| 31 | }; |
| 32 | |
| 33 | /******************************************************************************* |
| 34 | * PGRAPH context |
| 35 | ******************************************************************************/ |
| 36 | |
| 37 | static int |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 38 | nv35_gr_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine, |
| 39 | struct nvkm_oclass *oclass, void *data, u32 size, |
| 40 | struct nvkm_object **pobject) |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 41 | { |
Ben Skeggs | b8bf04e | 2015-01-14 12:02:28 +1000 | [diff] [blame] | 42 | struct nv20_gr_chan *chan; |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 43 | struct nvkm_gpuobj *image; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 44 | int ret, i; |
| 45 | |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 46 | ret = nvkm_gr_context_create(parent, engine, oclass, NULL, 0x577c, |
| 47 | 16, NVOBJ_FLAG_ZERO_ALLOC, &chan); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 48 | *pobject = nv_object(chan); |
| 49 | if (ret) |
| 50 | return ret; |
| 51 | |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 52 | chan->chid = nvkm_fifo_chan(parent)->chid; |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 53 | image = &chan->base.base.gpuobj; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 54 | |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 55 | nvkm_kmap(image); |
| 56 | nvkm_wo32(image, 0x0028, 0x00000001 | (chan->chid << 24)); |
| 57 | nvkm_wo32(image, 0x040c, 0x00000101); |
| 58 | nvkm_wo32(image, 0x0420, 0x00000111); |
| 59 | nvkm_wo32(image, 0x0424, 0x00000060); |
| 60 | nvkm_wo32(image, 0x0440, 0x00000080); |
| 61 | nvkm_wo32(image, 0x0444, 0xffff0000); |
| 62 | nvkm_wo32(image, 0x0448, 0x00000001); |
| 63 | nvkm_wo32(image, 0x045c, 0x44400000); |
| 64 | nvkm_wo32(image, 0x0488, 0xffff0000); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 65 | for (i = 0x04dc; i < 0x04e4; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 66 | nvkm_wo32(image, i, 0x0fff0000); |
| 67 | nvkm_wo32(image, 0x04e8, 0x00011100); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 68 | for (i = 0x0504; i < 0x0544; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 69 | nvkm_wo32(image, i, 0x07ff0000); |
| 70 | nvkm_wo32(image, 0x054c, 0x4b7fffff); |
| 71 | nvkm_wo32(image, 0x0588, 0x00000080); |
| 72 | nvkm_wo32(image, 0x058c, 0x30201000); |
| 73 | nvkm_wo32(image, 0x0590, 0x70605040); |
| 74 | nvkm_wo32(image, 0x0594, 0xb8a89888); |
| 75 | nvkm_wo32(image, 0x0598, 0xf8e8d8c8); |
| 76 | nvkm_wo32(image, 0x05ac, 0xb0000000); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 77 | for (i = 0x0604; i < 0x0644; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 78 | nvkm_wo32(image, i, 0x00010588); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 79 | for (i = 0x0644; i < 0x0684; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 80 | nvkm_wo32(image, i, 0x00030303); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 81 | for (i = 0x06c4; i < 0x0704; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 82 | nvkm_wo32(image, i, 0x0008aae4); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 83 | for (i = 0x0704; i < 0x0744; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 84 | nvkm_wo32(image, i, 0x01012000); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 85 | for (i = 0x0744; i < 0x0784; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 86 | nvkm_wo32(image, i, 0x00080008); |
| 87 | nvkm_wo32(image, 0x0860, 0x00040000); |
| 88 | nvkm_wo32(image, 0x0864, 0x00010000); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 89 | for (i = 0x0868; i < 0x0878; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 90 | nvkm_wo32(image, i, 0x00040004); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 91 | for (i = 0x1f1c; i <= 0x308c ; i += 16) { |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 92 | nvkm_wo32(image, i + 0, 0x10700ff9); |
| 93 | nvkm_wo32(image, i + 4, 0x0436086c); |
| 94 | nvkm_wo32(image, i + 8, 0x000c001b); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 95 | } |
| 96 | for (i = 0x30bc; i < 0x30cc; i += 4) |
Ben Skeggs | 142ea05 | 2015-08-20 14:54:14 +1000 | [diff] [blame] | 97 | nvkm_wo32(image, i, 0x0000ffff); |
| 98 | nvkm_wo32(image, 0x3450, 0x3f800000); |
| 99 | nvkm_wo32(image, 0x380c, 0x3f800000); |
| 100 | nvkm_wo32(image, 0x3820, 0x3f800000); |
| 101 | nvkm_wo32(image, 0x384c, 0x40000000); |
| 102 | nvkm_wo32(image, 0x3850, 0x3f800000); |
| 103 | nvkm_wo32(image, 0x3854, 0x3f000000); |
| 104 | nvkm_wo32(image, 0x385c, 0x40000000); |
| 105 | nvkm_wo32(image, 0x3860, 0x3f800000); |
| 106 | nvkm_wo32(image, 0x3868, 0xbf800000); |
| 107 | nvkm_wo32(image, 0x3870, 0xbf800000); |
| 108 | nvkm_done(image); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 109 | return 0; |
| 110 | } |
| 111 | |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 112 | static struct nvkm_oclass |
Ben Skeggs | b8bf04e | 2015-01-14 12:02:28 +1000 | [diff] [blame] | 113 | nv35_gr_cclass = { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 114 | .handle = NV_ENGCTX(GR, 0x35), |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 115 | .ofuncs = &(struct nvkm_ofuncs) { |
Ben Skeggs | b8bf04e | 2015-01-14 12:02:28 +1000 | [diff] [blame] | 116 | .ctor = nv35_gr_context_ctor, |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 117 | .dtor = _nvkm_gr_context_dtor, |
Ben Skeggs | b8bf04e | 2015-01-14 12:02:28 +1000 | [diff] [blame] | 118 | .init = nv20_gr_context_init, |
| 119 | .fini = nv20_gr_context_fini, |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 120 | .rd32 = _nvkm_gr_context_rd32, |
| 121 | .wr32 = _nvkm_gr_context_wr32, |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 122 | }, |
| 123 | }; |
| 124 | |
| 125 | /******************************************************************************* |
| 126 | * PGRAPH engine/subdev functions |
| 127 | ******************************************************************************/ |
| 128 | |
| 129 | static int |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 130 | nv35_gr_ctor(struct nvkm_object *parent, struct nvkm_object *engine, |
| 131 | struct nvkm_oclass *oclass, void *data, u32 size, |
| 132 | struct nvkm_object **pobject) |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 133 | { |
Ben Skeggs | 227c95d | 2015-08-20 14:54:17 +1000 | [diff] [blame] | 134 | struct nvkm_device *device = (void *)parent; |
Ben Skeggs | bfee3f3 | 2015-08-20 14:54:08 +1000 | [diff] [blame] | 135 | struct nv20_gr *gr; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 136 | int ret; |
| 137 | |
Ben Skeggs | bfee3f3 | 2015-08-20 14:54:08 +1000 | [diff] [blame] | 138 | ret = nvkm_gr_create(parent, engine, oclass, true, &gr); |
| 139 | *pobject = nv_object(gr); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 140 | if (ret) |
| 141 | return ret; |
| 142 | |
Ben Skeggs | 227c95d | 2015-08-20 14:54:17 +1000 | [diff] [blame] | 143 | ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 32 * 4, 16, true, |
| 144 | &gr->ctxtab); |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 145 | if (ret) |
| 146 | return ret; |
| 147 | |
Ben Skeggs | bfee3f3 | 2015-08-20 14:54:08 +1000 | [diff] [blame] | 148 | nv_subdev(gr)->unit = 0x00001000; |
| 149 | nv_subdev(gr)->intr = nv20_gr_intr; |
| 150 | nv_engine(gr)->cclass = &nv35_gr_cclass; |
| 151 | nv_engine(gr)->sclass = nv35_gr_sclass; |
| 152 | nv_engine(gr)->tile_prog = nv20_gr_tile_prog; |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 153 | return 0; |
| 154 | } |
| 155 | |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 156 | struct nvkm_oclass |
Ben Skeggs | b8bf04e | 2015-01-14 12:02:28 +1000 | [diff] [blame] | 157 | nv35_gr_oclass = { |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 158 | .handle = NV_ENGINE(GR, 0x35), |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 159 | .ofuncs = &(struct nvkm_ofuncs) { |
Ben Skeggs | b8bf04e | 2015-01-14 12:02:28 +1000 | [diff] [blame] | 160 | .ctor = nv35_gr_ctor, |
| 161 | .dtor = nv20_gr_dtor, |
| 162 | .init = nv30_gr_init, |
Ben Skeggs | e3c71eb | 2015-01-14 15:29:43 +1000 | [diff] [blame] | 163 | .fini = _nvkm_gr_fini, |
Ben Skeggs | ebb945a | 2012-07-20 08:17:34 +1000 | [diff] [blame] | 164 | }, |
| 165 | }; |