blob: 7991c1b3b911a574c9cd7c38f3597267a177b8be [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
Ben Skeggsa1606a92010-02-12 10:27:35 +100037#define DRIVER_PATCHLEVEL 16
Ben Skeggs6ee73862009-12-11 19:24:15 +100038
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
Ben Skeggs3f0a68d2011-05-31 11:11:28 +100049 spinlock_t lock;
Ben Skeggse8a863c2011-06-01 19:18:48 +100050 struct list_head channels;
Ben Skeggsfe32b162011-06-03 10:07:08 +100051 struct nouveau_vm *vm;
Ben Skeggs6ee73862009-12-11 19:24:15 +100052};
53
Ben Skeggs3f0a68d2011-05-31 11:11:28 +100054static inline struct nouveau_fpriv *
55nouveau_fpriv(struct drm_file *file_priv)
56{
57 return file_priv ? file_priv->driver_priv : NULL;
58}
59
Ben Skeggs6ee73862009-12-11 19:24:15 +100060#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
61
62#include "nouveau_drm.h"
63#include "nouveau_reg.h"
64#include "nouveau_bios.h"
Ben Skeggs274fec92010-11-03 13:16:18 +100065#include "nouveau_util.h"
Ben Skeggsf869ef82010-11-15 11:53:16 +100066
Ben Skeggs054b93e2009-12-15 22:02:47 +100067struct nouveau_grctx;
Ben Skeggsd5f42392011-02-10 12:22:52 +100068struct nouveau_mem;
Ben Skeggsf869ef82010-11-15 11:53:16 +100069#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100070
71#define MAX_NUM_DCB_ENTRIES 16
72
73#define NOUVEAU_MAX_CHANNEL_NR 128
Francisco Jereza0af9ad2009-12-11 16:51:09 +010074#define NOUVEAU_MAX_TILE_NR 15
Ben Skeggs6ee73862009-12-11 19:24:15 +100075
Ben Skeggsd5f42392011-02-10 12:22:52 +100076struct nouveau_mem {
Ben Skeggs573a2a32010-08-25 15:26:04 +100077 struct drm_device *dev;
78
Ben Skeggsf869ef82010-11-15 11:53:16 +100079 struct nouveau_vma bar_vma;
Ben Skeggsd2f966662011-06-06 20:54:42 +100080 struct nouveau_vma vma[2];
Ben Skeggs4c74eb72010-11-10 14:10:04 +100081 u8 page_shift;
Ben Skeggsf869ef82010-11-15 11:53:16 +100082
Ben Skeggs8f7286f2011-02-14 09:57:35 +100083 struct drm_mm_node *tag;
Ben Skeggs573a2a32010-08-25 15:26:04 +100084 struct list_head regions;
Ben Skeggs26c0c9e2011-02-10 12:59:51 +100085 dma_addr_t *pages;
Ben Skeggs573a2a32010-08-25 15:26:04 +100086 u32 memtype;
87 u64 offset;
88 u64 size;
89};
90
Francisco Jereza0af9ad2009-12-11 16:51:09 +010091struct nouveau_tile_reg {
Francisco Jereza0af9ad2009-12-11 16:51:09 +010092 bool used;
Francisco Jereza5cf68b2010-10-24 16:14:41 +020093 uint32_t addr;
94 uint32_t limit;
95 uint32_t pitch;
Francisco Jerez87a326a2010-10-24 16:36:12 +020096 uint32_t zcomp;
97 struct drm_mm_node *tag_mem;
Francisco Jereza5cf68b2010-10-24 16:14:41 +020098 struct nouveau_fence *fence;
Francisco Jereza0af9ad2009-12-11 16:51:09 +010099};
100
Ben Skeggs6ee73862009-12-11 19:24:15 +1000101struct nouveau_bo {
102 struct ttm_buffer_object bo;
103 struct ttm_placement placement;
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000104 u32 valid_domains;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000105 u32 placements[3];
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100106 u32 busy_placements[3];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 struct ttm_bo_kmap_obj kmap;
108 struct list_head head;
109
110 /* protected by ttm_bo_reserve() */
111 struct drm_file *reserved_by;
112 struct list_head entry;
113 int pbbo_index;
Ben Skeggsa1606a92010-02-12 10:27:35 +1000114 bool validate_mapped;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000115
116 struct nouveau_channel *channel;
117
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000118 struct list_head vma_list;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000119 unsigned page_shift;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120
121 uint32_t tile_mode;
122 uint32_t tile_flags;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100123 struct nouveau_tile_reg *tile;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124
125 struct drm_gem_object *gem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 int pin_refcnt;
127};
128
Francisco Jerezf13b3262010-10-10 06:01:08 +0200129#define nouveau_bo_tile_layout(nvbo) \
130 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
131
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132static inline struct nouveau_bo *
133nouveau_bo(struct ttm_buffer_object *bo)
134{
135 return container_of(bo, struct nouveau_bo, bo);
136}
137
138static inline struct nouveau_bo *
139nouveau_gem_object(struct drm_gem_object *gem)
140{
141 return gem ? gem->driver_private : NULL;
142}
143
144/* TODO: submit equivalent to TTM generic API upstream? */
145static inline void __iomem *
146nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
147{
148 bool is_iomem;
149 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
150 &nvbo->kmap, &is_iomem);
151 WARN_ON_ONCE(ioptr && !is_iomem);
152 return ioptr;
153}
154
Ben Skeggs6ee73862009-12-11 19:24:15 +1000155enum nouveau_flags {
156 NV_NFORCE = 0x10000000,
157 NV_NFORCE2 = 0x20000000
158};
159
160#define NVOBJ_ENGINE_SW 0
161#define NVOBJ_ENGINE_GR 1
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000162#define NVOBJ_ENGINE_CRYPT 2
Ben Skeggs7ff54412011-03-18 10:25:59 +1000163#define NVOBJ_ENGINE_COPY0 3
164#define NVOBJ_ENGINE_COPY1 4
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000165#define NVOBJ_ENGINE_MPEG 5
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000166#define NVOBJ_ENGINE_DISPLAY 15
167#define NVOBJ_ENGINE_NR 16
Ben Skeggs6ee73862009-12-11 19:24:15 +1000168
Ben Skeggsa11c3192010-08-27 10:00:25 +1000169#define NVOBJ_FLAG_DONT_MAP (1 << 0)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000170#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
171#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
Ben Skeggs34cf01b2010-11-22 10:48:51 +1000172#define NVOBJ_FLAG_VM (1 << 3)
Ben Skeggsc906ca02011-01-14 10:27:02 +1000173#define NVOBJ_FLAG_VM_USER (1 << 4)
Ben Skeggse41115d2010-11-01 11:45:02 +1000174
175#define NVOBJ_CINST_GLOBAL 0xdeadbeef
176
Ben Skeggs6ee73862009-12-11 19:24:15 +1000177struct nouveau_gpuobj {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000178 struct drm_device *dev;
Ben Skeggseb9bcbd2010-09-01 15:24:37 +1000179 struct kref refcount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000180 struct list_head list;
181
Ben Skeggse41115d2010-11-01 11:45:02 +1000182 void *node;
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000183 u32 *suspend;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184
185 uint32_t flags;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000187 u32 size;
Ben Skeggsf8522fc2011-05-25 17:22:43 +1000188 u32 pinst; /* PRAMIN BAR offset */
189 u32 cinst; /* Channel offset */
190 u64 vinst; /* VRAM address */
191 u64 linst; /* VM address */
Ben Skeggsde3a6c02010-09-01 15:24:30 +1000192
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193 uint32_t engine;
194 uint32_t class;
195
196 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
197 void *priv;
198};
199
Francisco Jerez332b2422010-10-20 23:35:40 +0200200struct nouveau_page_flip_state {
201 struct list_head head;
202 struct drm_pending_vblank_event *event;
203 int crtc, bpp, pitch, x, y;
204 uint64_t offset;
205};
206
Francisco Jereze419cf02010-10-25 23:38:59 +0200207enum nouveau_channel_mutex_class {
208 NOUVEAU_UCHANNEL_MUTEX,
209 NOUVEAU_KCHANNEL_MUTEX
210};
211
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212struct nouveau_channel {
213 struct drm_device *dev;
Ben Skeggse8a863c2011-06-01 19:18:48 +1000214 struct list_head list;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 int id;
216
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200217 /* references to the channel data structure */
218 struct kref ref;
219 /* users of the hardware channel resources, the hardware
220 * context will be kicked off when it reaches zero. */
221 atomic_t users;
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000222 struct mutex mutex;
223
Ben Skeggs6ee73862009-12-11 19:24:15 +1000224 /* owner of this fifo */
225 struct drm_file *file_priv;
226 /* mapping of the fifo itself */
227 struct drm_local_map *map;
228
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300229 /* mapping of the regs controlling the fifo */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230 void __iomem *user;
231 uint32_t user_get;
232 uint32_t user_put;
233
234 /* Fencing */
235 struct {
236 /* lock protects the pending list only */
237 spinlock_t lock;
238 struct list_head pending;
239 uint32_t sequence;
240 uint32_t sequence_ack;
Ben Skeggs047d1d32010-05-31 12:00:43 +1000241 atomic_t last_sequence_irq;
Ben Skeggsd02836b2011-06-07 15:21:23 +1000242 struct nouveau_vma vma;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243 } fence;
244
245 /* DMA push buffer */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000246 struct nouveau_gpuobj *pushbuf;
247 struct nouveau_bo *pushbuf_bo;
Ben Skeggsce163f62011-06-07 13:20:43 +1000248 struct nouveau_vma pushbuf_vma;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000249 uint32_t pushbuf_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000250
251 /* Notifier memory */
252 struct nouveau_bo *notifier_bo;
Ben Skeggs0b718732011-06-07 13:17:45 +1000253 struct nouveau_vma notifier_vma;
Ben Skeggsb833ac22010-06-01 15:32:24 +1000254 struct drm_mm notifier_heap;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000255
256 /* PFIFO context */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000257 struct nouveau_gpuobj *ramfc;
258 struct nouveau_gpuobj *cache;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000259 void *fifo_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260
Ben Skeggsa82dd492011-04-01 13:56:05 +1000261 /* Execution engine contexts */
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000262 void *engctx[NVOBJ_ENGINE_NR];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263
264 /* NV50 VM */
Ben Skeggsf869ef82010-11-15 11:53:16 +1000265 struct nouveau_vm *vm;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000266 struct nouveau_gpuobj *vm_pd;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267
268 /* Objects */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000269 struct nouveau_gpuobj *ramin; /* Private instmem */
270 struct drm_mm ramin_heap; /* Private PRAMIN heap */
271 struct nouveau_ramht *ramht; /* Hash table */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000272
273 /* GPU object info for stuff used in-kernel (mm_enabled) */
274 uint32_t m2mf_ntfy;
275 uint32_t vram_handle;
276 uint32_t gart_handle;
277 bool accel_done;
278
279 /* Push buffer state (only for drm's channel on !mm_enabled) */
280 struct {
281 int max;
282 int free;
283 int cur;
284 int put;
285 /* access via pushbuf_bo */
Ben Skeggs9a391ad2010-02-11 16:37:26 +1000286
287 int ib_base;
288 int ib_max;
289 int ib_free;
290 int ib_put;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000291 } dma;
292
293 uint32_t sw_subchannel[8];
294
Ben Skeggs3d483d52011-06-07 15:43:31 +1000295 struct nouveau_vma dispc_vma[2];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296 struct {
297 struct nouveau_gpuobj *vblsem;
Francisco Jerez1f6d2de2010-10-24 14:15:58 +0200298 uint32_t vblsem_head;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 uint32_t vblsem_offset;
300 uint32_t vblsem_rval;
301 struct list_head vbl_wait;
Francisco Jerez332b2422010-10-20 23:35:40 +0200302 struct list_head flip;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 } nvsw;
304
305 struct {
306 bool active;
307 char name[32];
308 struct drm_info_list info;
309 } debugfs;
310};
311
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000312struct nouveau_exec_engine {
313 void (*destroy)(struct drm_device *, int engine);
314 int (*init)(struct drm_device *, int engine);
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000315 int (*fini)(struct drm_device *, int engine, bool suspend);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000316 int (*context_new)(struct nouveau_channel *, int engine);
317 void (*context_del)(struct nouveau_channel *, int engine);
318 int (*object_new)(struct nouveau_channel *, int engine,
319 u32 handle, u16 class);
Ben Skeggs96c50082011-04-01 13:10:45 +1000320 void (*set_tile_region)(struct drm_device *dev, int i);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000321 void (*tlb_flush)(struct drm_device *, int engine);
322};
323
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324struct nouveau_instmem_engine {
325 void *priv;
326
327 int (*init)(struct drm_device *dev);
328 void (*takedown)(struct drm_device *dev);
329 int (*suspend)(struct drm_device *dev);
330 void (*resume)(struct drm_device *dev);
331
Ben Skeggs6e32fed2011-06-03 14:23:30 +1000332 int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
333 u32 size, u32 align);
Ben Skeggse41115d2010-11-01 11:45:02 +1000334 void (*put)(struct nouveau_gpuobj *);
335 int (*map)(struct nouveau_gpuobj *);
336 void (*unmap)(struct nouveau_gpuobj *);
337
Ben Skeggsf56cb862010-07-08 11:29:10 +1000338 void (*flush)(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000339};
340
341struct nouveau_mc_engine {
342 int (*init)(struct drm_device *dev);
343 void (*takedown)(struct drm_device *dev);
344};
345
346struct nouveau_timer_engine {
347 int (*init)(struct drm_device *dev);
348 void (*takedown)(struct drm_device *dev);
349 uint64_t (*read)(struct drm_device *dev);
350};
351
352struct nouveau_fb_engine {
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100353 int num_tiles;
Francisco Jerez87a326a2010-10-24 16:36:12 +0200354 struct drm_mm tag_heap;
Ben Skeggs20f63af2010-11-15 12:50:50 +1000355 void *priv;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100356
Ben Skeggs6ee73862009-12-11 19:24:15 +1000357 int (*init)(struct drm_device *dev);
358 void (*takedown)(struct drm_device *dev);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100359
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200360 void (*init_tile_region)(struct drm_device *dev, int i,
361 uint32_t addr, uint32_t size,
362 uint32_t pitch, uint32_t flags);
363 void (*set_tile_region)(struct drm_device *dev, int i);
364 void (*free_tile_region)(struct drm_device *dev, int i);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000365};
366
367struct nouveau_fifo_engine {
Ben Skeggsb2b09932010-11-24 10:47:15 +1000368 void *priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000369 int channels;
370
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000371 struct nouveau_gpuobj *playlist[2];
Ben Skeggsac94a342010-07-08 15:28:48 +1000372 int cur_playlist;
373
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374 int (*init)(struct drm_device *);
375 void (*takedown)(struct drm_device *);
376
377 void (*disable)(struct drm_device *);
378 void (*enable)(struct drm_device *);
379 bool (*reassign)(struct drm_device *, bool enable);
Francisco Jerez588d7d12009-12-13 20:07:42 +0100380 bool (*cache_pull)(struct drm_device *dev, bool enable);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000381
382 int (*channel_id)(struct drm_device *);
383
384 int (*create_context)(struct nouveau_channel *);
385 void (*destroy_context)(struct nouveau_channel *);
386 int (*load_context)(struct nouveau_channel *);
387 int (*unload_context)(struct drm_device *);
Ben Skeggs56ac7472010-10-22 10:26:24 +1000388 void (*tlb_flush)(struct drm_device *dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000389};
390
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200391struct nouveau_display_engine {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000392 void *priv;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200393 int (*early_init)(struct drm_device *);
394 void (*late_takedown)(struct drm_device *);
395 int (*create)(struct drm_device *);
396 int (*init)(struct drm_device *);
397 void (*destroy)(struct drm_device *);
398};
399
Ben Skeggsee2e0132010-07-26 09:28:25 +1000400struct nouveau_gpio_engine {
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000401 void *priv;
402
Ben Skeggsee2e0132010-07-26 09:28:25 +1000403 int (*init)(struct drm_device *);
404 void (*takedown)(struct drm_device *);
405
406 int (*get)(struct drm_device *, enum dcb_gpio_tag);
407 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
408
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000409 int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
410 void (*)(void *, int), void *);
411 void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
412 void (*)(void *, int), void *);
413 bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000414};
415
Ben Skeggs330c5982010-09-16 15:39:49 +1000416struct nouveau_pm_voltage_level {
Ben Skeggsc3450232011-06-09 13:45:31 +1000417 u32 voltage; /* microvolts */
418 u8 vid;
Ben Skeggs330c5982010-09-16 15:39:49 +1000419};
420
421struct nouveau_pm_voltage {
422 bool supported;
Ben Skeggs03ce8d92011-06-10 15:33:11 +1000423 u8 version;
Ben Skeggs330c5982010-09-16 15:39:49 +1000424 u8 vid_mask;
425
426 struct nouveau_pm_voltage_level *level;
427 int nr_level;
428};
429
Martin Perese614b2e2011-04-14 00:46:19 +0200430struct nouveau_pm_memtiming {
431 int id;
Roy Spliet9a782482011-07-09 21:18:11 +0200432 u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
433 u32 reg_1;
434 u32 reg_2;
435 u32 reg_3;
436 u32 reg_4;
437 u32 reg_5;
438 u32 reg_6;
439 u32 reg_7;
440 u32 reg_8;
Martin Perese614b2e2011-04-14 00:46:19 +0200441};
442
Roy Spliet9a782482011-07-09 21:18:11 +0200443struct nouveau_pm_tbl_header{
444 u8 version;
445 u8 header_len;
446 u8 entry_cnt;
447 u8 entry_len;
448};
449
450struct nouveau_pm_tbl_entry{
451 u8 tUNK_0, tUNK_1, tUNK_2;
452 u8 tRP; /* Byte 3 */
453 u8 empty_4;
454 u8 tRAS; /* Byte 5 */
455 u8 empty_6;
456 u8 tRFC; /* Byte 7 */
457 u8 empty_8;
458 u8 tRC; /* Byte 9 */
459 u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
460 u8 empty_15,empty_16,empty_17;
461 u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
462};
463
464/* nouveau_mem.c */
465void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
466 struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
467 struct nouveau_pm_memtiming *timing);
468
Ben Skeggs330c5982010-09-16 15:39:49 +1000469#define NOUVEAU_PM_MAX_LEVEL 8
470struct nouveau_pm_level {
471 struct device_attribute dev_attr;
472 char name[32];
473 int id;
474
475 u32 core;
476 u32 memory;
477 u32 shader;
Ben Skeggs9698b9a2011-06-21 15:12:26 +1000478 u32 rop;
479 u32 copy;
480 u32 daemon;
Ben Skeggs4fd28472011-06-17 16:11:31 +1000481 u32 vdec;
Ben Skeggs9698b9a2011-06-21 15:12:26 +1000482 u32 unk05; /* nv50:nva3, roughly.. */
483 u32 unka0; /* nva3:nvc0 */
484 u32 hub01; /* nvc0- */
485 u32 hub06; /* nvc0- */
486 u32 hub07; /* nvc0- */
Ben Skeggs330c5982010-09-16 15:39:49 +1000487
Ben Skeggs3b5565d2011-06-09 16:57:07 +1000488 u32 volt_min; /* microvolts */
489 u32 volt_max;
Ben Skeggsc3450232011-06-09 13:45:31 +1000490 u8 fanspeed;
Ben Skeggsaee582d2010-09-27 10:13:23 +1000491
492 u16 memscript;
Martin Perese614b2e2011-04-14 00:46:19 +0200493 struct nouveau_pm_memtiming *timing;
Ben Skeggs330c5982010-09-16 15:39:49 +1000494};
495
Martin Peres34e9d852010-09-22 20:54:22 +0200496struct nouveau_pm_temp_sensor_constants {
497 u16 offset_constant;
498 s16 offset_mult;
Emil Velikov40ce4272011-06-22 02:13:23 +0100499 s16 offset_div;
500 s16 slope_mult;
501 s16 slope_div;
Martin Peres34e9d852010-09-22 20:54:22 +0200502};
503
504struct nouveau_pm_threshold_temp {
505 s16 critical;
506 s16 down_clock;
507 s16 fan_boost;
508};
509
Roy Spliet7760fcb2010-09-17 23:17:24 +0200510struct nouveau_pm_memtimings {
511 bool supported;
512 struct nouveau_pm_memtiming *timing;
513 int nr_timing;
514};
515
Ben Skeggs330c5982010-09-16 15:39:49 +1000516struct nouveau_pm_engine {
517 struct nouveau_pm_voltage voltage;
518 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
519 int nr_perflvl;
Roy Spliet7760fcb2010-09-17 23:17:24 +0200520 struct nouveau_pm_memtimings memtimings;
Martin Peres34e9d852010-09-22 20:54:22 +0200521 struct nouveau_pm_temp_sensor_constants sensor_constants;
522 struct nouveau_pm_threshold_temp threshold_temp;
Ben Skeggs330c5982010-09-16 15:39:49 +1000523
524 struct nouveau_pm_level boot;
525 struct nouveau_pm_level *cur;
526
Francisco Jerez8155cac2010-09-23 20:58:38 +0200527 struct device *hwmon;
Ben Skeggs60326492010-10-12 12:31:32 +1000528 struct notifier_block acpi_nb;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200529
Ben Skeggs330c5982010-09-16 15:39:49 +1000530 int (*clock_get)(struct drm_device *, u32 id);
Ben Skeggs5c6dc652010-09-27 09:47:56 +1000531 void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
532 u32 id, int khz);
Ben Skeggs330c5982010-09-16 15:39:49 +1000533 void (*clock_set)(struct drm_device *, void *);
Ben Skeggs77e7da62011-06-17 11:25:57 +1000534
535 int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
536 void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
537 void (*clocks_set)(struct drm_device *, void *);
538
Ben Skeggs330c5982010-09-16 15:39:49 +1000539 int (*voltage_get)(struct drm_device *);
540 int (*voltage_set)(struct drm_device *, int voltage);
541 int (*fanspeed_get)(struct drm_device *);
542 int (*fanspeed_set)(struct drm_device *, int fanspeed);
Francisco Jerez8155cac2010-09-23 20:58:38 +0200543 int (*temp_get)(struct drm_device *);
Ben Skeggs330c5982010-09-16 15:39:49 +1000544};
545
Ben Skeggs60d2a882010-12-06 15:28:54 +1000546struct nouveau_vram_engine {
Ben Skeggs987eec12011-06-24 10:14:07 +1000547 struct nouveau_mm mm;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000548
Ben Skeggs60d2a882010-12-06 15:28:54 +1000549 int (*init)(struct drm_device *);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000550 void (*takedown)(struct drm_device *dev);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000551 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
Ben Skeggsd5f42392011-02-10 12:22:52 +1000552 u32 type, struct nouveau_mem **);
553 void (*put)(struct drm_device *, struct nouveau_mem **);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000554
555 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
556};
557
Ben Skeggs6ee73862009-12-11 19:24:15 +1000558struct nouveau_engine {
559 struct nouveau_instmem_engine instmem;
560 struct nouveau_mc_engine mc;
561 struct nouveau_timer_engine timer;
562 struct nouveau_fb_engine fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563 struct nouveau_fifo_engine fifo;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200564 struct nouveau_display_engine display;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000565 struct nouveau_gpio_engine gpio;
Ben Skeggs330c5982010-09-16 15:39:49 +1000566 struct nouveau_pm_engine pm;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000567 struct nouveau_vram_engine vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000568};
569
570struct nouveau_pll_vals {
571 union {
572 struct {
573#ifdef __BIG_ENDIAN
574 uint8_t N1, M1, N2, M2;
575#else
576 uint8_t M1, N1, M2, N2;
577#endif
578 };
579 struct {
580 uint16_t NM1, NM2;
581 } __attribute__((packed));
582 };
583 int log2P;
584
585 int refclk;
586};
587
588enum nv04_fp_display_regs {
589 FP_DISPLAY_END,
590 FP_TOTAL,
591 FP_CRTC,
592 FP_SYNC_START,
593 FP_SYNC_END,
594 FP_VALID_START,
595 FP_VALID_END
596};
597
598struct nv04_crtc_reg {
Francisco Jerezcbab95db2010-10-11 03:43:58 +0200599 unsigned char MiscOutReg;
Francisco Jerez4a9f8222010-07-20 16:48:08 +0200600 uint8_t CRTC[0xa0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000601 uint8_t CR58[0x10];
602 uint8_t Sequencer[5];
603 uint8_t Graphics[9];
604 uint8_t Attribute[21];
Francisco Jerezcbab95db2010-10-11 03:43:58 +0200605 unsigned char DAC[768];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000606
607 /* PCRTC regs */
608 uint32_t fb_start;
609 uint32_t crtc_cfg;
610 uint32_t cursor_cfg;
611 uint32_t gpio_ext;
612 uint32_t crtc_830;
613 uint32_t crtc_834;
614 uint32_t crtc_850;
615 uint32_t crtc_eng_ctrl;
616
617 /* PRAMDAC regs */
618 uint32_t nv10_cursync;
619 struct nouveau_pll_vals pllvals;
620 uint32_t ramdac_gen_ctrl;
621 uint32_t ramdac_630;
622 uint32_t ramdac_634;
623 uint32_t tv_setup;
624 uint32_t tv_vtotal;
625 uint32_t tv_vskew;
626 uint32_t tv_vsync_delay;
627 uint32_t tv_htotal;
628 uint32_t tv_hskew;
629 uint32_t tv_hsync_delay;
630 uint32_t tv_hsync_delay2;
631 uint32_t fp_horiz_regs[7];
632 uint32_t fp_vert_regs[7];
633 uint32_t dither;
634 uint32_t fp_control;
635 uint32_t dither_regs[6];
636 uint32_t fp_debug_0;
637 uint32_t fp_debug_1;
638 uint32_t fp_debug_2;
639 uint32_t fp_margin_color;
640 uint32_t ramdac_8c0;
641 uint32_t ramdac_a20;
642 uint32_t ramdac_a24;
643 uint32_t ramdac_a34;
644 uint32_t ctv_regs[38];
645};
646
647struct nv04_output_reg {
648 uint32_t output;
649 int head;
650};
651
652struct nv04_mode_state {
Francisco Jerezcbab95db2010-10-11 03:43:58 +0200653 struct nv04_crtc_reg crtc_reg[2];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000654 uint32_t pllsel;
655 uint32_t sel_clk;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000656};
657
658enum nouveau_card_type {
659 NV_04 = 0x00,
660 NV_10 = 0x10,
661 NV_20 = 0x20,
662 NV_30 = 0x30,
663 NV_40 = 0x40,
664 NV_50 = 0x50,
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000665 NV_C0 = 0xc0,
Ben Skeggs2e9733f2011-07-02 20:28:49 +1000666 NV_D0 = 0xd0
Ben Skeggs6ee73862009-12-11 19:24:15 +1000667};
668
669struct drm_nouveau_private {
670 struct drm_device *dev;
Ben Skeggsaba99a82011-05-25 14:48:50 +1000671 bool noaccel;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000672
673 /* the card type, takes NV_* as values */
674 enum nouveau_card_type card_type;
675 /* exact chipset, derived from NV_PMC_BOOT_0 */
676 int chipset;
677 int flags;
678
679 void __iomem *mmio;
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000680
Ben Skeggse05d7ea2010-09-01 15:24:38 +1000681 spinlock_t ramin_lock;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000682 void __iomem *ramin;
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000683 u32 ramin_size;
684 u32 ramin_base;
685 bool ramin_available;
Ben Skeggse05d7ea2010-09-01 15:24:38 +1000686 struct drm_mm ramin_heap;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000687 struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
Ben Skeggse05d7ea2010-09-01 15:24:38 +1000688 struct list_head gpuobj_list;
Ben Skeggsb8c157d2010-10-20 10:39:35 +1000689 struct list_head classes;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000690
Ben Skeggsac8fb972010-01-15 09:24:20 +1000691 struct nouveau_bo *vga_ram;
692
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000693 /* interrupt handling */
Ben Skeggs8f8a5442010-11-03 09:57:28 +1000694 void (*irq_handler[32])(struct drm_device *);
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000695 bool msi_enabled;
Andy Lutomirskiab838332010-11-16 18:40:52 -0500696
Ben Skeggs6ee73862009-12-11 19:24:15 +1000697 struct list_head vbl_waiting;
698
699 struct {
Dave Airlieba4420c2010-03-09 10:56:52 +1000700 struct drm_global_reference mem_global_ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000701 struct ttm_bo_global_ref bo_global_ref;
702 struct ttm_bo_device bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000703 atomic_t validate_sequence;
704 } ttm;
705
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200706 struct {
707 spinlock_t lock;
708 struct drm_mm heap;
709 struct nouveau_bo *bo;
710 } fence;
711
Ben Skeggscff5c132010-10-06 16:16:59 +1000712 struct {
713 spinlock_t lock;
714 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
715 } channels;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000716
717 struct nouveau_engine engine;
718 struct nouveau_channel *channel;
719
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100720 /* For PFIFO and PGRAPH. */
721 spinlock_t context_switch_lock;
722
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000723 /* VM/PRAMIN flush, legacy PRAMIN aperture */
724 spinlock_t vm_lock;
725
Ben Skeggs6ee73862009-12-11 19:24:15 +1000726 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
Ben Skeggse05c5a32010-09-01 15:24:35 +1000727 struct nouveau_ramht *ramht;
728 struct nouveau_gpuobj *ramfc;
729 struct nouveau_gpuobj *ramro;
730
Ben Skeggs6ee73862009-12-11 19:24:15 +1000731 uint32_t ramin_rsvd_vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000732
Ben Skeggs6ee73862009-12-11 19:24:15 +1000733 struct {
734 enum {
735 NOUVEAU_GART_NONE = 0,
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000736 NOUVEAU_GART_AGP, /* AGP */
737 NOUVEAU_GART_PDMA, /* paged dma object */
738 NOUVEAU_GART_HW /* on-chip gart/vm */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000739 } type;
740 uint64_t aper_base;
741 uint64_t aper_size;
742 uint64_t aper_free;
743
Ben Skeggs79487582011-01-11 14:52:40 +1000744 struct ttm_backend_func *func;
745
746 struct {
747 struct page *page;
748 dma_addr_t addr;
749 } dummy;
750
Ben Skeggs6ee73862009-12-11 19:24:15 +1000751 struct nouveau_gpuobj *sg_ctxdma;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000752 } gart_info;
753
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100754 /* nv10-nv40 tiling regions */
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200755 struct {
756 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
757 spinlock_t lock;
758 } tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100759
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000760 /* VRAM/fb configuration */
761 uint64_t vram_size;
762 uint64_t vram_sys_base;
763
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000764 uint64_t fb_available_size;
765 uint64_t fb_mappable_pages;
766 uint64_t fb_aper_free;
767 int fb_mtrr;
768
Ben Skeggsf869ef82010-11-15 11:53:16 +1000769 /* BAR control (NV50-) */
770 struct nouveau_vm *bar1_vm;
771 struct nouveau_vm *bar3_vm;
772
Ben Skeggs6ee73862009-12-11 19:24:15 +1000773 /* G8x/G9x virtual address space */
Ben Skeggs4c1361422010-11-15 11:54:21 +1000774 struct nouveau_vm *chan_vm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000775
Ben Skeggs04a39c52010-02-24 10:03:05 +1000776 struct nvbios vbios;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000777
778 struct nv04_mode_state mode_reg;
779 struct nv04_mode_state saved_reg;
780 uint32_t saved_vga_font[4][16384];
781 uint32_t crtc_owner;
782 uint32_t dac_users[4];
783
Ben Skeggs6ee73862009-12-11 19:24:15 +1000784 struct backlight_device *backlight;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000785
Ben Skeggs6ee73862009-12-11 19:24:15 +1000786 struct {
787 struct dentry *channel_root;
788 } debugfs;
Dave Airlie38651672010-03-30 05:34:13 +0000789
Dave Airlie8be48d92010-03-30 05:34:14 +0000790 struct nouveau_fbdev *nfbdev;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200791 struct apertures_struct *apertures;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000792};
793
794static inline struct drm_nouveau_private *
Francisco Jerez27307232010-09-21 18:57:11 +0200795nouveau_private(struct drm_device *dev)
796{
797 return dev->dev_private;
798}
799
800static inline struct drm_nouveau_private *
Ben Skeggs6ee73862009-12-11 19:24:15 +1000801nouveau_bdev(struct ttm_bo_device *bd)
802{
803 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
804}
805
806static inline int
807nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
808{
809 struct nouveau_bo *prev;
810
811 if (!pnvbo)
812 return -EINVAL;
813 prev = *pnvbo;
814
815 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
816 if (prev) {
817 struct ttm_buffer_object *bo = &prev->bo;
818
819 ttm_bo_unref(&bo);
820 }
821
822 return 0;
823}
824
Ben Skeggs6ee73862009-12-11 19:24:15 +1000825/* nouveau_drv.c */
Ben Skeggs03bc9672011-07-04 13:14:05 +1000826extern int nouveau_modeset;
Francisco Jerezde5899b2010-09-08 02:28:23 +0200827extern int nouveau_agpmode;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000828extern int nouveau_duallink;
829extern int nouveau_uscript_lvds;
830extern int nouveau_uscript_tmds;
831extern int nouveau_vram_pushbuf;
832extern int nouveau_vram_notify;
833extern int nouveau_fbpercrtc;
Ben Skeggsf4053502010-03-15 09:43:51 +1000834extern int nouveau_tv_disable;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000835extern char *nouveau_tv_norm;
836extern int nouveau_reg_debug;
837extern char *nouveau_vbios;
Ben Skeggsa1470892010-01-18 11:42:37 +1000838extern int nouveau_ignorelid;
Marcin Kościelnickia32ed692010-01-26 14:00:42 +0000839extern int nouveau_nofbaccel;
840extern int nouveau_noaccel;
Marcin Kościelnicki0cba1b72010-09-29 11:15:01 +0000841extern int nouveau_force_post;
Ben Skeggsda647d52010-03-04 12:00:39 +1000842extern int nouveau_override_conntype;
Ben Skeggs6f876982010-09-16 16:47:14 +1000843extern char *nouveau_perflvl;
844extern int nouveau_perflvl_wr;
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000845extern int nouveau_msi;
Ben Skeggs0411de82011-05-25 18:32:44 +1000846extern int nouveau_ctxfw;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000847
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000848extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
849extern int nouveau_pci_resume(struct pci_dev *pdev);
850
Ben Skeggs6ee73862009-12-11 19:24:15 +1000851/* nouveau_state.c */
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000852extern int nouveau_open(struct drm_device *, struct drm_file *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000853extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000854extern void nouveau_postclose(struct drm_device *, struct drm_file *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000855extern int nouveau_load(struct drm_device *, unsigned long flags);
856extern int nouveau_firstopen(struct drm_device *);
857extern void nouveau_lastclose(struct drm_device *);
858extern int nouveau_unload(struct drm_device *);
859extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
860 struct drm_file *);
861extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
862 struct drm_file *);
Ben Skeggs12fb9522010-11-19 14:32:56 +1000863extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
864 uint32_t reg, uint32_t mask, uint32_t val);
865extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
866 uint32_t reg, uint32_t mask, uint32_t val);
Ben Skeggs78e29332011-06-18 16:27:24 +1000867extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
868 bool (*cond)(void *), void *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000869extern bool nouveau_wait_for_idle(struct drm_device *);
870extern int nouveau_card_init(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000871
872/* nouveau_mem.c */
Ben Skeggsfbd28952010-09-01 15:24:34 +1000873extern int nouveau_mem_vram_init(struct drm_device *);
874extern void nouveau_mem_vram_fini(struct drm_device *);
875extern int nouveau_mem_gart_init(struct drm_device *);
876extern void nouveau_mem_gart_fini(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000877extern int nouveau_mem_init_agp(struct drm_device *);
Francisco Jereze04d8e82010-07-23 20:29:13 +0200878extern int nouveau_mem_reset_agp(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000879extern void nouveau_mem_close(struct drm_device *);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000880extern int nouveau_mem_detect(struct drm_device *);
881extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200882extern struct nouveau_tile_reg *nv10_mem_set_tiling(
883 struct drm_device *dev, uint32_t addr, uint32_t size,
884 uint32_t pitch, uint32_t flags);
885extern void nv10_mem_put_tile_region(struct drm_device *dev,
886 struct nouveau_tile_reg *tile,
887 struct nouveau_fence *fence);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000888extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000889extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000890
891/* nouveau_notifier.c */
892extern int nouveau_notifier_init_channel(struct nouveau_channel *);
893extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
894extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
Ben Skeggs73412c32011-03-04 09:58:36 +1000895 int cout, uint32_t start, uint32_t end,
896 uint32_t *offset);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000897extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
898extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
899 struct drm_file *);
900extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
901 struct drm_file *);
902
903/* nouveau_channel.c */
904extern struct drm_ioctl_desc nouveau_ioctls[];
905extern int nouveau_max_ioctl;
906extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000907extern int nouveau_channel_alloc(struct drm_device *dev,
908 struct nouveau_channel **chan,
909 struct drm_file *file_priv,
910 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
Ben Skeggscff5c132010-10-06 16:16:59 +1000911extern struct nouveau_channel *
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200912nouveau_channel_get_unlocked(struct nouveau_channel *);
913extern struct nouveau_channel *
Ben Skeggse8a863c2011-06-01 19:18:48 +1000914nouveau_channel_get(struct drm_file *, int id);
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200915extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
Ben Skeggscff5c132010-10-06 16:16:59 +1000916extern void nouveau_channel_put(struct nouveau_channel **);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200917extern void nouveau_channel_ref(struct nouveau_channel *chan,
918 struct nouveau_channel **pchan);
Francisco Jerez6dccd312010-11-18 23:57:46 +0100919extern void nouveau_channel_idle(struct nouveau_channel *chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000920
921/* nouveau_object.c */
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000922#define NVOBJ_ENGINE_ADD(d, e, p) do { \
923 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
924 dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
925} while (0)
926
927#define NVOBJ_ENGINE_DEL(d, e) do { \
928 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
929 dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
930} while (0)
931
Emil Velikov0b89a072011-03-19 23:31:54 +0000932#define NVOBJ_CLASS(d, c, e) do { \
Ben Skeggsb8c157d2010-10-20 10:39:35 +1000933 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
934 if (ret) \
935 return ret; \
Emil Velikov71298e22011-03-19 23:31:51 +0000936} while (0)
Ben Skeggsb8c157d2010-10-20 10:39:35 +1000937
Emil Velikov0b89a072011-03-19 23:31:54 +0000938#define NVOBJ_MTHD(d, c, m, e) do { \
Ben Skeggsb8c157d2010-10-20 10:39:35 +1000939 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
940 if (ret) \
941 return ret; \
Emil Velikov71298e22011-03-19 23:31:51 +0000942} while (0)
Ben Skeggsb8c157d2010-10-20 10:39:35 +1000943
Ben Skeggs6ee73862009-12-11 19:24:15 +1000944extern int nouveau_gpuobj_early_init(struct drm_device *);
945extern int nouveau_gpuobj_init(struct drm_device *);
946extern void nouveau_gpuobj_takedown(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000947extern int nouveau_gpuobj_suspend(struct drm_device *dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000948extern void nouveau_gpuobj_resume(struct drm_device *dev);
Ben Skeggsb8c157d2010-10-20 10:39:35 +1000949extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
950extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
951 int (*exec)(struct nouveau_channel *,
Emil Velikov71298e22011-03-19 23:31:51 +0000952 u32 class, u32 mthd, u32 data));
Ben Skeggsb8c157d2010-10-20 10:39:35 +1000953extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
Ben Skeggs274fec92010-11-03 13:16:18 +1000954extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000955extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
956 uint32_t vram_h, uint32_t tt_h);
957extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
958extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
959 uint32_t size, int align, uint32_t flags,
960 struct nouveau_gpuobj **);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000961extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
962 struct nouveau_gpuobj **);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000963extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
964 u32 size, u32 flags,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000965 struct nouveau_gpuobj **);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000966extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
967 uint64_t offset, uint64_t size, int access,
968 int target, struct nouveau_gpuobj **);
Ben Skeggsceac3092010-11-23 10:10:24 +1000969extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
Ben Skeggs7f4a1952010-11-16 11:50:09 +1000970extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
971 u64 size, int target, int access, u32 type,
972 u32 comp, struct nouveau_gpuobj **pobj);
973extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
974 int class, u64 base, u64 size, int target,
975 int access, u32 type, u32 comp);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000976extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
977 struct drm_file *);
978extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
979 struct drm_file *);
980
981/* nouveau_irq.c */
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000982extern int nouveau_irq_init(struct drm_device *);
983extern void nouveau_irq_fini(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000984extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
Ben Skeggs8f8a5442010-11-03 09:57:28 +1000985extern void nouveau_irq_register(struct drm_device *, int status_bit,
986 void (*)(struct drm_device *));
987extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000988extern void nouveau_irq_preinstall(struct drm_device *);
989extern int nouveau_irq_postinstall(struct drm_device *);
990extern void nouveau_irq_uninstall(struct drm_device *);
991
992/* nouveau_sgdma.c */
993extern int nouveau_sgdma_init(struct drm_device *);
994extern void nouveau_sgdma_takedown(struct drm_device *);
Francisco Jerezfd70b6c2010-12-08 02:37:12 +0100995extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
996 uint32_t offset);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000997extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
998
999/* nouveau_debugfs.c */
1000#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
1001extern int nouveau_debugfs_init(struct drm_minor *);
1002extern void nouveau_debugfs_takedown(struct drm_minor *);
1003extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
1004extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
1005#else
1006static inline int
1007nouveau_debugfs_init(struct drm_minor *minor)
1008{
1009 return 0;
1010}
1011
1012static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
1013{
1014}
1015
1016static inline int
1017nouveau_debugfs_channel_init(struct nouveau_channel *chan)
1018{
1019 return 0;
1020}
1021
1022static inline void
1023nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
1024{
1025}
1026#endif
1027
1028/* nouveau_dma.c */
Ben Skeggs75c99da2010-01-08 10:57:39 +10001029extern void nouveau_dma_pre_init(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001030extern int nouveau_dma_init(struct nouveau_channel *);
Ben Skeggs9a391ad2010-02-11 16:37:26 +10001031extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001032
1033/* nouveau_acpi.c */
Dave Airlieafeb3e12010-04-07 13:55:09 +10001034#define ROM_BIOS_PAGE 4096
Dave Airlie2f41a7f2010-03-03 09:20:25 +10001035#if defined(CONFIG_ACPI)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001036void nouveau_register_dsm_handler(void);
1037void nouveau_unregister_dsm_handler(void);
Dave Airlieafeb3e12010-04-07 13:55:09 +10001038int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
1039bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
Ben Skeggsa6ed76d2010-07-12 15:33:07 +10001040int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
Dave Airlie8edb3812010-03-01 21:50:01 +11001041#else
1042static inline void nouveau_register_dsm_handler(void) {}
1043static inline void nouveau_unregister_dsm_handler(void) {}
Dave Airlieafeb3e12010-04-07 13:55:09 +10001044static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
1045static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
Ben Skeggs5620ba42010-07-23 10:00:12 +10001046static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
Dave Airlie8edb3812010-03-01 21:50:01 +11001047#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +10001048
1049/* nouveau_backlight.c */
1050#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
Matthew Garrett7eae3ef2011-03-22 16:30:24 -07001051extern int nouveau_backlight_init(struct drm_connector *);
1052extern void nouveau_backlight_exit(struct drm_connector *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001053#else
Matthew Garrett7eae3ef2011-03-22 16:30:24 -07001054static inline int nouveau_backlight_init(struct drm_connector *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001055{
1056 return 0;
1057}
1058
Matthew Garrett7eae3ef2011-03-22 16:30:24 -07001059static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
Ben Skeggs6ee73862009-12-11 19:24:15 +10001060#endif
1061
1062/* nouveau_bios.c */
1063extern int nouveau_bios_init(struct drm_device *);
1064extern void nouveau_bios_takedown(struct drm_device *dev);
1065extern int nouveau_run_vbios_init(struct drm_device *);
1066extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
Ben Skeggs02e4f582011-07-06 21:21:42 +10001067 struct dcb_entry *, int crtc);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001068extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
1069 enum dcb_gpio_tag);
1070extern struct dcb_connector_table_entry *
1071nouveau_bios_connector_entry(struct drm_device *, int index);
Ben Skeggs855a95e2010-09-16 15:25:25 +10001072extern u32 get_pll_register(struct drm_device *, enum pll_types);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001073extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1074 struct pll_lims *);
Ben Skeggs02e4f582011-07-06 21:21:42 +10001075extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
1076 struct dcb_entry *, int crtc);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001077extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
1078 int *length);
1079extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1080extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1081extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1082 bool *dl, bool *if_is_24bit);
1083extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1084 int head, int pxclk);
1085extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1086 enum LVDS_script, int pxclk);
1087
1088/* nouveau_ttm.c */
1089int nouveau_ttm_global_init(struct drm_nouveau_private *);
1090void nouveau_ttm_global_release(struct drm_nouveau_private *);
1091int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1092
1093/* nouveau_dp.c */
1094int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1095 uint8_t *data, int data_nr);
1096bool nouveau_dp_detect(struct drm_encoder *);
1097bool nouveau_dp_link_train(struct drm_encoder *);
1098
1099/* nv04_fb.c */
1100extern int nv04_fb_init(struct drm_device *);
1101extern void nv04_fb_takedown(struct drm_device *);
1102
1103/* nv10_fb.c */
1104extern int nv10_fb_init(struct drm_device *);
1105extern void nv10_fb_takedown(struct drm_device *);
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001106extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1107 uint32_t addr, uint32_t size,
1108 uint32_t pitch, uint32_t flags);
1109extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1110extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001111
Francisco Jerez8bded182010-07-21 21:08:11 +02001112/* nv30_fb.c */
1113extern int nv30_fb_init(struct drm_device *);
1114extern void nv30_fb_takedown(struct drm_device *);
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001115extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1116 uint32_t addr, uint32_t size,
1117 uint32_t pitch, uint32_t flags);
1118extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
Francisco Jerez8bded182010-07-21 21:08:11 +02001119
Ben Skeggs6ee73862009-12-11 19:24:15 +10001120/* nv40_fb.c */
1121extern int nv40_fb_init(struct drm_device *);
1122extern void nv40_fb_takedown(struct drm_device *);
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001123extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1124
Marcin Kościelnicki304424e2010-03-01 00:18:39 +00001125/* nv50_fb.c */
1126extern int nv50_fb_init(struct drm_device *);
1127extern void nv50_fb_takedown(struct drm_device *);
Ben Skeggs6fdb3832011-03-08 09:57:17 +10001128extern void nv50_fb_vm_trap(struct drm_device *, int display);
Marcin Kościelnicki304424e2010-03-01 00:18:39 +00001129
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001130/* nvc0_fb.c */
1131extern int nvc0_fb_init(struct drm_device *);
1132extern void nvc0_fb_takedown(struct drm_device *);
1133
Ben Skeggs6ee73862009-12-11 19:24:15 +10001134/* nv04_fifo.c */
1135extern int nv04_fifo_init(struct drm_device *);
Ben Skeggs5178d402010-11-03 10:56:05 +10001136extern void nv04_fifo_fini(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001137extern void nv04_fifo_disable(struct drm_device *);
1138extern void nv04_fifo_enable(struct drm_device *);
1139extern bool nv04_fifo_reassign(struct drm_device *, bool);
Francisco Jerez588d7d12009-12-13 20:07:42 +01001140extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001141extern int nv04_fifo_channel_id(struct drm_device *);
1142extern int nv04_fifo_create_context(struct nouveau_channel *);
1143extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1144extern int nv04_fifo_load_context(struct nouveau_channel *);
1145extern int nv04_fifo_unload_context(struct drm_device *);
Ben Skeggs5178d402010-11-03 10:56:05 +10001146extern void nv04_fifo_isr(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001147
1148/* nv10_fifo.c */
1149extern int nv10_fifo_init(struct drm_device *);
1150extern int nv10_fifo_channel_id(struct drm_device *);
1151extern int nv10_fifo_create_context(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001152extern int nv10_fifo_load_context(struct nouveau_channel *);
1153extern int nv10_fifo_unload_context(struct drm_device *);
1154
1155/* nv40_fifo.c */
1156extern int nv40_fifo_init(struct drm_device *);
1157extern int nv40_fifo_create_context(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001158extern int nv40_fifo_load_context(struct nouveau_channel *);
1159extern int nv40_fifo_unload_context(struct drm_device *);
1160
1161/* nv50_fifo.c */
1162extern int nv50_fifo_init(struct drm_device *);
1163extern void nv50_fifo_takedown(struct drm_device *);
1164extern int nv50_fifo_channel_id(struct drm_device *);
1165extern int nv50_fifo_create_context(struct nouveau_channel *);
1166extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1167extern int nv50_fifo_load_context(struct nouveau_channel *);
1168extern int nv50_fifo_unload_context(struct drm_device *);
Ben Skeggs56ac7472010-10-22 10:26:24 +10001169extern void nv50_fifo_tlb_flush(struct drm_device *dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001170
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001171/* nvc0_fifo.c */
1172extern int nvc0_fifo_init(struct drm_device *);
1173extern void nvc0_fifo_takedown(struct drm_device *);
1174extern void nvc0_fifo_disable(struct drm_device *);
1175extern void nvc0_fifo_enable(struct drm_device *);
1176extern bool nvc0_fifo_reassign(struct drm_device *, bool);
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001177extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1178extern int nvc0_fifo_channel_id(struct drm_device *);
1179extern int nvc0_fifo_create_context(struct nouveau_channel *);
1180extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1181extern int nvc0_fifo_load_context(struct nouveau_channel *);
1182extern int nvc0_fifo_unload_context(struct drm_device *);
1183
Ben Skeggs6ee73862009-12-11 19:24:15 +10001184/* nv04_graph.c */
Ben Skeggs49769862011-04-01 13:03:56 +10001185extern int nv04_graph_create(struct drm_device *);
Ben Skeggs49769862011-04-01 13:03:56 +10001186extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
Francisco Jerez332b2422010-10-20 23:35:40 +02001187extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1188 u32 class, u32 mthd, u32 data);
Ben Skeggs274fec92010-11-03 13:16:18 +10001189extern struct nouveau_bitfield nv04_graph_nsource[];
Ben Skeggs6ee73862009-12-11 19:24:15 +10001190
1191/* nv10_graph.c */
Ben Skeggsd11db272011-04-01 12:50:55 +10001192extern int nv10_graph_create(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001193extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
Ben Skeggs274fec92010-11-03 13:16:18 +10001194extern struct nouveau_bitfield nv10_graph_intr[];
1195extern struct nouveau_bitfield nv10_graph_nstatus[];
Ben Skeggs6ee73862009-12-11 19:24:15 +10001196
1197/* nv20_graph.c */
Ben Skeggsa0b1de82011-04-01 12:32:03 +10001198extern int nv20_graph_create(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001199
1200/* nv40_graph.c */
Ben Skeggs39c8d362011-04-01 11:33:21 +10001201extern int nv40_graph_create(struct drm_device *);
Ben Skeggs054b93e2009-12-15 22:02:47 +10001202extern void nv40_grctx_init(struct nouveau_grctx *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001203
1204/* nv50_graph.c */
Ben Skeggs2703c212011-04-01 09:50:18 +10001205extern int nv50_graph_create(struct drm_device *);
Marcin Kościelnickid5f3c902010-02-25 00:54:02 +00001206extern int nv50_grctx_init(struct nouveau_grctx *);
Ben Skeggs6effe392010-12-30 11:48:03 +10001207extern struct nouveau_enum nv50_data_error_names[];
Ben Skeggs7ff54412011-03-18 10:25:59 +10001208extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001209
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001210/* nvc0_graph.c */
Ben Skeggs7a45cd12011-04-01 10:59:53 +10001211extern int nvc0_graph_create(struct drm_device *);
Ben Skeggsd5a27372011-04-01 16:10:08 +10001212extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001213
Ben Skeggsbd2e5972010-10-19 20:06:01 +10001214/* nv84_crypt.c */
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +10001215extern int nv84_crypt_create(struct drm_device *);
Ben Skeggsbd2e5972010-10-19 20:06:01 +10001216
Ben Skeggs7ff54412011-03-18 10:25:59 +10001217/* nva3_copy.c */
1218extern int nva3_copy_create(struct drm_device *dev);
1219
1220/* nvc0_copy.c */
1221extern int nvc0_copy_create(struct drm_device *dev, int engine);
1222
Ben Skeggs323dcac2011-06-23 16:21:21 +10001223/* nv31_mpeg.c */
1224extern int nv31_mpeg_create(struct drm_device *dev);
Ben Skeggsa02ccc72011-04-04 16:08:24 +10001225
Ben Skeggs93187452011-04-12 15:19:54 +10001226/* nv50_mpeg.c */
1227extern int nv50_mpeg_create(struct drm_device *dev);
Ben Skeggsc0924322011-04-04 16:10:00 +10001228
Ben Skeggs6ee73862009-12-11 19:24:15 +10001229/* nv04_instmem.c */
1230extern int nv04_instmem_init(struct drm_device *);
1231extern void nv04_instmem_takedown(struct drm_device *);
1232extern int nv04_instmem_suspend(struct drm_device *);
1233extern void nv04_instmem_resume(struct drm_device *);
Ben Skeggs6e32fed2011-06-03 14:23:30 +10001234extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1235 u32 size, u32 align);
Ben Skeggse41115d2010-11-01 11:45:02 +10001236extern void nv04_instmem_put(struct nouveau_gpuobj *);
1237extern int nv04_instmem_map(struct nouveau_gpuobj *);
1238extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +10001239extern void nv04_instmem_flush(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001240
1241/* nv50_instmem.c */
1242extern int nv50_instmem_init(struct drm_device *);
1243extern void nv50_instmem_takedown(struct drm_device *);
1244extern int nv50_instmem_suspend(struct drm_device *);
1245extern void nv50_instmem_resume(struct drm_device *);
Ben Skeggs6e32fed2011-06-03 14:23:30 +10001246extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1247 u32 size, u32 align);
Ben Skeggse41115d2010-11-01 11:45:02 +10001248extern void nv50_instmem_put(struct nouveau_gpuobj *);
1249extern int nv50_instmem_map(struct nouveau_gpuobj *);
1250extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +10001251extern void nv50_instmem_flush(struct drm_device *);
Ben Skeggs734ee832010-07-15 11:02:54 +10001252extern void nv84_instmem_flush(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001253
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001254/* nvc0_instmem.c */
1255extern int nvc0_instmem_init(struct drm_device *);
1256extern void nvc0_instmem_takedown(struct drm_device *);
1257extern int nvc0_instmem_suspend(struct drm_device *);
1258extern void nvc0_instmem_resume(struct drm_device *);
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001259
Ben Skeggs6ee73862009-12-11 19:24:15 +10001260/* nv04_mc.c */
1261extern int nv04_mc_init(struct drm_device *);
1262extern void nv04_mc_takedown(struct drm_device *);
1263
1264/* nv40_mc.c */
1265extern int nv40_mc_init(struct drm_device *);
1266extern void nv40_mc_takedown(struct drm_device *);
1267
1268/* nv50_mc.c */
1269extern int nv50_mc_init(struct drm_device *);
1270extern void nv50_mc_takedown(struct drm_device *);
1271
1272/* nv04_timer.c */
1273extern int nv04_timer_init(struct drm_device *);
1274extern uint64_t nv04_timer_read(struct drm_device *);
1275extern void nv04_timer_takedown(struct drm_device *);
1276
1277extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1278 unsigned long arg);
1279
1280/* nv04_dac.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001281extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
Francisco Jerez11d6eb22009-12-17 18:52:44 +01001282extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001283extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1284extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
Francisco Jerez8ccfe9e2010-07-04 16:14:42 +02001285extern bool nv04_dac_in_use(struct drm_encoder *encoder);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001286
1287/* nv04_dfp.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001288extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001289extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1290extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1291 int head, bool dl);
1292extern void nv04_dfp_disable(struct drm_device *dev, int head);
1293extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1294
1295/* nv04_tv.c */
1296extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001297extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001298
1299/* nv17_tv.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001300extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001301
1302/* nv04_display.c */
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001303extern int nv04_display_early_init(struct drm_device *);
1304extern void nv04_display_late_takedown(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001305extern int nv04_display_create(struct drm_device *);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001306extern int nv04_display_init(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001307extern void nv04_display_destroy(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001308
Ben Skeggs26f6d882011-07-04 16:25:18 +10001309/* nvd0_display.c */
1310extern int nvd0_display_create(struct drm_device *);
1311extern int nvd0_display_init(struct drm_device *);
1312extern void nvd0_display_destroy(struct drm_device *);
1313
Ben Skeggs6ee73862009-12-11 19:24:15 +10001314/* nv04_crtc.c */
1315extern int nv04_crtc_create(struct drm_device *, int index);
1316
1317/* nouveau_bo.c */
1318extern struct ttm_bo_driver nouveau_bo_driver;
Ben Skeggs7375c952011-06-07 14:21:29 +10001319extern int nouveau_bo_new(struct drm_device *, int size, int align,
1320 uint32_t flags, uint32_t tile_mode,
1321 uint32_t tile_flags, struct nouveau_bo **);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001322extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1323extern int nouveau_bo_unpin(struct nouveau_bo *);
1324extern int nouveau_bo_map(struct nouveau_bo *);
1325extern void nouveau_bo_unmap(struct nouveau_bo *);
Francisco Jerez78ad0f72010-03-18 13:07:47 +01001326extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1327 uint32_t busy);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001328extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1329extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1330extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1331extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
Francisco Jerez332b2422010-10-20 23:35:40 +02001332extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
Ben Skeggs7a45d762010-11-22 08:50:27 +10001333extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1334 bool no_wait_reserve, bool no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001335
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001336extern struct nouveau_vma *
1337nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
1338extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
1339 struct nouveau_vma *);
1340extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
1341
Ben Skeggs6ee73862009-12-11 19:24:15 +10001342/* nouveau_fence.c */
1343struct nouveau_fence;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +02001344extern int nouveau_fence_init(struct drm_device *);
1345extern void nouveau_fence_fini(struct drm_device *);
Francisco Jerez27307232010-09-21 18:57:11 +02001346extern int nouveau_fence_channel_init(struct nouveau_channel *);
1347extern void nouveau_fence_channel_fini(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001348extern void nouveau_fence_update(struct nouveau_channel *);
1349extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1350 bool emit);
1351extern int nouveau_fence_emit(struct nouveau_fence *);
Francisco Jerez8ac38912010-09-21 20:49:39 +02001352extern void nouveau_fence_work(struct nouveau_fence *fence,
1353 void (*work)(void *priv, bool signalled),
1354 void *priv);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001355struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
Marcin Slusarz382d62e2010-10-20 21:50:24 +02001356
1357extern bool __nouveau_fence_signalled(void *obj, void *arg);
1358extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1359extern int __nouveau_fence_flush(void *obj, void *arg);
1360extern void __nouveau_fence_unref(void **obj);
1361extern void *__nouveau_fence_ref(void *obj);
1362
1363static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1364{
1365 return __nouveau_fence_signalled(obj, NULL);
1366}
1367static inline int
1368nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1369{
1370 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1371}
Francisco Jerez27307232010-09-21 18:57:11 +02001372extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
Marcin Slusarz382d62e2010-10-20 21:50:24 +02001373static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1374{
1375 return __nouveau_fence_flush(obj, NULL);
1376}
1377static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1378{
1379 __nouveau_fence_unref((void **)obj);
1380}
1381static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1382{
1383 return __nouveau_fence_ref(obj);
1384}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001385
1386/* nouveau_gem.c */
Ben Skeggsf6d4e622011-06-07 12:25:36 +10001387extern int nouveau_gem_new(struct drm_device *, int size, int align,
1388 uint32_t domain, uint32_t tile_mode,
1389 uint32_t tile_flags, struct nouveau_bo **);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001390extern int nouveau_gem_object_new(struct drm_gem_object *);
1391extern void nouveau_gem_object_del(struct drm_gem_object *);
Ben Skeggs639212d2011-06-03 16:18:26 +10001392extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
1393extern void nouveau_gem_object_close(struct drm_gem_object *,
1394 struct drm_file *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001395extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1396 struct drm_file *);
1397extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1398 struct drm_file *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001399extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1400 struct drm_file *);
1401extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1402 struct drm_file *);
1403extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1404 struct drm_file *);
1405
Francisco Jerez042206c2010-10-21 18:19:29 +02001406/* nouveau_display.c */
1407int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1408void nouveau_vblank_disable(struct drm_device *dev, int crtc);
Francisco Jerez332b2422010-10-20 23:35:40 +02001409int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1410 struct drm_pending_vblank_event *event);
1411int nouveau_finish_page_flip(struct nouveau_channel *,
1412 struct nouveau_page_flip_state *);
Francisco Jerez042206c2010-10-21 18:19:29 +02001413
Ben Skeggsee2e0132010-07-26 09:28:25 +10001414/* nv10_gpio.c */
1415int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1416int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001417
Ben Skeggs45284162010-04-07 12:57:35 +10001418/* nv50_gpio.c */
Ben Skeggsee2e0132010-07-26 09:28:25 +10001419int nv50_gpio_init(struct drm_device *dev);
Ben Skeggs2cbd4c82010-11-03 10:18:04 +10001420void nv50_gpio_fini(struct drm_device *dev);
Ben Skeggs45284162010-04-07 12:57:35 +10001421int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1422int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
Ben Skeggsd7f81722011-07-03 02:57:35 +10001423int nvd0_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1424int nvd0_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
Ben Skeggsfce2bad2010-11-11 16:14:56 +10001425int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
1426 void (*)(void *, int), void *);
1427void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
1428 void (*)(void *, int), void *);
1429bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
Ben Skeggs45284162010-04-07 12:57:35 +10001430
Ben Skeggse9ebb682010-04-28 14:07:06 +10001431/* nv50_calc. */
1432int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1433 int *N1, int *M1, int *N2, int *M2, int *P);
Ben Skeggs52eba8d2011-04-28 02:34:21 +10001434int nva3_calc_pll(struct drm_device *, struct pll_lims *,
1435 int clk, int *N, int *fN, int *M, int *P);
Ben Skeggse9ebb682010-04-28 14:07:06 +10001436
Ben Skeggs6ee73862009-12-11 19:24:15 +10001437#ifndef ioread32_native
1438#ifdef __BIG_ENDIAN
1439#define ioread16_native ioread16be
1440#define iowrite16_native iowrite16be
1441#define ioread32_native ioread32be
1442#define iowrite32_native iowrite32be
1443#else /* def __BIG_ENDIAN */
1444#define ioread16_native ioread16
1445#define iowrite16_native iowrite16
1446#define ioread32_native ioread32
1447#define iowrite32_native iowrite32
1448#endif /* def __BIG_ENDIAN else */
1449#endif /* !ioread32_native */
1450
1451/* channel control reg access */
1452static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1453{
1454 return ioread32_native(chan->user + reg);
1455}
1456
1457static inline void nvchan_wr32(struct nouveau_channel *chan,
1458 unsigned reg, u32 val)
1459{
1460 iowrite32_native(val, chan->user + reg);
1461}
1462
1463/* register access */
1464static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1465{
1466 struct drm_nouveau_private *dev_priv = dev->dev_private;
1467 return ioread32_native(dev_priv->mmio + reg);
1468}
1469
1470static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1471{
1472 struct drm_nouveau_private *dev_priv = dev->dev_private;
1473 iowrite32_native(val, dev_priv->mmio + reg);
1474}
1475
Ben Skeggs2a7fdb2b2010-08-30 16:14:51 +10001476static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
Ben Skeggs49eed802010-07-23 11:17:57 +10001477{
1478 u32 tmp = nv_rd32(dev, reg);
Ben Skeggs2a7fdb2b2010-08-30 16:14:51 +10001479 nv_wr32(dev, reg, (tmp & ~mask) | val);
1480 return tmp;
Ben Skeggs49eed802010-07-23 11:17:57 +10001481}
1482
Ben Skeggs6ee73862009-12-11 19:24:15 +10001483static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1484{
1485 struct drm_nouveau_private *dev_priv = dev->dev_private;
1486 return ioread8(dev_priv->mmio + reg);
1487}
1488
1489static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1490{
1491 struct drm_nouveau_private *dev_priv = dev->dev_private;
1492 iowrite8(val, dev_priv->mmio + reg);
1493}
1494
Francisco Jerez4b5c1522010-09-07 17:34:44 +02001495#define nv_wait(dev, reg, mask, val) \
Ben Skeggs12fb9522010-11-19 14:32:56 +10001496 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1497#define nv_wait_ne(dev, reg, mask, val) \
1498 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
Ben Skeggs78e29332011-06-18 16:27:24 +10001499#define nv_wait_cb(dev, func, data) \
1500 nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001501
1502/* PRAMIN access */
1503static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1504{
1505 struct drm_nouveau_private *dev_priv = dev->dev_private;
1506 return ioread32_native(dev_priv->ramin + offset);
1507}
1508
1509static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1510{
1511 struct drm_nouveau_private *dev_priv = dev->dev_private;
1512 iowrite32_native(val, dev_priv->ramin + offset);
1513}
1514
1515/* object access */
Ben Skeggsb3beb162010-09-01 15:24:29 +10001516extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1517extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001518
1519/*
1520 * Logging
1521 * Argument d is (struct drm_device *).
1522 */
1523#define NV_PRINTK(level, d, fmt, arg...) \
1524 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1525 pci_name(d->pdev), ##arg)
1526#ifndef NV_DEBUG_NOTRACE
1527#define NV_DEBUG(d, fmt, arg...) do { \
Maarten Maathuisef2bb502009-12-13 16:53:12 +01001528 if (drm_debug & DRM_UT_DRIVER) { \
1529 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1530 __LINE__, ##arg); \
1531 } \
1532} while (0)
1533#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1534 if (drm_debug & DRM_UT_KMS) { \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001535 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1536 __LINE__, ##arg); \
1537 } \
1538} while (0)
1539#else
1540#define NV_DEBUG(d, fmt, arg...) do { \
Maarten Maathuisef2bb502009-12-13 16:53:12 +01001541 if (drm_debug & DRM_UT_DRIVER) \
1542 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1543} while (0)
1544#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1545 if (drm_debug & DRM_UT_KMS) \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001546 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1547} while (0)
1548#endif
1549#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1550#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1551#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1552#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1553#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1554
1555/* nouveau_reg_debug bitmask */
1556enum {
1557 NOUVEAU_REG_DEBUG_MC = 0x1,
1558 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1559 NOUVEAU_REG_DEBUG_FB = 0x4,
1560 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1561 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1562 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1563 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1564 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1565 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1566 NOUVEAU_REG_DEBUG_EVO = 0x200,
1567};
1568
1569#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1570 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1571 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1572} while (0)
1573
1574static inline bool
1575nv_two_heads(struct drm_device *dev)
1576{
1577 struct drm_nouveau_private *dev_priv = dev->dev_private;
1578 const int impl = dev->pci_device & 0x0ff0;
1579
1580 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1581 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1582 return true;
1583
1584 return false;
1585}
1586
1587static inline bool
1588nv_gf4_disp_arch(struct drm_device *dev)
1589{
1590 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1591}
1592
1593static inline bool
1594nv_two_reg_pll(struct drm_device *dev)
1595{
1596 struct drm_nouveau_private *dev_priv = dev->dev_private;
1597 const int impl = dev->pci_device & 0x0ff0;
1598
1599 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1600 return true;
1601 return false;
1602}
1603
Francisco Jerezacae1162010-08-15 14:31:31 +02001604static inline bool
1605nv_match_device(struct drm_device *dev, unsigned device,
1606 unsigned sub_vendor, unsigned sub_device)
1607{
1608 return dev->pdev->device == device &&
1609 dev->pdev->subsystem_vendor == sub_vendor &&
1610 dev->pdev->subsystem_device == sub_device;
1611}
1612
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +10001613static inline void *
1614nv_engine(struct drm_device *dev, int engine)
1615{
1616 struct drm_nouveau_private *dev_priv = dev->dev_private;
1617 return (void *)dev_priv->eng[engine];
1618}
1619
Ben Skeggsc6939312011-01-11 14:23:12 +10001620/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1621 * helpful to determine a number of other hardware features
1622 */
1623static inline int
1624nv44_graph_class(struct drm_device *dev)
1625{
1626 struct drm_nouveau_private *dev_priv = dev->dev_private;
1627
1628 if ((dev_priv->chipset & 0xf0) == 0x60)
1629 return 1;
1630
1631 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1632}
1633
Ben Skeggs7f4a1952010-11-16 11:50:09 +10001634/* memory type/access flags, do not match hardware values */
Ben Skeggsa11c3192010-08-27 10:00:25 +10001635#define NV_MEM_ACCESS_RO 1
1636#define NV_MEM_ACCESS_WO 2
Ben Skeggs7f4a1952010-11-16 11:50:09 +10001637#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
Ben Skeggsa11c3192010-08-27 10:00:25 +10001638#define NV_MEM_ACCESS_SYS 4
1639#define NV_MEM_ACCESS_VM 8
Ben Skeggs7f4a1952010-11-16 11:50:09 +10001640
1641#define NV_MEM_TARGET_VRAM 0
1642#define NV_MEM_TARGET_PCI 1
1643#define NV_MEM_TARGET_PCI_NOSNOOP 2
1644#define NV_MEM_TARGET_VM 3
1645#define NV_MEM_TARGET_GART 4
1646
1647#define NV_MEM_TYPE_VM 0x7f
1648#define NV_MEM_COMP_VM 0x03
1649
1650/* NV_SW object class */
Francisco Jerezf03a3142009-12-26 02:42:45 +01001651#define NV_SW 0x0000506e
1652#define NV_SW_DMA_SEMAPHORE 0x00000060
1653#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1654#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1655#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
Francisco Jerez8af29cc2010-10-02 17:04:46 +02001656#define NV_SW_YIELD 0x00000080
Francisco Jerezf03a3142009-12-26 02:42:45 +01001657#define NV_SW_DMA_VBLSEM 0x0000018c
1658#define NV_SW_VBLSEM_OFFSET 0x00000400
1659#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1660#define NV_SW_VBLSEM_RELEASE 0x00000408
Francisco Jerez332b2422010-10-20 23:35:40 +02001661#define NV_SW_PAGE_FLIP 0x00000500
Ben Skeggs6ee73862009-12-11 19:24:15 +10001662
1663#endif /* __NOUVEAU_DRV_H__ */