blob: b3b566ec83d397c1074c1dcbee0d5e33542e7d9c [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Tony Thompsonba3c0262009-05-30 14:00:15 +010033/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010034#define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
35#define PMD_FLAGS_UP PMD_SECT_WB
36
Tony Thompsonba3c0262009-05-30 14:00:15 +010037/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010038#define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
39#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000040
Catalin Marinasbbe88882007-05-08 22:27:46 +010041ENTRY(cpu_v7_proc_init)
42 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010043ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010044
45ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010046 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
47 bic r0, r0, #0x1000 @ ...i............
48 bic r0, r0, #0x0006 @ .............ca.
49 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010050 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010051ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010052
53/*
54 * cpu_v7_reset(loc)
55 *
56 * Perform a soft reset of the system. Put the CPU into the
57 * same state as it would be if it had been reset, and branch
58 * to what would be the reset vector.
59 *
60 * - loc - location to jump to for soft reset
Catalin Marinasbbe88882007-05-08 22:27:46 +010061 */
62 .align 5
63ENTRY(cpu_v7_reset)
64 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010065ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010066
67/*
68 * cpu_v7_do_idle()
69 *
70 * Idle the processor (eg, wait for interrupt).
71 *
72 * IRQs are already disabled.
73 */
74ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000075 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010076 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010077 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010078ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010079
80ENTRY(cpu_v7_dcache_clean_area)
81#ifndef TLB_CAN_READ_FROM_L1_CACHE
82 dcache_line_size r2, r3
831: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
84 add r0, r0, r2
85 subs r1, r1, r2
86 bhi 1b
87 dsb
88#endif
89 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010090ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010091
92/*
93 * cpu_v7_switch_mm(pgd_phys, tsk)
94 *
95 * Set the translation table base pointer to be pgd_phys
96 *
97 * - pgd_phys - physical address of new TTB
98 *
99 * It is assumed that:
100 * - we are not using split page tables
101 */
102ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100103#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100104 mov r2, #0
105 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100106 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
107 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100108#ifdef CONFIG_ARM_ERRATA_430973
109 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
110#endif
Will Deacon52af9c62011-05-26 11:23:43 +0100111 mrc p15, 0, r2, c2, c0, 1 @ load TTB 1
112 mcr p15, 0, r2, c2, c0, 0 @ into TTB 0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100113 isb
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100114#ifdef CONFIG_ARM_ERRATA_754322
115 dsb
116#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100117 mcr p15, 0, r1, c13, c0, 1 @ set context ID
118 isb
Will Deacon52af9c62011-05-26 11:23:43 +0100119 mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
120 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100121#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100122 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100123ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100124
125/*
126 * cpu_v7_set_pte_ext(ptep, pte)
127 *
128 * Set a level 2 translation table entry.
129 *
130 * - ptep - pointer to level 2 translation table entry
Russell Kingd30e45e2010-11-16 00:16:01 +0000131 * (hardware version is stored at +2048 bytes)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100132 * - pte - PTE value to store
133 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100134 */
135ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100136#ifdef CONFIG_MMU
Russell Kingd30e45e2010-11-16 00:16:01 +0000137 str r1, [r0] @ linux version
Catalin Marinasbbe88882007-05-08 22:27:46 +0100138
139 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100140 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100141 orr r3, r3, r2
142 orr r3, r3, #PTE_EXT_AP0 | 2
143
Russell Kingb1cce6b2008-11-04 10:52:28 +0000144 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100145 orrne r3, r3, #PTE_EXT_TEX(1)
146
Russell King36bb94b2010-11-16 08:40:36 +0000147 eor r1, r1, #L_PTE_DIRTY
148 tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
149 orrne r3, r3, #PTE_EXT_APX
Catalin Marinasbbe88882007-05-08 22:27:46 +0100150
151 tst r1, #L_PTE_USER
152 orrne r3, r3, #PTE_EXT_AP1
Catalin Marinas247055a2010-09-13 16:03:21 +0100153#ifdef CONFIG_CPU_USE_DOMAINS
154 @ allow kernel read/write access to read-only user pages
Catalin Marinasbbe88882007-05-08 22:27:46 +0100155 tstne r3, #PTE_EXT_APX
156 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
Catalin Marinas247055a2010-09-13 16:03:21 +0100157#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100158
Russell King9522d7e2010-11-16 00:23:31 +0000159 tst r1, #L_PTE_XN
160 orrne r3, r3, #PTE_EXT_XN
Catalin Marinasbbe88882007-05-08 22:27:46 +0100161
Russell King3f69c0c2008-09-15 17:23:10 +0100162 tst r1, #L_PTE_YOUNG
163 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100164 moveq r3, #0
165
Dave Martin874d5d32011-01-14 00:43:01 +0100166 ARM( str r3, [r0, #2048]! )
167 THUMB( add r0, r0, #2048 )
168 THUMB( str r3, [r0] )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100169 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100170#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100171 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100172ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100173
174cpu_v7_name:
175 .ascii "ARMv7 Processor"
176 .align
177
Russell Kingf6b0fa02011-02-06 15:48:39 +0000178 /*
179 * Memory region attributes with SCTLR.TRE=1
180 *
181 * n = TEX[0],C,B
182 * TR = PRRR[2n+1:2n] - memory type
183 * IR = NMRR[2n+1:2n] - inner cacheable property
184 * OR = NMRR[2n+17:2n+16] - outer cacheable property
185 *
186 * n TR IR OR
187 * UNCACHED 000 00
188 * BUFFERABLE 001 10 00 00
189 * WRITETHROUGH 010 10 10 10
190 * WRITEBACK 011 10 11 11
191 * reserved 110
192 * WRITEALLOC 111 10 01 01
193 * DEV_SHARED 100 01
194 * DEV_NONSHARED 100 01
195 * DEV_WC 001 10
196 * DEV_CACHED 011 10
197 *
198 * Other attributes:
199 *
200 * DS0 = PRRR[16] = 0 - device shareable property
201 * DS1 = PRRR[17] = 1 - device shareable property
202 * NS0 = PRRR[18] = 0 - normal shareable property
203 * NS1 = PRRR[19] = 1 - normal shareable property
204 * NOS = PRRR[24+n] = 1 - not outer shareable
205 */
206.equ PRRR, 0xff0a81a8
207.equ NMRR, 0x40e040e0
208
209/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
210.globl cpu_v7_suspend_size
211.equ cpu_v7_suspend_size, 4 * 8
Russell King29ea23f2011-04-02 10:08:55 +0100212#ifdef CONFIG_PM_SLEEP
Russell Kingf6b0fa02011-02-06 15:48:39 +0000213ENTRY(cpu_v7_do_suspend)
214 stmfd sp!, {r4 - r11, lr}
215 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
216 mrc p15, 0, r5, c13, c0, 1 @ Context ID
217 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
218 mrc p15, 0, r7, c2, c0, 0 @ TTB 0
219 mrc p15, 0, r8, c2, c0, 1 @ TTB 1
220 mrc p15, 0, r9, c1, c0, 0 @ Control register
221 mrc p15, 0, r10, c1, c0, 1 @ Auxiliary control register
222 mrc p15, 0, r11, c1, c0, 2 @ Co-processor access control
223 stmia r0, {r4 - r11}
224 ldmfd sp!, {r4 - r11, pc}
225ENDPROC(cpu_v7_do_suspend)
226
227ENTRY(cpu_v7_do_resume)
228 mov ip, #0
229 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
230 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
231 ldmia r0, {r4 - r11}
232 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
233 mcr p15, 0, r5, c13, c0, 1 @ Context ID
234 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
235 mcr p15, 0, r7, c2, c0, 0 @ TTB 0
236 mcr p15, 0, r8, c2, c0, 1 @ TTB 1
237 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300238 mcr p15, 0, r10, c1, c0, 1 @ Auxiliary control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000239 mcr p15, 0, r11, c1, c0, 2 @ Co-processor access control
240 ldr r4, =PRRR @ PRRR
241 ldr r5, =NMRR @ NMRR
242 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
243 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
244 isb
245 mov r0, r9 @ control register
246 mov r2, r7, lsr #14 @ get TTB0 base
247 mov r2, r2, lsl #14
248 ldr r3, cpu_resume_l1_flags
249 b cpu_resume_mmu
250ENDPROC(cpu_v7_do_resume)
251cpu_resume_l1_flags:
252 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_SMP)
253 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_UP)
254#else
255#define cpu_v7_do_suspend 0
256#define cpu_v7_do_resume 0
257#endif
258
Russell King5085f3f2010-10-01 15:37:05 +0100259 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100260
261/*
262 * __v7_setup
263 *
264 * Initialise TLB, Caches, and MMU state ready to switch the MMU
265 * on. Return in r0 the new CP15 C1 control register setting.
266 *
267 * We automatically detect if we have a Harvard cache, and use the
268 * Harvard cache control instructions insead of the unified cache
269 * control instructions.
270 *
271 * This should be able to cover all ARMv7 cores.
272 *
273 * It is assumed that:
274 * - cache type register is implemented
275 */
Daniel Walker14eff182010-09-17 16:42:10 +0100276__v7_ca9mp_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000277#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100278 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
279 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000280 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
281 orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
282 mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
Jon Callan73b63ef2008-11-06 13:23:09 +0000283#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100284__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100285 adr r12, __v7_setup_stack @ the local stack
286 stmia r12, {r0-r5, r7, r9, r11, lr}
287 bl v7_flush_dcache_all
288 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100289
290 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
291 and r10, r0, #0xff000000 @ ARM?
292 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100293 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100294 and r5, r0, #0x00f00000 @ variant
295 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100296 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
297 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100298
Will Deacon64918482010-09-14 09:50:03 +0100299 /* Cortex-A8 Errata */
300 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
301 teq r0, r10
302 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100303#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100304 teq r5, #0x00100000 @ only present in r1p*
305 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
306 orreq r10, r10, #(1 << 6) @ set IBE to 1
307 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100308#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100309#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100310 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100311 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
312 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
313 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
314 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100315#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100316#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100317 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100318 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
319 tsteq r10, #1 << 22
320 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
321 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100322#endif
Will Deacon9f050272010-09-14 09:51:43 +0100323 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100324
Will Deacon9f050272010-09-14 09:51:43 +0100325 /* Cortex-A9 Errata */
3262: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
327 teq r0, r10
328 bne 3f
329#ifdef CONFIG_ARM_ERRATA_742230
330 cmp r6, #0x22 @ only present up to r2p2
331 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
332 orrle r10, r10, #1 << 4 @ set bit #4
333 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
334#endif
Will Deacona672e992010-09-14 09:53:02 +0100335#ifdef CONFIG_ARM_ERRATA_742231
336 teq r6, #0x20 @ present in r2p0
337 teqne r6, #0x21 @ present in r2p1
338 teqne r6, #0x22 @ present in r2p2
339 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
340 orreq r10, r10, #1 << 12 @ set bit #12
341 orreq r10, r10, #1 << 22 @ set bit #22
342 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
343#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100344#ifdef CONFIG_ARM_ERRATA_743622
345 teq r6, #0x20 @ present in r2p0
346 teqne r6, #0x21 @ present in r2p1
347 teqne r6, #0x22 @ present in r2p2
348 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
349 orreq r10, r10, #1 << 6 @ set bit #6
350 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
351#endif
Will Deacon9a27c272011-02-18 16:36:35 +0100352#ifdef CONFIG_ARM_ERRATA_751472
353 cmp r6, #0x30 @ present prior to r3p0
354 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
355 orrlt r10, r10, #1 << 11 @ set bit #11
356 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
357#endif
Will Deacon9f050272010-09-14 09:51:43 +0100358
3593: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100360#ifdef HARVARD_CACHE
361 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
362#endif
363 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100364#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100365 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
366 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100367 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
368 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasd4279582011-05-26 11:22:44 +0100369 ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
370 ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
371 mcr p15, 0, r8, c2, c0, 1 @ load TTB1
Russell Kingf6b0fa02011-02-06 15:48:39 +0000372 ldr r5, =PRRR @ PRRR
373 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100374 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
375 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100376#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100377 adr r5, v7_crval
378 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100379#ifdef CONFIG_CPU_ENDIAN_BE8
380 orr r6, r6, #1 << 25 @ big-endian page tables
381#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100382#ifdef CONFIG_SWP_EMULATE
383 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
384 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
385#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100386 mrc p15, 0, r0, c1, c0, 0 @ read control register
387 bic r0, r0, r5 @ clear bits them
388 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100389 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100390 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100391ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100392
Russell Kingb1cce6b2008-11-04 10:52:28 +0000393 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100394 * TFR EV X F I D LR S
395 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000396 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100397 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100398 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100399 .type v7_crval, #object
400v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100401 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100402
403__v7_setup_stack:
404 .space 4 * 11 @ 11 registers
405
Russell King5085f3f2010-10-01 15:37:05 +0100406 __INITDATA
407
Catalin Marinasbbe88882007-05-08 22:27:46 +0100408 .type v7_processor_functions, #object
409ENTRY(v7_processor_functions)
410 .word v7_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100411 .word v7_pabort
Catalin Marinasbbe88882007-05-08 22:27:46 +0100412 .word cpu_v7_proc_init
413 .word cpu_v7_proc_fin
414 .word cpu_v7_reset
415 .word cpu_v7_do_idle
416 .word cpu_v7_dcache_clean_area
417 .word cpu_v7_switch_mm
418 .word cpu_v7_set_pte_ext
Russell Kingf6b0fa02011-02-06 15:48:39 +0000419 .word 0
420 .word 0
421 .word 0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100422 .size v7_processor_functions, . - v7_processor_functions
423
Russell King5085f3f2010-10-01 15:37:05 +0100424 .section ".rodata"
425
Catalin Marinasbbe88882007-05-08 22:27:46 +0100426 .type cpu_arch_name, #object
427cpu_arch_name:
428 .asciz "armv7"
429 .size cpu_arch_name, . - cpu_arch_name
430
431 .type cpu_elf_name, #object
432cpu_elf_name:
433 .asciz "v7"
434 .size cpu_elf_name, . - cpu_elf_name
435 .align
436
437 .section ".proc.info.init", #alloc, #execinstr
438
Daniel Walker14eff182010-09-17 16:42:10 +0100439 .type __v7_ca9mp_proc_info, #object
440__v7_ca9mp_proc_info:
441 .long 0x410fc090 @ Required ID value
442 .long 0xff0ffff0 @ Mask for ID
Russell Kingf00ec482010-09-04 10:47:48 +0100443 ALT_SMP(.long \
444 PMD_TYPE_SECT | \
Daniel Walker14eff182010-09-17 16:42:10 +0100445 PMD_SECT_AP_WRITE | \
446 PMD_SECT_AP_READ | \
Russell Kingf00ec482010-09-04 10:47:48 +0100447 PMD_FLAGS_SMP)
448 ALT_UP(.long \
449 PMD_TYPE_SECT | \
450 PMD_SECT_AP_WRITE | \
451 PMD_SECT_AP_READ | \
452 PMD_FLAGS_UP)
Daniel Walker14eff182010-09-17 16:42:10 +0100453 .long PMD_TYPE_SECT | \
454 PMD_SECT_XN | \
455 PMD_SECT_AP_WRITE | \
456 PMD_SECT_AP_READ
Dave Martin63238752010-11-29 19:43:25 +0100457 W(b) __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100458 .long cpu_arch_name
459 .long cpu_elf_name
Tony Lindgrenc0bb5862010-10-07 19:34:04 +0100460 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
Daniel Walker14eff182010-09-17 16:42:10 +0100461 .long cpu_v7_name
462 .long v7_processor_functions
463 .long v7wbi_tlb_fns
464 .long v6_user_fns
465 .long v7_cache_fns
466 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
467
Catalin Marinasbbe88882007-05-08 22:27:46 +0100468 /*
469 * Match any ARMv7 processor core.
470 */
471 .type __v7_proc_info, #object
472__v7_proc_info:
473 .long 0x000f0000 @ Required ID value
474 .long 0x000f0000 @ Mask for ID
Russell Kingf00ec482010-09-04 10:47:48 +0100475 ALT_SMP(.long \
476 PMD_TYPE_SECT | \
Catalin Marinasbbe88882007-05-08 22:27:46 +0100477 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000478 PMD_SECT_AP_READ | \
Russell Kingf00ec482010-09-04 10:47:48 +0100479 PMD_FLAGS_SMP)
480 ALT_UP(.long \
481 PMD_TYPE_SECT | \
482 PMD_SECT_AP_WRITE | \
483 PMD_SECT_AP_READ | \
484 PMD_FLAGS_UP)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100485 .long PMD_TYPE_SECT | \
486 PMD_SECT_XN | \
487 PMD_SECT_AP_WRITE | \
488 PMD_SECT_AP_READ
Dave Martin63238752010-11-29 19:43:25 +0100489 W(b) __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100490 .long cpu_arch_name
491 .long cpu_elf_name
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100492 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100493 .long cpu_v7_name
494 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100495 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100496 .long v6_user_fns
497 .long v7_cache_fns
498 .size __v7_proc_info, . - __v7_proc_info