blob: e9a7180863d9916cfe5e5439cbd712cb1ef1e0d4 [file] [log] [blame]
Saeed Bishara651c74c2008-06-22 22:45:06 +02001/*
2 * arch/arm/mach-kirkwood/addr-map.c
3 *
4 * Address map functions for Marvell Kirkwood SoCs
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/mbus.h>
14#include <linux/io.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010015#include <mach/hardware.h>
Andrew Lunnb6d1c332011-12-07 21:48:05 +010016#include <plat/addr-map.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020017#include "common.h"
18
19/*
20 * Generic Address Decode Windows bit settings
21 */
Saeed Bishara651c74c2008-06-22 22:45:06 +020022#define TARGET_DEV_BUS 1
Nicolas Pitrec1191b02009-06-02 21:43:45 -040023#define TARGET_SRAM 3
Saeed Bishara651c74c2008-06-22 22:45:06 +020024#define TARGET_PCIE 4
25#define ATTR_DEV_SPI_ROM 0x1e
26#define ATTR_DEV_BOOT 0x1d
27#define ATTR_DEV_NAND 0x2f
28#define ATTR_DEV_CS3 0x37
29#define ATTR_DEV_CS2 0x3b
30#define ATTR_DEV_CS1 0x3d
31#define ATTR_DEV_CS0 0x3e
32#define ATTR_PCIE_IO 0xe0
33#define ATTR_PCIE_MEM 0xe8
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030034#define ATTR_PCIE1_IO 0xd0
35#define ATTR_PCIE1_MEM 0xd8
Nicolas Pitrec1191b02009-06-02 21:43:45 -040036#define ATTR_SRAM 0x01
Saeed Bishara651c74c2008-06-22 22:45:06 +020037
Andrew Lunnb6d1c332011-12-07 21:48:05 +010038/*
39 * Description of the windows needed by the platform code
40 */
41static struct __initdata orion_addr_map_cfg addr_map_cfg = {
42 .num_wins = 8,
43 .remappable_wins = 4,
44 .bridge_virt_base = BRIDGE_VIRT_BASE,
45};
Saeed Bishara651c74c2008-06-22 22:45:06 +020046
Andrew Lunnb6d1c332011-12-07 21:48:05 +010047static const struct __initdata orion_addr_map_info addr_map_info[] = {
48 /*
49 * Windows for PCIe IO+MEM space.
50 */
51 { 0, KIRKWOOD_PCIE_IO_PHYS_BASE, KIRKWOOD_PCIE_IO_SIZE,
52 TARGET_PCIE, ATTR_PCIE_IO, KIRKWOOD_PCIE_IO_BUS_BASE
53 },
54 { 1, KIRKWOOD_PCIE_MEM_PHYS_BASE, KIRKWOOD_PCIE_MEM_SIZE,
55 TARGET_PCIE, ATTR_PCIE_MEM, KIRKWOOD_PCIE_MEM_BUS_BASE
56 },
57 { 2, KIRKWOOD_PCIE1_IO_PHYS_BASE, KIRKWOOD_PCIE1_IO_SIZE,
58 TARGET_PCIE, ATTR_PCIE1_IO, KIRKWOOD_PCIE1_IO_BUS_BASE
59 },
60 { 3, KIRKWOOD_PCIE1_MEM_PHYS_BASE, KIRKWOOD_PCIE1_MEM_SIZE,
61 TARGET_PCIE, ATTR_PCIE1_MEM, KIRKWOOD_PCIE1_MEM_BUS_BASE
62 },
63 /*
64 * Window for NAND controller.
65 */
66 { 4, KIRKWOOD_NAND_MEM_PHYS_BASE, KIRKWOOD_NAND_MEM_SIZE,
67 TARGET_DEV_BUS, ATTR_DEV_NAND, -1
68 },
69 /*
70 * Window for SRAM.
71 */
72 { 5, KIRKWOOD_SRAM_PHYS_BASE, KIRKWOOD_SRAM_SIZE,
73 TARGET_SRAM, ATTR_SRAM, -1
74 },
75 /* End marker */
76 { -1, 0, 0, 0, 0, 0 }
77};
Saeed Bishara651c74c2008-06-22 22:45:06 +020078
79void __init kirkwood_setup_cpu_mbus(void)
80{
Saeed Bishara651c74c2008-06-22 22:45:06 +020081 /*
Andrew Lunnb6d1c332011-12-07 21:48:05 +010082 * Disable, clear and configure windows.
Saeed Bishara651c74c2008-06-22 22:45:06 +020083 */
Andrew Lunnb6d1c332011-12-07 21:48:05 +010084 orion_config_wins(&addr_map_cfg, addr_map_info);
Lennert Buytenhek2d0c9e72008-08-31 07:39:19 +020085
Saeed Bishara651c74c2008-06-22 22:45:06 +020086 /*
87 * Setup MBUS dram target info.
88 */
Andrew Lunn45173d52011-12-07 21:48:06 +010089 orion_setup_cpu_mbus_target(&addr_map_cfg, DDR_WINDOW_CPU_BASE);
Saeed Bishara651c74c2008-06-22 22:45:06 +020090}