blob: d2b16704624c6c6122a09457e00ef716ef8d0393 [file] [log] [blame]
David Brownella603a7f2008-10-15 12:15:39 +02001/*
2 * twl4030.h - header for TWL4030 PM and audio CODEC device
3 *
4 * Copyright (C) 2005-2006 Texas Instruments, Inc.
5 *
6 * Based on tlv320aic23.c:
7 * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Balaji T Kfc7b92f2009-12-13 21:23:33 +010025#ifndef __TWL_H_
26#define __TWL_H_
David Brownella603a7f2008-10-15 12:15:39 +020027
David Brownell9d834062009-08-25 19:24:14 -070028#include <linux/types.h>
Kishon Vijay Abraham I6747caa2013-09-27 11:53:27 +053029#include <linux/phy/phy.h>
David Brownell9d834062009-08-25 19:24:14 -070030#include <linux/input/matrix_keypad.h>
31
David Brownella603a7f2008-10-15 12:15:39 +020032/*
33 * Using the twl4030 core we address registers using a pair
34 * { module id, relative register offset }
35 * which that core then maps to the relevant
36 * { i2c slave, absolute register address }
37 *
38 * The module IDs are meaningful only to the twl4030 core code,
39 * which uses them as array indices to look up the first register
40 * address each module uses within a given i2c slave.
41 */
42
Peter Ujfalusi5d4e9bd2013-01-16 14:53:50 +010043/* Module IDs for similar functionalities found in twl4030/twl6030 */
44enum twl_module_ids {
45 TWL_MODULE_USB,
46 TWL_MODULE_PIH,
47 TWL_MODULE_MAIN_CHARGE,
48 TWL_MODULE_PM_MASTER,
49 TWL_MODULE_PM_RECEIVER,
50
51 TWL_MODULE_RTC,
52 TWL_MODULE_PWM,
53 TWL_MODULE_LED,
54 TWL_MODULE_SECURED_REG,
55
56 TWL_MODULE_LAST,
57};
58
59/* Modules only available in twl4030 series */
Peter Ujfalusida059ec2012-11-13 09:28:48 +010060enum twl4030_module_ids {
Peter Ujfalusi5d4e9bd2013-01-16 14:53:50 +010061 TWL4030_MODULE_AUDIO_VOICE = TWL_MODULE_LAST,
Peter Ujfalusida059ec2012-11-13 09:28:48 +010062 TWL4030_MODULE_GPIO,
63 TWL4030_MODULE_INTBR,
Peter Ujfalusida059ec2012-11-13 09:28:48 +010064 TWL4030_MODULE_TEST,
Peter Ujfalusi5d4e9bd2013-01-16 14:53:50 +010065 TWL4030_MODULE_KEYPAD,
66
Peter Ujfalusida059ec2012-11-13 09:28:48 +010067 TWL4030_MODULE_MADC,
68 TWL4030_MODULE_INTERRUPTS,
Peter Ujfalusida059ec2012-11-13 09:28:48 +010069 TWL4030_MODULE_PRECHARGE,
Peter Ujfalusi5d4e9bd2013-01-16 14:53:50 +010070 TWL4030_MODULE_BACKUP,
Peter Ujfalusida059ec2012-11-13 09:28:48 +010071 TWL4030_MODULE_INT,
Ilkka Koskinen1920a612009-11-10 17:26:15 +020072
Peter Ujfalusi5d4e9bd2013-01-16 14:53:50 +010073 TWL5031_MODULE_ACCESSORY,
74 TWL5031_MODULE_INTERRUPTS,
75
Peter Ujfalusida059ec2012-11-13 09:28:48 +010076 TWL4030_MODULE_LAST,
77};
David Brownella603a7f2008-10-15 12:15:39 +020078
Peter Ujfalusi5d4e9bd2013-01-16 14:53:50 +010079/* Modules only available in twl6030 series */
80enum twl6030_module_ids {
81 TWL6030_MODULE_ID0 = TWL_MODULE_LAST,
82 TWL6030_MODULE_ID1,
83 TWL6030_MODULE_ID2,
84 TWL6030_MODULE_GPADC,
85 TWL6030_MODULE_GASGAUGE,
Balaji T Kfa0d9762010-02-19 12:39:38 +010086
Peter Ujfalusi5d4e9bd2013-01-16 14:53:50 +010087 TWL6030_MODULE_LAST,
88};
89
90/* Until the clients has been converted to use TWL_MODULE_LED */
91#define TWL4030_MODULE_LED TWL_MODULE_LED
Balaji T Kfc7b92f2009-12-13 21:23:33 +010092
93#define GPIO_INTR_OFFSET 0
94#define KEYPAD_INTR_OFFSET 1
95#define BCI_INTR_OFFSET 2
96#define MADC_INTR_OFFSET 3
97#define USB_INTR_OFFSET 4
Graeme Gregory6523b142011-05-12 14:27:56 +010098#define CHARGERFAULT_INTR_OFFSET 5
Balaji T Kfc7b92f2009-12-13 21:23:33 +010099#define BCI_PRES_INTR_OFFSET 9
100#define USB_PRES_INTR_OFFSET 10
101#define RTC_INTR_OFFSET 11
Balaji T Ke8deb282009-12-14 00:25:31 +0100102
103/*
104 * Offset from TWL6030_IRQ_BASE / pdata->irq_base
105 */
106#define PWR_INTR_OFFSET 0
107#define HOTDIE_INTR_OFFSET 12
108#define SMPSLDO_INTR_OFFSET 13
109#define BATDETECT_INTR_OFFSET 14
110#define SIMDETECT_INTR_OFFSET 15
111#define MMCDETECT_INTR_OFFSET 16
112#define GASGAUGE_INTR_OFFSET 17
113#define USBOTG_INTR_OFFSET 4
114#define CHARGER_INTR_OFFSET 2
115#define RSV_INTR_OFFSET 0
116
117/* INT register offsets */
118#define REG_INT_STS_A 0x00
119#define REG_INT_STS_B 0x01
120#define REG_INT_STS_C 0x02
121
122#define REG_INT_MSK_LINE_A 0x03
123#define REG_INT_MSK_LINE_B 0x04
124#define REG_INT_MSK_LINE_C 0x05
125
126#define REG_INT_MSK_STS_A 0x06
127#define REG_INT_MSK_STS_B 0x07
128#define REG_INT_MSK_STS_C 0x08
129
130/* MASK INT REG GROUP A */
131#define TWL6030_PWR_INT_MASK 0x07
132#define TWL6030_RTC_INT_MASK 0x18
133#define TWL6030_HOTDIE_INT_MASK 0x20
134#define TWL6030_SMPSLDOA_INT_MASK 0xC0
135
136/* MASK INT REG GROUP B */
137#define TWL6030_SMPSLDOB_INT_MASK 0x01
138#define TWL6030_BATDETECT_INT_MASK 0x02
139#define TWL6030_SIMDETECT_INT_MASK 0x04
140#define TWL6030_MMCDETECT_INT_MASK 0x08
141#define TWL6030_GPADC_INT_MASK 0x60
142#define TWL6030_GASGAUGE_INT_MASK 0x80
143
144/* MASK INT REG GROUP C */
145#define TWL6030_USBOTG_INT_MASK 0x0F
146#define TWL6030_CHARGER_CTRL_INT_MASK 0x10
147#define TWL6030_CHARGER_FAULT_INT_MASK 0x60
148
kishore kadiyala72f2e2c2010-09-24 17:13:20 +0000149#define TWL6030_MMCCTRL 0xEE
150#define VMMC_AUTO_OFF (0x1 << 3)
151#define SW_FC (0x1 << 2)
152#define STS_MMC 0x1
153
154#define TWL6030_CFG_INPUT_PUPD3 0xF2
155#define MMC_PU (0x1 << 3)
156#define MMC_PD (0x1 << 2)
157
Lesly A Mca972d12011-04-14 17:57:53 +0530158#define TWL_SIL_TYPE(rev) ((rev) & 0x00FFFFFF)
159#define TWL_SIL_REV(rev) ((rev) >> 24)
160#define TWL_SIL_5030 0x09002F
161#define TWL5030_REV_1_0 0x00
162#define TWL5030_REV_1_1 0x10
163#define TWL5030_REV_1_2 0x30
Balaji T Ke8deb282009-12-14 00:25:31 +0100164
165#define TWL4030_CLASS_ID 0x4030
166#define TWL6030_CLASS_ID 0x6030
167unsigned int twl_rev(void);
168#define GET_TWL_REV (twl_rev())
169#define TWL_CLASS_IS(class, id) \
170static inline int twl_class_is_ ##class(void) \
171{ \
172 return ((id) == (GET_TWL_REV)) ? 1 : 0; \
173}
174
175TWL_CLASS_IS(4030, TWL4030_CLASS_ID)
176TWL_CLASS_IS(6030, TWL6030_CLASS_ID)
177
Peter Ujfalusi3def9272014-01-03 15:27:47 +0200178/* Set the regcache bypass for the regmap associated with the nodule */
179int twl_set_regcache_bypass(u8 mod_no, bool enable);
180
David Brownella603a7f2008-10-15 12:15:39 +0200181/*
David Brownella603a7f2008-10-15 12:15:39 +0200182 * Read and write several 8-bit registers at once.
David Brownella603a7f2008-10-15 12:15:39 +0200183 */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100184int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
185int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
David Brownella603a7f2008-10-15 12:15:39 +0200186
Peter Ujfalusifbc6ae32013-01-16 14:53:59 +0100187/*
188 * Read and write single 8-bit registers
189 */
190static inline int twl_i2c_write_u8(u8 mod_no, u8 val, u8 reg) {
191 return twl_i2c_write(mod_no, &val, reg, 1);
192}
193
194static inline int twl_i2c_read_u8(u8 mod_no, u8 *val, u8 reg) {
195 return twl_i2c_read(mod_no, val, reg, 1);
196}
197
Sebastian Reichel204dfd62014-03-16 02:43:28 +0100198static inline int twl_i2c_write_u16(u8 mod_no, u16 val, u8 reg) {
199 val = cpu_to_le16(val);
200 return twl_i2c_write(mod_no, (u8*) &val, reg, 2);
201}
202
203static inline int twl_i2c_read_u16(u8 mod_no, u16 *val, u8 reg) {
204 int ret;
205 ret = twl_i2c_read(mod_no, (u8*) val, reg, 2);
206 *val = le16_to_cpu(*val);
207 return ret;
208}
209
Lesly A Mca972d12011-04-14 17:57:53 +0530210int twl_get_type(void);
211int twl_get_version(void);
Peter Ujfalusi2275c542012-09-10 13:46:22 +0300212int twl_get_hfclk_rate(void);
Lesly A Mca972d12011-04-14 17:57:53 +0530213
Balaji T Ke8deb282009-12-14 00:25:31 +0100214int twl6030_interrupt_unmask(u8 bit_mask, u8 offset);
215int twl6030_interrupt_mask(u8 bit_mask, u8 offset);
216
kishore kadiyala72f2e2c2010-09-24 17:13:20 +0000217/* Card detect Configuration for MMC1 Controller on OMAP4 */
218#ifdef CONFIG_TWL4030_CORE
219int twl6030_mmc_card_detect_config(void);
220#else
221static inline int twl6030_mmc_card_detect_config(void)
222{
223 pr_debug("twl6030_mmc_card_detect_config not supported\n");
224 return 0;
225}
226#endif
227
228/* MMC1 Controller on OMAP4 uses Phoenix irq for Card detect */
229#ifdef CONFIG_TWL4030_CORE
230int twl6030_mmc_card_detect(struct device *dev, int slot);
231#else
232static inline int twl6030_mmc_card_detect(struct device *dev, int slot)
233{
234 pr_debug("Call back twl6030_mmc_card_detect not supported\n");
235 return -EIO;
236}
237#endif
David Brownella603a7f2008-10-15 12:15:39 +0200238/*----------------------------------------------------------------------*/
239
240/*
241 * NOTE: at up to 1024 registers, this is a big chip.
242 *
243 * Avoid putting register declarations in this file, instead of into
244 * a driver-private file, unless some of the registers in a block
245 * need to be shared with other drivers. One example is blocks that
246 * have Secondary IRQ Handler (SIH) registers.
247 */
248
249#define TWL4030_SIH_CTRL_EXCLEN_MASK BIT(0)
250#define TWL4030_SIH_CTRL_PENDDIS_MASK BIT(1)
251#define TWL4030_SIH_CTRL_COR_MASK BIT(2)
252
253/*----------------------------------------------------------------------*/
254
255/*
256 * GPIO Block Register offsets (use TWL4030_MODULE_GPIO)
257 */
258
259#define REG_GPIODATAIN1 0x0
260#define REG_GPIODATAIN2 0x1
261#define REG_GPIODATAIN3 0x2
262#define REG_GPIODATADIR1 0x3
263#define REG_GPIODATADIR2 0x4
264#define REG_GPIODATADIR3 0x5
265#define REG_GPIODATAOUT1 0x6
266#define REG_GPIODATAOUT2 0x7
267#define REG_GPIODATAOUT3 0x8
268#define REG_CLEARGPIODATAOUT1 0x9
269#define REG_CLEARGPIODATAOUT2 0xA
270#define REG_CLEARGPIODATAOUT3 0xB
271#define REG_SETGPIODATAOUT1 0xC
272#define REG_SETGPIODATAOUT2 0xD
273#define REG_SETGPIODATAOUT3 0xE
274#define REG_GPIO_DEBEN1 0xF
275#define REG_GPIO_DEBEN2 0x10
276#define REG_GPIO_DEBEN3 0x11
277#define REG_GPIO_CTRL 0x12
278#define REG_GPIOPUPDCTR1 0x13
279#define REG_GPIOPUPDCTR2 0x14
280#define REG_GPIOPUPDCTR3 0x15
281#define REG_GPIOPUPDCTR4 0x16
282#define REG_GPIOPUPDCTR5 0x17
283#define REG_GPIO_ISR1A 0x19
284#define REG_GPIO_ISR2A 0x1A
285#define REG_GPIO_ISR3A 0x1B
286#define REG_GPIO_IMR1A 0x1C
287#define REG_GPIO_IMR2A 0x1D
288#define REG_GPIO_IMR3A 0x1E
289#define REG_GPIO_ISR1B 0x1F
290#define REG_GPIO_ISR2B 0x20
291#define REG_GPIO_ISR3B 0x21
292#define REG_GPIO_IMR1B 0x22
293#define REG_GPIO_IMR2B 0x23
294#define REG_GPIO_IMR3B 0x24
295#define REG_GPIO_EDR1 0x28
296#define REG_GPIO_EDR2 0x29
297#define REG_GPIO_EDR3 0x2A
298#define REG_GPIO_EDR4 0x2B
299#define REG_GPIO_EDR5 0x2C
300#define REG_GPIO_SIH_CTRL 0x2D
301
302/* Up to 18 signals are available as GPIOs, when their
303 * pins are not assigned to another use (such as ULPI/USB).
304 */
305#define TWL4030_GPIO_MAX 18
306
307/*----------------------------------------------------------------------*/
308
Moiz Sonasatha29aaf52010-02-16 18:57:21 -0600309/*Interface Bit Register (INTBR) offsets
310 *(Use TWL_4030_MODULE_INTBR)
311 */
312
Lesly A Mca972d12011-04-14 17:57:53 +0530313#define REG_IDCODE_7_0 0x00
314#define REG_IDCODE_15_8 0x01
315#define REG_IDCODE_16_23 0x02
316#define REG_IDCODE_31_24 0x03
Moiz Sonasatha29aaf52010-02-16 18:57:21 -0600317#define REG_GPPUPDCTR1 0x0F
Lesly A Mca972d12011-04-14 17:57:53 +0530318#define REG_UNLOCK_TEST_REG 0x12
Moiz Sonasatha29aaf52010-02-16 18:57:21 -0600319
320/*I2C1 and I2C4(SR) SDA/SCL pull-up control bits */
321
322#define I2C_SCL_CTRL_PU BIT(0)
323#define I2C_SDA_CTRL_PU BIT(2)
324#define SR_I2C_SCL_CTRL_PU BIT(4)
325#define SR_I2C_SDA_CTRL_PU BIT(6)
326
Lesly A Mca972d12011-04-14 17:57:53 +0530327#define TWL_EEPROM_R_UNLOCK 0x49
328
Moiz Sonasatha29aaf52010-02-16 18:57:21 -0600329/*----------------------------------------------------------------------*/
330
David Brownella603a7f2008-10-15 12:15:39 +0200331/*
332 * Keypad register offsets (use TWL4030_MODULE_KEYPAD)
333 * ... SIH/interrupt only
334 */
335
336#define TWL4030_KEYPAD_KEYP_ISR1 0x11
337#define TWL4030_KEYPAD_KEYP_IMR1 0x12
338#define TWL4030_KEYPAD_KEYP_ISR2 0x13
339#define TWL4030_KEYPAD_KEYP_IMR2 0x14
340#define TWL4030_KEYPAD_KEYP_SIR 0x15 /* test register */
341#define TWL4030_KEYPAD_KEYP_EDR 0x16
342#define TWL4030_KEYPAD_KEYP_SIH_CTRL 0x17
343
344/*----------------------------------------------------------------------*/
345
346/*
347 * Multichannel ADC register offsets (use TWL4030_MODULE_MADC)
348 * ... SIH/interrupt only
349 */
350
351#define TWL4030_MADC_ISR1 0x61
352#define TWL4030_MADC_IMR1 0x62
353#define TWL4030_MADC_ISR2 0x63
354#define TWL4030_MADC_IMR2 0x64
355#define TWL4030_MADC_SIR 0x65 /* test register */
356#define TWL4030_MADC_EDR 0x66
357#define TWL4030_MADC_SIH_CTRL 0x67
358
359/*----------------------------------------------------------------------*/
360
361/*
362 * Battery charger register offsets (use TWL4030_MODULE_INTERRUPTS)
363 */
364
365#define TWL4030_INTERRUPTS_BCIISR1A 0x0
366#define TWL4030_INTERRUPTS_BCIISR2A 0x1
367#define TWL4030_INTERRUPTS_BCIIMR1A 0x2
368#define TWL4030_INTERRUPTS_BCIIMR2A 0x3
369#define TWL4030_INTERRUPTS_BCIISR1B 0x4
370#define TWL4030_INTERRUPTS_BCIISR2B 0x5
371#define TWL4030_INTERRUPTS_BCIIMR1B 0x6
372#define TWL4030_INTERRUPTS_BCIIMR2B 0x7
373#define TWL4030_INTERRUPTS_BCISIR1 0x8 /* test register */
374#define TWL4030_INTERRUPTS_BCISIR2 0x9 /* test register */
375#define TWL4030_INTERRUPTS_BCIEDR1 0xa
376#define TWL4030_INTERRUPTS_BCIEDR2 0xb
377#define TWL4030_INTERRUPTS_BCIEDR3 0xc
378#define TWL4030_INTERRUPTS_BCISIHCTRL 0xd
379
380/*----------------------------------------------------------------------*/
381
382/*
383 * Power Interrupt block register offsets (use TWL4030_MODULE_INT)
384 */
385
386#define TWL4030_INT_PWR_ISR1 0x0
387#define TWL4030_INT_PWR_IMR1 0x1
388#define TWL4030_INT_PWR_ISR2 0x2
389#define TWL4030_INT_PWR_IMR2 0x3
390#define TWL4030_INT_PWR_SIR 0x4 /* test register */
391#define TWL4030_INT_PWR_EDR1 0x5
392#define TWL4030_INT_PWR_EDR2 0x6
393#define TWL4030_INT_PWR_SIH_CTRL 0x7
394
395/*----------------------------------------------------------------------*/
396
Ilkka Koskinen1920a612009-11-10 17:26:15 +0200397/*
398 * Accessory Interrupts
399 */
400#define TWL5031_ACIIMR_LSB 0x05
401#define TWL5031_ACIIMR_MSB 0x06
402#define TWL5031_ACIIDR_LSB 0x07
403#define TWL5031_ACIIDR_MSB 0x08
404#define TWL5031_ACCISR1 0x0F
405#define TWL5031_ACCIMR1 0x10
406#define TWL5031_ACCISR2 0x11
407#define TWL5031_ACCIMR2 0x12
408#define TWL5031_ACCSIR 0x13
409#define TWL5031_ACCEDR1 0x14
410#define TWL5031_ACCSIHCTRL 0x15
411
412/*----------------------------------------------------------------------*/
413
414/*
415 * Battery Charger Controller
416 */
417
418#define TWL5031_INTERRUPTS_BCIISR1 0x0
419#define TWL5031_INTERRUPTS_BCIIMR1 0x1
420#define TWL5031_INTERRUPTS_BCIISR2 0x2
421#define TWL5031_INTERRUPTS_BCIIMR2 0x3
422#define TWL5031_INTERRUPTS_BCISIR 0x4
423#define TWL5031_INTERRUPTS_BCIEDR1 0x5
424#define TWL5031_INTERRUPTS_BCIEDR2 0x6
425#define TWL5031_INTERRUPTS_BCISIHCTRL 0x7
426
427/*----------------------------------------------------------------------*/
428
Felipe Balbi89712052010-09-10 17:10:21 +0200429/*
430 * PM Master module register offsets (use TWL4030_MODULE_PM_MASTER)
431 */
432
433#define TWL4030_PM_MASTER_CFG_P1_TRANSITION 0x00
434#define TWL4030_PM_MASTER_CFG_P2_TRANSITION 0x01
435#define TWL4030_PM_MASTER_CFG_P3_TRANSITION 0x02
436#define TWL4030_PM_MASTER_CFG_P123_TRANSITION 0x03
437#define TWL4030_PM_MASTER_STS_BOOT 0x04
438#define TWL4030_PM_MASTER_CFG_BOOT 0x05
439#define TWL4030_PM_MASTER_SHUNDAN 0x06
440#define TWL4030_PM_MASTER_BOOT_BCI 0x07
441#define TWL4030_PM_MASTER_CFG_PWRANA1 0x08
442#define TWL4030_PM_MASTER_CFG_PWRANA2 0x09
443#define TWL4030_PM_MASTER_BACKUP_MISC_STS 0x0b
444#define TWL4030_PM_MASTER_BACKUP_MISC_CFG 0x0c
445#define TWL4030_PM_MASTER_BACKUP_MISC_TST 0x0d
446#define TWL4030_PM_MASTER_PROTECT_KEY 0x0e
447#define TWL4030_PM_MASTER_STS_HW_CONDITIONS 0x0f
448#define TWL4030_PM_MASTER_P1_SW_EVENTS 0x10
449#define TWL4030_PM_MASTER_P2_SW_EVENTS 0x11
450#define TWL4030_PM_MASTER_P3_SW_EVENTS 0x12
451#define TWL4030_PM_MASTER_STS_P123_STATE 0x13
452#define TWL4030_PM_MASTER_PB_CFG 0x14
453#define TWL4030_PM_MASTER_PB_WORD_MSB 0x15
454#define TWL4030_PM_MASTER_PB_WORD_LSB 0x16
455#define TWL4030_PM_MASTER_SEQ_ADD_W2P 0x1c
456#define TWL4030_PM_MASTER_SEQ_ADD_P2A 0x1d
457#define TWL4030_PM_MASTER_SEQ_ADD_A2W 0x1e
458#define TWL4030_PM_MASTER_SEQ_ADD_A2S 0x1f
459#define TWL4030_PM_MASTER_SEQ_ADD_S2A12 0x20
460#define TWL4030_PM_MASTER_SEQ_ADD_S2A3 0x21
461#define TWL4030_PM_MASTER_SEQ_ADD_WARM 0x22
462#define TWL4030_PM_MASTER_MEMORY_ADDRESS 0x23
463#define TWL4030_PM_MASTER_MEMORY_DATA 0x24
464
465#define TWL4030_PM_MASTER_KEY_CFG1 0xc0
466#define TWL4030_PM_MASTER_KEY_CFG2 0x0c
467
468#define TWL4030_PM_MASTER_KEY_TST1 0xe0
469#define TWL4030_PM_MASTER_KEY_TST2 0x0e
470
471#define TWL4030_PM_MASTER_GLOBAL_TST 0xb6
472
473/*----------------------------------------------------------------------*/
474
David Brownellfa16a5c2009-02-08 10:37:06 -0800475/* Power bus message definitions */
476
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200477/* The TWL4030/5030 splits its power-management resources (the various
478 * regulators, clock and reset lines) into 3 processor groups - P1, P2 and
479 * P3. These groups can then be configured to transition between sleep, wait-on
480 * and active states by sending messages to the power bus. See Section 5.4.2
481 * Power Resources of TWL4030 TRM
482 */
David Brownellfa16a5c2009-02-08 10:37:06 -0800483
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200484/* Processor groups */
485#define DEV_GRP_NULL 0x0
486#define DEV_GRP_P1 0x1 /* P1: all OMAP devices */
487#define DEV_GRP_P2 0x2 /* P2: all Modem devices */
488#define DEV_GRP_P3 0x4 /* P3: all peripheral devices */
489
490/* Resource groups */
491#define RES_GRP_RES 0x0 /* Reserved */
492#define RES_GRP_PP 0x1 /* Power providers */
493#define RES_GRP_RC 0x2 /* Reset and control */
David Brownellfa16a5c2009-02-08 10:37:06 -0800494#define RES_GRP_PP_RC 0x3
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200495#define RES_GRP_PR 0x4 /* Power references */
David Brownellfa16a5c2009-02-08 10:37:06 -0800496#define RES_GRP_PP_PR 0x5
497#define RES_GRP_RC_PR 0x6
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200498#define RES_GRP_ALL 0x7 /* All resource groups */
David Brownellfa16a5c2009-02-08 10:37:06 -0800499
500#define RES_TYPE2_R0 0x0
501
502#define RES_TYPE_ALL 0x7
503
Amit Kucheriab4ead612009-10-19 15:11:00 +0300504/* Resource states */
David Brownellfa16a5c2009-02-08 10:37:06 -0800505#define RES_STATE_WRST 0xF
506#define RES_STATE_ACTIVE 0xE
507#define RES_STATE_SLEEP 0x8
508#define RES_STATE_OFF 0x0
509
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200510/* Power resources */
511
512/* Power providers */
513#define RES_VAUX1 1
514#define RES_VAUX2 2
515#define RES_VAUX3 3
516#define RES_VAUX4 4
517#define RES_VMMC1 5
518#define RES_VMMC2 6
519#define RES_VPLL1 7
520#define RES_VPLL2 8
521#define RES_VSIM 9
522#define RES_VDAC 10
523#define RES_VINTANA1 11
524#define RES_VINTANA2 12
525#define RES_VINTDIG 13
526#define RES_VIO 14
527#define RES_VDD1 15
528#define RES_VDD2 16
529#define RES_VUSB_1V5 17
530#define RES_VUSB_1V8 18
531#define RES_VUSB_3V1 19
532#define RES_VUSBCP 20
533#define RES_REGEN 21
534/* Reset and control */
535#define RES_NRES_PWRON 22
536#define RES_CLKEN 23
537#define RES_SYSEN 24
538#define RES_HFCLKOUT 25
539#define RES_32KCLKOUT 26
540#define RES_RESET 27
541/* Power Reference */
Lesly A Md7ac8292011-04-14 17:57:51 +0530542#define RES_MAIN_REF 28
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200543
544#define TOTAL_RESOURCES 28
David Brownellfa16a5c2009-02-08 10:37:06 -0800545/*
546 * Power Bus Message Format ... these can be sent individually by Linux,
547 * but are usually part of downloaded scripts that are run when various
548 * power events are triggered.
549 *
550 * Broadcast Message (16 Bits):
551 * DEV_GRP[15:13] MT[12] RES_GRP[11:9] RES_TYPE2[8:7] RES_TYPE[6:4]
552 * RES_STATE[3:0]
553 *
554 * Singular Message (16 Bits):
555 * DEV_GRP[15:13] MT[12] RES_ID[11:4] RES_STATE[3:0]
556 */
557
558#define MSG_BROADCAST(devgrp, grp, type, type2, state) \
559 ( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
560 | (type) << 4 | (state))
561
562#define MSG_SINGULAR(devgrp, id, state) \
563 ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
564
Rajendra Nayak441a4502009-12-13 22:19:23 +0100565#define MSG_BROADCAST_ALL(devgrp, state) \
566 ((devgrp) << 5 | (state))
567
568#define MSG_BROADCAST_REF MSG_BROADCAST_ALL
569#define MSG_BROADCAST_PROV MSG_BROADCAST_ALL
570#define MSG_BROADCAST__CLK_RST MSG_BROADCAST_ALL
David Brownellfa16a5c2009-02-08 10:37:06 -0800571/*----------------------------------------------------------------------*/
572
Ilkka Koskinen38a68492009-10-22 14:14:09 +0300573struct twl4030_clock_init_data {
574 bool ck32k_lowpwr_enable;
575};
576
David Brownella603a7f2008-10-15 12:15:39 +0200577struct twl4030_bci_platform_data {
578 int *battery_tmp_tbl;
579 unsigned int tblsize;
NeilBrown210d4bc2012-05-09 07:40:40 +1000580 int bb_uvolt; /* voltage to charge backup battery */
581 int bb_uamp; /* current for backup battery charging */
David Brownella603a7f2008-10-15 12:15:39 +0200582};
583
584/* TWL4030_GPIO_MAX (18) GPIOs, with interrupts */
585struct twl4030_gpio_platform_data {
David Brownella30d46c2008-10-20 23:46:28 +0200586 /* package the two LED signals as output-only GPIOs? */
587 bool use_leds;
588
589 /* gpio-n should control VMMC(n+1) if BIT(n) in mmc_cd is set */
590 u8 mmc_cd;
591
David Brownellcabb3fc2009-01-06 14:42:26 -0800592 /* if BIT(N) is set, or VMMC(n+1) is linked, debounce GPIO-N */
593 u32 debounce;
594
David Brownella603a7f2008-10-15 12:15:39 +0200595 /* For gpio-N, bit (1 << N) in "pullups" is set if that pullup
596 * should be enabled. Else, if that bit is set in "pulldowns",
597 * that pulldown is enabled. Don't waste power by letting any
598 * digital inputs float...
599 */
600 u32 pullups;
601 u32 pulldowns;
602
603 int (*setup)(struct device *dev,
604 unsigned gpio, unsigned ngpio);
605 int (*teardown)(struct device *dev,
606 unsigned gpio, unsigned ngpio);
607};
608
609struct twl4030_madc_platform_data {
610 int irq_line;
611};
612
Thomas Weberf7223772010-03-23 19:50:16 +0100613/* Boards have unique mappings of {row, col} --> keycode.
Amit Kucheriaacf442d2009-10-05 21:43:44 -0700614 * Column and row are 8 bits each, but range only from 0..7.
David Brownell9d834062009-08-25 19:24:14 -0700615 * a PERSISTENT_KEY is "always on" and never reported.
616 */
Amit Kucheriaacf442d2009-10-05 21:43:44 -0700617#define PERSISTENT_KEY(r, c) KEY((r), (c), KEY_RESERVED)
David Brownell9d834062009-08-25 19:24:14 -0700618
David Brownella603a7f2008-10-15 12:15:39 +0200619struct twl4030_keypad_data {
David Brownell9d834062009-08-25 19:24:14 -0700620 const struct matrix_keymap_data *keymap_data;
621 unsigned rows;
622 unsigned cols;
623 bool rep;
David Brownella603a7f2008-10-15 12:15:39 +0200624};
625
626enum twl4030_usb_mode {
627 T2_USB_MODE_ULPI = 1,
628 T2_USB_MODE_CEA2011_3PIN = 2,
629};
630
631struct twl4030_usb_data {
632 enum twl4030_usb_mode usb_mode;
Graeme Gregory521d8ec2011-05-12 14:27:55 +0100633 unsigned long features;
Kishon Vijay Abraham I6747caa2013-09-27 11:53:27 +0530634 struct phy_init_data *init_data;
Hema HKe70357e2010-12-10 18:09:52 +0530635
636 int (*phy_init)(struct device *dev);
637 int (*phy_exit)(struct device *dev);
638 /* Power on/off the PHY */
639 int (*phy_power)(struct device *dev, int iD, int on);
640 /* enable/disable phy clocks */
641 int (*phy_set_clock)(struct device *dev, int on);
Hema HKd8692742011-02-17 12:06:06 +0530642 /* suspend/resume of phy */
643 int (*phy_suspend)(struct device *dev, int suspend);
David Brownella603a7f2008-10-15 12:15:39 +0200644};
645
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200646struct twl4030_ins {
647 u16 pmb_message;
648 u8 delay;
649};
650
651struct twl4030_script {
652 struct twl4030_ins *script;
653 unsigned size;
654 u8 flags;
655#define TWL4030_WRST_SCRIPT (1<<0)
656#define TWL4030_WAKEUP12_SCRIPT (1<<1)
657#define TWL4030_WAKEUP3_SCRIPT (1<<2)
658#define TWL4030_SLEEP_SCRIPT (1<<3)
659};
660
661struct twl4030_resconfig {
662 u8 resource;
663 u8 devgroup; /* Processor group that Power resource belongs to */
664 u8 type; /* Power resource addressed, 6 / broadcast message */
665 u8 type2; /* Power resource addressed, 3 / broadcast message */
Amit Kucheriab4ead612009-10-19 15:11:00 +0300666 u8 remap_off; /* off state remapping */
667 u8 remap_sleep; /* sleep state remapping */
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200668};
669
670struct twl4030_power_data {
671 struct twl4030_script **scripts;
672 unsigned num;
673 struct twl4030_resconfig *resource_config;
Aaro Koskinen56baa662009-10-19 21:24:02 +0200674#define TWL4030_RESCONFIG_UNDEF ((u8)-1)
Igor Grinberg26cc3ab2011-11-13 11:49:50 +0200675 bool use_poweroff; /* Board is wired for TWL poweroff */
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200676};
677
Mike Turquette11a441c2010-02-22 11:16:30 -0600678extern int twl4030_remove_script(u8 flags);
Igor Grinberg26cc3ab2011-11-13 11:49:50 +0200679extern void twl4030_power_off(void);
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200680
Peter Ujfalusi4ae6df52011-05-31 15:21:13 +0300681struct twl4030_codec_data {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000682 unsigned int digimic_delay; /* in ms */
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300683 unsigned int ramp_delay_value;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000684 unsigned int offset_cncl_path;
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300685 unsigned int hs_extmute:1;
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300686 int hs_extmute_gpio;
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300687};
688
Peter Ujfalusi4ae6df52011-05-31 15:21:13 +0300689struct twl4030_vibra_data {
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300690 unsigned int coexist;
691};
692
Peter Ujfalusi4ae6df52011-05-31 15:21:13 +0300693struct twl4030_audio_data {
Peter Ujfalusicfd53242009-11-04 09:58:17 +0200694 unsigned int audio_mclk;
Peter Ujfalusi4ae6df52011-05-31 15:21:13 +0300695 struct twl4030_codec_data *codec;
696 struct twl4030_vibra_data *vibra;
Misael Lopez Cruzd62abe52010-02-23 18:10:19 -0600697
Olaya, Margarita6a1c7b72010-03-17 17:42:29 -0500698 /* twl6040 */
699 int audpwron_gpio; /* audio power-on gpio */
700 int naudint_irq; /* audio interrupt */
Misael Lopez Cruzf19b2822011-04-27 02:14:07 -0500701 unsigned int irq_base;
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300702};
703
David Brownella603a7f2008-10-15 12:15:39 +0200704struct twl4030_platform_data {
Ilkka Koskinen38a68492009-10-22 14:14:09 +0300705 struct twl4030_clock_init_data *clock;
David Brownella603a7f2008-10-15 12:15:39 +0200706 struct twl4030_bci_platform_data *bci;
707 struct twl4030_gpio_platform_data *gpio;
708 struct twl4030_madc_platform_data *madc;
709 struct twl4030_keypad_data *keypad;
710 struct twl4030_usb_data *usb;
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200711 struct twl4030_power_data *power;
Peter Ujfalusi4ae6df52011-05-31 15:21:13 +0300712 struct twl4030_audio_data *audio;
David Brownella603a7f2008-10-15 12:15:39 +0200713
Rajendra Nayak9da66532009-12-13 22:29:47 +0100714 /* Common LDO regulators for TWL4030/TWL6030 */
David Brownelldad759f2008-12-01 00:43:58 +0100715 struct regulator_init_data *vdac;
Rajendra Nayak9da66532009-12-13 22:29:47 +0100716 struct regulator_init_data *vaux1;
717 struct regulator_init_data *vaux2;
718 struct regulator_init_data *vaux3;
Tero Kristo34a38442012-02-28 15:09:10 +0530719 struct regulator_init_data *vdd1;
720 struct regulator_init_data *vdd2;
721 struct regulator_init_data *vdd3;
Rajendra Nayak9da66532009-12-13 22:29:47 +0100722 /* TWL4030 LDO regulators */
David Brownelldad759f2008-12-01 00:43:58 +0100723 struct regulator_init_data *vpll1;
724 struct regulator_init_data *vpll2;
725 struct regulator_init_data *vmmc1;
726 struct regulator_init_data *vmmc2;
727 struct regulator_init_data *vsim;
David Brownelldad759f2008-12-01 00:43:58 +0100728 struct regulator_init_data *vaux4;
Juha Keski-Saariab4abe052009-12-11 11:12:15 +0100729 struct regulator_init_data *vio;
Juha Keski-Saariab4abe052009-12-11 11:12:15 +0100730 struct regulator_init_data *vintana1;
731 struct regulator_init_data *vintana2;
732 struct regulator_init_data *vintdig;
Rajendra Nayak9da66532009-12-13 22:29:47 +0100733 /* TWL6030 LDO regulators */
734 struct regulator_init_data *vmmc;
735 struct regulator_init_data *vpp;
736 struct regulator_init_data *vusim;
737 struct regulator_init_data *vana;
738 struct regulator_init_data *vcxio;
739 struct regulator_init_data *vusb;
Balaji T K8e6de4a2011-02-10 18:44:50 +0530740 struct regulator_init_data *clk32kg;
Peter Ujfalusi46eda3e2012-02-28 15:09:13 +0530741 struct regulator_init_data *v1v8;
742 struct regulator_init_data *v2v1;
Graeme Gregory89ce43f2013-06-19 15:24:02 +0300743 /* TWL6032 LDO regulators */
Graeme Gregory521d8ec2011-05-12 14:27:55 +0100744 struct regulator_init_data *ldo1;
745 struct regulator_init_data *ldo2;
746 struct regulator_init_data *ldo3;
747 struct regulator_init_data *ldo4;
748 struct regulator_init_data *ldo5;
749 struct regulator_init_data *ldo6;
750 struct regulator_init_data *ldo7;
751 struct regulator_init_data *ldoln;
752 struct regulator_init_data *ldousb;
Graeme Gregory89ce43f2013-06-19 15:24:02 +0300753 /* TWL6032 DCDC regulators */
Graeme Gregory521d8ec2011-05-12 14:27:55 +0100754 struct regulator_init_data *smps3;
755 struct regulator_init_data *smps4;
756 struct regulator_init_data *vio6025;
David Brownella603a7f2008-10-15 12:15:39 +0200757};
758
Tero Kristo63bfff42012-02-16 12:27:52 +0200759struct twl_regulator_driver_data {
760 int (*set_voltage)(void *data, int target_uV);
761 int (*get_voltage)(void *data);
762 void *data;
763 unsigned long features;
764};
NeilBrownc30540d2012-05-09 05:43:59 +1000765/* chip-specific feature flags, for twl_regulator_driver_data.features */
766#define TWL4030_VAUX2 BIT(0) /* pre-5030 voltage ranges */
767#define TPS_SUBSET BIT(1) /* tps659[23]0 have fewer LDOs */
768#define TWL5031 BIT(2) /* twl5031 has different registers */
769#define TWL6030_CLASS BIT(3) /* TWL6030 class */
Graeme Gregory89ce43f2013-06-19 15:24:02 +0300770#define TWL6032_SUBCLASS BIT(4) /* TWL6032 has changed registers */
NeilBrown411a2df2012-05-09 05:44:00 +1000771#define TWL4030_ALLOW_UNSUPPORTED BIT(5) /* Some voltages are possible
772 * but not officially supported.
773 * This flag is necessary to
774 * enable them.
775 */
Tero Kristo63bfff42012-02-16 12:27:52 +0200776
David Brownella603a7f2008-10-15 12:15:39 +0200777/*----------------------------------------------------------------------*/
778
Benoit Coussonf01b1f92012-02-29 22:38:06 +0100779int twl4030_sih_setup(struct device *dev, int module, int irq_base);
David Brownella30d46c2008-10-20 23:46:28 +0200780
David Brownella603a7f2008-10-15 12:15:39 +0200781/* Offsets to Power Registers */
782#define TWL4030_VDAC_DEV_GRP 0x3B
783#define TWL4030_VDAC_DEDICATED 0x3E
784#define TWL4030_VAUX1_DEV_GRP 0x17
785#define TWL4030_VAUX1_DEDICATED 0x1A
786#define TWL4030_VAUX2_DEV_GRP 0x1B
787#define TWL4030_VAUX2_DEDICATED 0x1E
788#define TWL4030_VAUX3_DEV_GRP 0x1F
789#define TWL4030_VAUX3_DEDICATED 0x22
790
Christoph Eggerf7ea2dc2010-01-15 15:33:46 +0100791static inline int twl4030charger_usb_en(int enable) { return 0; }
David Brownella603a7f2008-10-15 12:15:39 +0200792
David Brownelldad759f2008-12-01 00:43:58 +0100793/*----------------------------------------------------------------------*/
794
795/* Linux-specific regulator identifiers ... for now, we only support
796 * the LDOs, and leave the three buck converters alone. VDD1 and VDD2
797 * need to tie into hardware based voltage scaling (cpufreq etc), while
798 * VIO is generally fixed.
799 */
800
Rajendra Nayak441a4502009-12-13 22:19:23 +0100801/* TWL4030 SMPS/LDO's */
David Brownelldad759f2008-12-01 00:43:58 +0100802/* EXTERNAL dc-to-dc buck converters */
803#define TWL4030_REG_VDD1 0
804#define TWL4030_REG_VDD2 1
805#define TWL4030_REG_VIO 2
806
807/* EXTERNAL LDOs */
808#define TWL4030_REG_VDAC 3
809#define TWL4030_REG_VPLL1 4
810#define TWL4030_REG_VPLL2 5 /* not on all chips */
811#define TWL4030_REG_VMMC1 6
812#define TWL4030_REG_VMMC2 7 /* not on all chips */
813#define TWL4030_REG_VSIM 8 /* not on all chips */
814#define TWL4030_REG_VAUX1 9 /* not on all chips */
815#define TWL4030_REG_VAUX2_4030 10 /* (twl4030-specific) */
816#define TWL4030_REG_VAUX2 11 /* (twl5030 and newer) */
817#define TWL4030_REG_VAUX3 12 /* not on all chips */
818#define TWL4030_REG_VAUX4 13 /* not on all chips */
819
820/* INTERNAL LDOs */
821#define TWL4030_REG_VINTANA1 14
822#define TWL4030_REG_VINTANA2 15
823#define TWL4030_REG_VINTDIG 16
824#define TWL4030_REG_VUSB1V5 17
825#define TWL4030_REG_VUSB1V8 18
826#define TWL4030_REG_VUSB3V1 19
David Brownelldad759f2008-12-01 00:43:58 +0100827
Rajendra Nayak441a4502009-12-13 22:19:23 +0100828/* TWL6030 SMPS/LDO's */
Thomas Weberf7223772010-03-23 19:50:16 +0100829/* EXTERNAL dc-to-dc buck convertor controllable via SR */
Rajendra Nayak441a4502009-12-13 22:19:23 +0100830#define TWL6030_REG_VDD1 30
831#define TWL6030_REG_VDD2 31
832#define TWL6030_REG_VDD3 32
833
834/* Non SR compliant dc-to-dc buck convertors */
Thomas Weberf7223772010-03-23 19:50:16 +0100835#define TWL6030_REG_VMEM 33
Rajendra Nayak441a4502009-12-13 22:19:23 +0100836#define TWL6030_REG_V2V1 34
Thomas Weberf7223772010-03-23 19:50:16 +0100837#define TWL6030_REG_V1V29 35
Rajendra Nayak441a4502009-12-13 22:19:23 +0100838#define TWL6030_REG_V1V8 36
839
840/* EXTERNAL LDOs */
841#define TWL6030_REG_VAUX1_6030 37
842#define TWL6030_REG_VAUX2_6030 38
843#define TWL6030_REG_VAUX3_6030 39
844#define TWL6030_REG_VMMC 40
845#define TWL6030_REG_VPP 41
846#define TWL6030_REG_VUSIM 42
847#define TWL6030_REG_VANA 43
848#define TWL6030_REG_VCXIO 44
849#define TWL6030_REG_VDAC 45
850#define TWL6030_REG_VUSB 46
851
852/* INTERNAL LDOs */
853#define TWL6030_REG_VRTC 47
Balaji T K8e6de4a2011-02-10 18:44:50 +0530854#define TWL6030_REG_CLK32KG 48
Rajendra Nayak441a4502009-12-13 22:19:23 +0100855
Graeme Gregory521d8ec2011-05-12 14:27:55 +0100856/* LDOs on 6025 have different names */
Graeme Gregory89ce43f2013-06-19 15:24:02 +0300857#define TWL6032_REG_LDO2 49
858#define TWL6032_REG_LDO4 50
859#define TWL6032_REG_LDO3 51
860#define TWL6032_REG_LDO5 52
861#define TWL6032_REG_LDO1 53
862#define TWL6032_REG_LDO7 54
863#define TWL6032_REG_LDO6 55
864#define TWL6032_REG_LDOLN 56
865#define TWL6032_REG_LDOUSB 57
Graeme Gregory521d8ec2011-05-12 14:27:55 +0100866
867/* 6025 DCDC supplies */
Graeme Gregory89ce43f2013-06-19 15:24:02 +0300868#define TWL6032_REG_SMPS3 58
869#define TWL6032_REG_SMPS4 59
870#define TWL6032_REG_VIO 60
Graeme Gregory521d8ec2011-05-12 14:27:55 +0100871
872
David Brownella603a7f2008-10-15 12:15:39 +0200873#endif /* End of __TWL4030_H */