blob: cd278a09bea0a881a504c202667cb6678d820236 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Andrew Vasquezfa90c542005-10-27 11:10:08 -07002 * QLogic Fibre Channel HBA Driver
Andrew Vasquez07e264b2011-03-30 11:46:23 -07003 * Copyright (c) 2003-2011 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Andrew Vasquezfa90c542005-10-27 11:10:08 -07005 * See LICENSE.qla2xxx for copyright and licensing details.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 */
Saurav Kashyap3ce88662011-07-14 12:00:12 -07007
8/*
9 * Table for showing the current message id in use for particular level
10 * Change this table for addition of log/debug messages.
Arun Easie02587d2011-08-16 11:29:23 -070011 * ----------------------------------------------------------------------
12 * | Level | Last Value Used | Holes |
13 * ----------------------------------------------------------------------
Giridhar Malavali6246b8a2012-02-09 11:15:34 -080014 * | Module Init and Probe | 0x011f | 0x4b,0xfa |
15 * | Mailbox commands | 0x1139 | 0x112c-0x112e |
16 * | Device Discovery | 0x2084 | |
Giridhar Malavali9ba56b92012-02-09 11:15:36 -080017 * | Queue Command and IO tracing | 0x302f | 0x3006,0x3008 |
Giridhar Malavali6246b8a2012-02-09 11:15:34 -080018 * | | | 0x302d-0x302e |
Arun Easie02587d2011-08-16 11:29:23 -070019 * | DPC Thread | 0x401c | |
Giridhar Malavali9ba56b92012-02-09 11:15:36 -080020 * | Async Events | 0x5057 | 0x502b-0x502f |
21 * | | | 0x5047,0x5052 |
Giridhar Malavali6246b8a2012-02-09 11:15:34 -080022 * | Timer Routines | 0x6011 | 0x600e-0x600f |
Andrew Vasquezd051a5aa2012-02-09 11:14:05 -080023 * | User Space Interactions | 0x709e | 0x7018,0x702e |
24 * | | | 0x7039,0x7045 |
Chad Dupuiscfb09192011-11-18 09:03:07 -080025 * | Task Management | 0x803c | 0x8025-0x8026 |
26 * | | | 0x800b,0x8039 |
Arun Easie02587d2011-08-16 11:29:23 -070027 * | AER/EEH | 0x900f | |
28 * | Virtual Port | 0xa007 | |
Giridhar Malavali6246b8a2012-02-09 11:15:34 -080029 * | ISP82XX Specific | 0xb052 | |
30 * | MultiQ | 0xc00c | |
31 * | Misc | 0xd010 | |
Arun Easie02587d2011-08-16 11:29:23 -070032 * ----------------------------------------------------------------------
Saurav Kashyap3ce88662011-07-14 12:00:12 -070033 */
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "qla_def.h"
36
37#include <linux/delay.h>
38
Saurav Kashyap3ce88662011-07-14 12:00:12 -070039static uint32_t ql_dbg_offset = 0x800;
40
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070041static inline void
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -080042qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070043{
44 fw_dump->fw_major_version = htonl(ha->fw_major_version);
45 fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
46 fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
47 fw_dump->fw_attributes = htonl(ha->fw_attributes);
48
49 fw_dump->vendor = htonl(ha->pdev->vendor);
50 fw_dump->device = htonl(ha->pdev->device);
51 fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
52 fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
53}
54
55static inline void *
Anirban Chakraborty73208df2008-12-09 16:45:39 -080056qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070057{
Anirban Chakraborty73208df2008-12-09 16:45:39 -080058 struct req_que *req = ha->req_q_map[0];
59 struct rsp_que *rsp = ha->rsp_q_map[0];
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070060 /* Request queue. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -080061 memcpy(ptr, req->ring, req->length *
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070062 sizeof(request_t));
63
64 /* Response queue. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -080065 ptr += req->length * sizeof(request_t);
66 memcpy(ptr, rsp->ring, rsp->length *
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070067 sizeof(response_t));
68
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -080069 return ptr + (rsp->length * sizeof(response_t));
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070070}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070072static int
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -080073qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
Andrew Vasquezc5722702008-04-24 15:21:22 -070074 uint32_t ram_dwords, void **nxt)
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070075{
76 int rval;
Andrew Vasquezc5722702008-04-24 15:21:22 -070077 uint32_t cnt, stat, timer, dwords, idx;
78 uint16_t mb0;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070079 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
Andrew Vasquezc5722702008-04-24 15:21:22 -070080 dma_addr_t dump_dma = ha->gid_list_dma;
81 uint32_t *dump = (uint32_t *)ha->gid_list;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070082
83 rval = QLA_SUCCESS;
Andrew Vasquezc5722702008-04-24 15:21:22 -070084 mb0 = 0;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070085
Andrew Vasquezc5722702008-04-24 15:21:22 -070086 WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070087 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
88
Andrew Vasquezc5722702008-04-24 15:21:22 -070089 dwords = GID_LIST_SIZE / 4;
90 for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
91 cnt += dwords, addr += dwords) {
92 if (cnt + dwords > ram_dwords)
93 dwords = ram_dwords - cnt;
94
95 WRT_REG_WORD(&reg->mailbox1, LSW(addr));
96 WRT_REG_WORD(&reg->mailbox8, MSW(addr));
97
98 WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
99 WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
100 WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
101 WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
102
103 WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
104 WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700105 WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
106
107 for (timer = 6000000; timer; timer--) {
108 /* Check for pending interrupts. */
109 stat = RD_REG_DWORD(&reg->host_status);
110 if (stat & HSRX_RISC_INT) {
111 stat &= 0xff;
112
113 if (stat == 0x1 || stat == 0x2 ||
114 stat == 0x10 || stat == 0x11) {
115 set_bit(MBX_INTERRUPT,
116 &ha->mbx_cmd_flags);
117
Andrew Vasquezc5722702008-04-24 15:21:22 -0700118 mb0 = RD_REG_WORD(&reg->mailbox0);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700119
120 WRT_REG_DWORD(&reg->hccr,
121 HCCRX_CLR_RISC_INT);
122 RD_REG_DWORD(&reg->hccr);
123 break;
124 }
125
126 /* Clear this intr; it wasn't a mailbox intr */
127 WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
128 RD_REG_DWORD(&reg->hccr);
129 }
130 udelay(5);
131 }
132
133 if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
Andrew Vasquezc5722702008-04-24 15:21:22 -0700134 rval = mb0 & MBS_MASK;
135 for (idx = 0; idx < dwords; idx++)
136 ram[cnt + idx] = swab32(dump[idx]);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700137 } else {
138 rval = QLA_FUNCTION_FAILED;
139 }
140 }
141
Andrew Vasquezc5722702008-04-24 15:21:22 -0700142 *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700143 return rval;
144}
145
Andrew Vasquezc5722702008-04-24 15:21:22 -0700146static int
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800147qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
Andrew Vasquezc5722702008-04-24 15:21:22 -0700148 uint32_t cram_size, void **nxt)
149{
150 int rval;
151
152 /* Code RAM. */
153 rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
154 if (rval != QLA_SUCCESS)
155 return rval;
156
157 /* External Memory. */
158 return qla24xx_dump_ram(ha, 0x100000, *nxt,
159 ha->fw_memory_size - 0x100000 + 1, nxt);
160}
161
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700162static uint32_t *
163qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
164 uint32_t count, uint32_t *buf)
165{
166 uint32_t __iomem *dmp_reg;
167
168 WRT_REG_DWORD(&reg->iobase_addr, iobase);
169 dmp_reg = &reg->iobase_window;
170 while (count--)
171 *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
172
173 return buf;
174}
175
176static inline int
177qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
178{
179 int rval = QLA_SUCCESS;
180 uint32_t cnt;
181
Andrew Vasquezc3b058a2007-09-20 14:07:38 -0700182 WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
Andrew Vasquezaed10882009-06-03 09:55:26 -0700183 for (cnt = 30000;
184 ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
Andrew Vasquezc3b058a2007-09-20 14:07:38 -0700185 rval == QLA_SUCCESS; cnt--) {
186 if (cnt)
187 udelay(100);
188 else
189 rval = QLA_FUNCTION_TIMEOUT;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700190 }
191
192 return rval;
193}
194
195static int
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800196qla24xx_soft_reset(struct qla_hw_data *ha)
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700197{
198 int rval = QLA_SUCCESS;
199 uint32_t cnt;
200 uint16_t mb0, wd;
201 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
202
203 /* Reset RISC. */
204 WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
205 for (cnt = 0; cnt < 30000; cnt++) {
206 if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
207 break;
208
209 udelay(10);
210 }
211
212 WRT_REG_DWORD(&reg->ctrl_status,
213 CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
214 pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
215
216 udelay(100);
217 /* Wait for firmware to complete NVRAM accesses. */
218 mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
219 for (cnt = 10000 ; cnt && mb0; cnt--) {
220 udelay(5);
221 mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
222 barrier();
223 }
224
225 /* Wait for soft-reset to complete. */
226 for (cnt = 0; cnt < 30000; cnt++) {
227 if ((RD_REG_DWORD(&reg->ctrl_status) &
228 CSRX_ISP_SOFT_RESET) == 0)
229 break;
230
231 udelay(10);
232 }
233 WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
234 RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
235
236 for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
237 rval == QLA_SUCCESS; cnt--) {
238 if (cnt)
239 udelay(100);
240 else
241 rval = QLA_FUNCTION_TIMEOUT;
242 }
243
244 return rval;
245}
246
Andrew Vasquezc5722702008-04-24 15:21:22 -0700247static int
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800248qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
Andrew Vasqueze18e9632009-06-17 10:30:31 -0700249 uint32_t ram_words, void **nxt)
Andrew Vasquezc5722702008-04-24 15:21:22 -0700250{
251 int rval;
252 uint32_t cnt, stat, timer, words, idx;
253 uint16_t mb0;
254 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
255 dma_addr_t dump_dma = ha->gid_list_dma;
256 uint16_t *dump = (uint16_t *)ha->gid_list;
257
258 rval = QLA_SUCCESS;
259 mb0 = 0;
260
261 WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
262 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
263
264 words = GID_LIST_SIZE / 2;
265 for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
266 cnt += words, addr += words) {
267 if (cnt + words > ram_words)
268 words = ram_words - cnt;
269
270 WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
271 WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
272
273 WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
274 WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
275 WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
276 WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
277
278 WRT_MAILBOX_REG(ha, reg, 4, words);
279 WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
280
281 for (timer = 6000000; timer; timer--) {
282 /* Check for pending interrupts. */
283 stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
284 if (stat & HSR_RISC_INT) {
285 stat &= 0xff;
286
287 if (stat == 0x1 || stat == 0x2) {
288 set_bit(MBX_INTERRUPT,
289 &ha->mbx_cmd_flags);
290
291 mb0 = RD_MAILBOX_REG(ha, reg, 0);
292
293 /* Release mailbox registers. */
294 WRT_REG_WORD(&reg->semaphore, 0);
295 WRT_REG_WORD(&reg->hccr,
296 HCCR_CLR_RISC_INT);
297 RD_REG_WORD(&reg->hccr);
298 break;
299 } else if (stat == 0x10 || stat == 0x11) {
300 set_bit(MBX_INTERRUPT,
301 &ha->mbx_cmd_flags);
302
303 mb0 = RD_MAILBOX_REG(ha, reg, 0);
304
305 WRT_REG_WORD(&reg->hccr,
306 HCCR_CLR_RISC_INT);
307 RD_REG_WORD(&reg->hccr);
308 break;
309 }
310
311 /* clear this intr; it wasn't a mailbox intr */
312 WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
313 RD_REG_WORD(&reg->hccr);
314 }
315 udelay(5);
316 }
317
318 if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
319 rval = mb0 & MBS_MASK;
320 for (idx = 0; idx < words; idx++)
321 ram[cnt + idx] = swab16(dump[idx]);
322 } else {
323 rval = QLA_FUNCTION_FAILED;
324 }
325 }
326
327 *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
328 return rval;
329}
330
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700331static inline void
332qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
333 uint16_t *buf)
334{
335 uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
336
337 while (count--)
338 *buf++ = htons(RD_REG_WORD(dmp_reg++));
339}
340
Andrew Vasquezbb99de62009-01-05 11:18:08 -0800341static inline void *
342qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
343{
344 if (!ha->eft)
345 return ptr;
346
347 memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
348 return ptr + ntohl(ha->fw_dump->eft_size);
349}
350
351static inline void *
352qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
353{
354 uint32_t cnt;
355 uint32_t *iter_reg;
356 struct qla2xxx_fce_chain *fcec = ptr;
357
358 if (!ha->fce)
359 return ptr;
360
361 *last_chain = &fcec->type;
362 fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
363 fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
364 fce_calc_size(ha->fce_bufs));
365 fcec->size = htonl(fce_calc_size(ha->fce_bufs));
366 fcec->addr_l = htonl(LSD(ha->fce_dma));
367 fcec->addr_h = htonl(MSD(ha->fce_dma));
368
369 iter_reg = fcec->eregs;
370 for (cnt = 0; cnt < 8; cnt++)
371 *iter_reg++ = htonl(ha->fce_mb[cnt]);
372
373 memcpy(iter_reg, ha->fce, ntohl(fcec->size));
374
Giridhar Malavali3cb0a672011-11-18 09:03:11 -0800375 return (char *)iter_reg + ntohl(fcec->size);
Andrew Vasquezbb99de62009-01-05 11:18:08 -0800376}
377
Andrew Vasquezd63ab532009-01-05 11:18:09 -0800378static inline void *
Giridhar Malavali050c9bb2012-02-09 11:15:33 -0800379qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
380{
381 struct qla2xxx_mqueue_chain *q;
382 struct qla2xxx_mqueue_header *qh;
383 struct req_que *req;
384 struct rsp_que *rsp;
385 int que;
386
387 if (!ha->mqenable)
388 return ptr;
389
390 /* Request queues */
391 for (que = 1; que < ha->max_req_queues; que++) {
392 req = ha->req_q_map[que];
393 if (!req)
394 break;
395
396 /* Add chain. */
397 q = ptr;
398 *last_chain = &q->type;
399 q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
400 q->chain_size = htonl(
401 sizeof(struct qla2xxx_mqueue_chain) +
402 sizeof(struct qla2xxx_mqueue_header) +
403 (req->length * sizeof(request_t)));
404 ptr += sizeof(struct qla2xxx_mqueue_chain);
405
406 /* Add header. */
407 qh = ptr;
408 qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
409 qh->number = htonl(que);
410 qh->size = htonl(req->length * sizeof(request_t));
411 ptr += sizeof(struct qla2xxx_mqueue_header);
412
413 /* Add data. */
414 memcpy(ptr, req->ring, req->length * sizeof(request_t));
415 ptr += req->length * sizeof(request_t);
416 }
417
418 /* Response queues */
419 for (que = 1; que < ha->max_rsp_queues; que++) {
420 rsp = ha->rsp_q_map[que];
421 if (!rsp)
422 break;
423
424 /* Add chain. */
425 q = ptr;
426 *last_chain = &q->type;
427 q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
428 q->chain_size = htonl(
429 sizeof(struct qla2xxx_mqueue_chain) +
430 sizeof(struct qla2xxx_mqueue_header) +
431 (rsp->length * sizeof(response_t)));
432 ptr += sizeof(struct qla2xxx_mqueue_chain);
433
434 /* Add header. */
435 qh = ptr;
436 qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
437 qh->number = htonl(que);
438 qh->size = htonl(rsp->length * sizeof(response_t));
439 ptr += sizeof(struct qla2xxx_mqueue_header);
440
441 /* Add data. */
442 memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
443 ptr += rsp->length * sizeof(response_t);
444 }
445
446 return ptr;
447}
448
449static inline void *
Andrew Vasquezd63ab532009-01-05 11:18:09 -0800450qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
451{
452 uint32_t cnt, que_idx;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700453 uint8_t que_cnt;
Andrew Vasquezd63ab532009-01-05 11:18:09 -0800454 struct qla2xxx_mq_chain *mq = ptr;
455 struct device_reg_25xxmq __iomem *reg;
456
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800457 if (!ha->mqenable || IS_QLA83XX(ha))
Andrew Vasquezd63ab532009-01-05 11:18:09 -0800458 return ptr;
459
460 mq = ptr;
461 *last_chain = &mq->type;
462 mq->type = __constant_htonl(DUMP_CHAIN_MQ);
463 mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
464
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700465 que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
466 ha->max_req_queues : ha->max_rsp_queues;
Andrew Vasquezd63ab532009-01-05 11:18:09 -0800467 mq->count = htonl(que_cnt);
468 for (cnt = 0; cnt < que_cnt; cnt++) {
469 reg = (struct device_reg_25xxmq *) ((void *)
470 ha->mqiobase + cnt * QLA_QUE_PAGE);
471 que_idx = cnt * 4;
472 mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
473 mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
474 mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
475 mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
476 }
477
478 return ptr + sizeof(struct qla2xxx_mq_chain);
479}
480
Giridhar Malavali08de2842011-08-16 11:31:44 -0700481void
Andrew Vasquez3420d362009-10-13 15:16:45 -0700482qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
483{
484 struct qla_hw_data *ha = vha->hw;
485
486 if (rval != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700487 ql_log(ql_log_warn, vha, 0xd000,
488 "Failed to dump firmware (%x).\n", rval);
Andrew Vasquez3420d362009-10-13 15:16:45 -0700489 ha->fw_dumped = 0;
490 } else {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700491 ql_log(ql_log_info, vha, 0xd001,
Andrew Vasquez3420d362009-10-13 15:16:45 -0700492 "Firmware dump saved to temp buffer (%ld/%p).\n",
493 vha->host_no, ha->fw_dump);
494 ha->fw_dumped = 1;
495 qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
496 }
497}
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499/**
500 * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
501 * @ha: HA context
502 * @hardware_locked: Called with the hardware_lock
503 */
504void
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800505qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506{
507 int rval;
Andrew Vasquezc5722702008-04-24 15:21:22 -0700508 uint32_t cnt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800509 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700510 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 uint16_t __iomem *dmp_reg;
512 unsigned long flags;
513 struct qla2300_fw_dump *fw;
Andrew Vasquezc5722702008-04-24 15:21:22 -0700514 void *nxt;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800515 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 flags = 0;
518
519 if (!hardware_locked)
520 spin_lock_irqsave(&ha->hardware_lock, flags);
521
Andrew Vasquezd4e3e042006-05-17 15:09:50 -0700522 if (!ha->fw_dump) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700523 ql_log(ql_log_warn, vha, 0xd002,
524 "No buffer available for dump.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 goto qla2300_fw_dump_failed;
526 }
527
Andrew Vasquezd4e3e042006-05-17 15:09:50 -0700528 if (ha->fw_dumped) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700529 ql_log(ql_log_warn, vha, 0xd003,
530 "Firmware has been previously dumped (%p) "
531 "-- ignoring request.\n",
532 ha->fw_dump);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 goto qla2300_fw_dump_failed;
534 }
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700535 fw = &ha->fw_dump->isp.isp23;
536 qla2xxx_prep_dump(ha, ha->fw_dump);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
538 rval = QLA_SUCCESS;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700539 fw->hccr = htons(RD_REG_WORD(&reg->hccr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541 /* Pause RISC. */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700542 WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 if (IS_QLA2300(ha)) {
544 for (cnt = 30000;
545 (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
546 rval == QLA_SUCCESS; cnt--) {
547 if (cnt)
548 udelay(100);
549 else
550 rval = QLA_FUNCTION_TIMEOUT;
551 }
552 } else {
553 RD_REG_WORD(&reg->hccr); /* PCI Posting. */
554 udelay(10);
555 }
556
557 if (rval == QLA_SUCCESS) {
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700558 dmp_reg = &reg->flash_address;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700559 for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700560 fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700562 dmp_reg = &reg->u.isp2300.req_q_in;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700563 for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700564 fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700566 dmp_reg = &reg->u.isp2300.mailbox0;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700567 for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700568 fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
570 WRT_REG_WORD(&reg->ctrl_status, 0x40);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700571 qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 WRT_REG_WORD(&reg->ctrl_status, 0x50);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700574 qla2xxx_read_window(reg, 48, fw->dma_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
576 WRT_REG_WORD(&reg->ctrl_status, 0x00);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700577 dmp_reg = &reg->risc_hw;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700578 for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700579 fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700581 WRT_REG_WORD(&reg->pcr, 0x2000);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700582 qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700584 WRT_REG_WORD(&reg->pcr, 0x2200);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700585 qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700587 WRT_REG_WORD(&reg->pcr, 0x2400);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700588 qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700590 WRT_REG_WORD(&reg->pcr, 0x2600);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700591 qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700593 WRT_REG_WORD(&reg->pcr, 0x2800);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700594 qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700596 WRT_REG_WORD(&reg->pcr, 0x2A00);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700597 qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700599 WRT_REG_WORD(&reg->pcr, 0x2C00);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700600 qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700602 WRT_REG_WORD(&reg->pcr, 0x2E00);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700603 qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700605 WRT_REG_WORD(&reg->ctrl_status, 0x10);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700606 qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700608 WRT_REG_WORD(&reg->ctrl_status, 0x20);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700609 qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700611 WRT_REG_WORD(&reg->ctrl_status, 0x30);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700612 qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614 /* Reset RISC. */
615 WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
616 for (cnt = 0; cnt < 30000; cnt++) {
617 if ((RD_REG_WORD(&reg->ctrl_status) &
618 CSR_ISP_SOFT_RESET) == 0)
619 break;
620
621 udelay(10);
622 }
623 }
624
625 if (!IS_QLA2300(ha)) {
626 for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
627 rval == QLA_SUCCESS; cnt--) {
628 if (cnt)
629 udelay(100);
630 else
631 rval = QLA_FUNCTION_TIMEOUT;
632 }
633 }
634
Andrew Vasquezc5722702008-04-24 15:21:22 -0700635 /* Get RISC SRAM. */
636 if (rval == QLA_SUCCESS)
637 rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
638 sizeof(fw->risc_ram) / 2, &nxt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Andrew Vasquezc5722702008-04-24 15:21:22 -0700640 /* Get stack SRAM. */
641 if (rval == QLA_SUCCESS)
642 rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
643 sizeof(fw->stack_ram) / 2, &nxt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Andrew Vasquezc5722702008-04-24 15:21:22 -0700645 /* Get data SRAM. */
646 if (rval == QLA_SUCCESS)
647 rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
648 ha->fw_memory_size - 0x11000 + 1, &nxt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700650 if (rval == QLA_SUCCESS)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800651 qla2xxx_copy_queues(ha, nxt);
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700652
Andrew Vasquez3420d362009-10-13 15:16:45 -0700653 qla2xxx_dump_post_process(base_vha, rval);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
655qla2300_fw_dump_failed:
656 if (!hardware_locked)
657 spin_unlock_irqrestore(&ha->hardware_lock, flags);
658}
659
660/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
662 * @ha: HA context
663 * @hardware_locked: Called with the hardware_lock
664 */
665void
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800666qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 int rval;
669 uint32_t cnt, timer;
670 uint16_t risc_address;
671 uint16_t mb0, mb2;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800672 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700673 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 uint16_t __iomem *dmp_reg;
675 unsigned long flags;
676 struct qla2100_fw_dump *fw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800677 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
679 risc_address = 0;
680 mb0 = mb2 = 0;
681 flags = 0;
682
683 if (!hardware_locked)
684 spin_lock_irqsave(&ha->hardware_lock, flags);
685
Andrew Vasquezd4e3e042006-05-17 15:09:50 -0700686 if (!ha->fw_dump) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700687 ql_log(ql_log_warn, vha, 0xd004,
688 "No buffer available for dump.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 goto qla2100_fw_dump_failed;
690 }
691
Andrew Vasquezd4e3e042006-05-17 15:09:50 -0700692 if (ha->fw_dumped) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700693 ql_log(ql_log_warn, vha, 0xd005,
694 "Firmware has been previously dumped (%p) "
695 "-- ignoring request.\n",
696 ha->fw_dump);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 goto qla2100_fw_dump_failed;
698 }
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700699 fw = &ha->fw_dump->isp.isp21;
700 qla2xxx_prep_dump(ha, ha->fw_dump);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
702 rval = QLA_SUCCESS;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700703 fw->hccr = htons(RD_REG_WORD(&reg->hccr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
705 /* Pause RISC. */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700706 WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
708 rval == QLA_SUCCESS; cnt--) {
709 if (cnt)
710 udelay(100);
711 else
712 rval = QLA_FUNCTION_TIMEOUT;
713 }
714 if (rval == QLA_SUCCESS) {
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700715 dmp_reg = &reg->flash_address;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700716 for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700717 fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700719 dmp_reg = &reg->u.isp2100.mailbox0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 for (cnt = 0; cnt < ha->mbx_count; cnt++) {
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700721 if (cnt == 8)
722 dmp_reg = &reg->u_end.isp2200.mailbox8;
723
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700724 fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 }
726
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700727 dmp_reg = &reg->u.isp2100.unused_2[0];
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700728 for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700729 fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
731 WRT_REG_WORD(&reg->ctrl_status, 0x00);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700732 dmp_reg = &reg->risc_hw;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700733 for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700734 fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700736 WRT_REG_WORD(&reg->pcr, 0x2000);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700737 qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700739 WRT_REG_WORD(&reg->pcr, 0x2100);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700740 qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700742 WRT_REG_WORD(&reg->pcr, 0x2200);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700743 qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700745 WRT_REG_WORD(&reg->pcr, 0x2300);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700746 qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700748 WRT_REG_WORD(&reg->pcr, 0x2400);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700749 qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700751 WRT_REG_WORD(&reg->pcr, 0x2500);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700752 qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700754 WRT_REG_WORD(&reg->pcr, 0x2600);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700755 qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700757 WRT_REG_WORD(&reg->pcr, 0x2700);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700758 qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700760 WRT_REG_WORD(&reg->ctrl_status, 0x10);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700761 qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700763 WRT_REG_WORD(&reg->ctrl_status, 0x20);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700764 qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700766 WRT_REG_WORD(&reg->ctrl_status, 0x30);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700767 qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 /* Reset the ISP. */
770 WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
771 }
772
773 for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
774 rval == QLA_SUCCESS; cnt--) {
775 if (cnt)
776 udelay(100);
777 else
778 rval = QLA_FUNCTION_TIMEOUT;
779 }
780
781 /* Pause RISC. */
782 if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
783 (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
784
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700785 WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 for (cnt = 30000;
787 (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
788 rval == QLA_SUCCESS; cnt--) {
789 if (cnt)
790 udelay(100);
791 else
792 rval = QLA_FUNCTION_TIMEOUT;
793 }
794 if (rval == QLA_SUCCESS) {
795 /* Set memory configuration and timing. */
796 if (IS_QLA2100(ha))
797 WRT_REG_WORD(&reg->mctr, 0xf1);
798 else
799 WRT_REG_WORD(&reg->mctr, 0xf2);
800 RD_REG_WORD(&reg->mctr); /* PCI Posting. */
801
802 /* Release RISC. */
803 WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
804 }
805 }
806
807 if (rval == QLA_SUCCESS) {
808 /* Get RISC SRAM. */
809 risc_address = 0x1000;
810 WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
811 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
812 }
813 for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
814 cnt++, risc_address++) {
815 WRT_MAILBOX_REG(ha, reg, 1, risc_address);
816 WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
817
818 for (timer = 6000000; timer != 0; timer--) {
819 /* Check for pending interrupts. */
820 if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
821 if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
822 set_bit(MBX_INTERRUPT,
823 &ha->mbx_cmd_flags);
824
825 mb0 = RD_MAILBOX_REG(ha, reg, 0);
826 mb2 = RD_MAILBOX_REG(ha, reg, 2);
827
828 WRT_REG_WORD(&reg->semaphore, 0);
829 WRT_REG_WORD(&reg->hccr,
830 HCCR_CLR_RISC_INT);
831 RD_REG_WORD(&reg->hccr);
832 break;
833 }
834 WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
835 RD_REG_WORD(&reg->hccr);
836 }
837 udelay(5);
838 }
839
840 if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
841 rval = mb0 & MBS_MASK;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700842 fw->risc_ram[cnt] = htons(mb2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 } else {
844 rval = QLA_FUNCTION_FAILED;
845 }
846 }
847
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700848 if (rval == QLA_SUCCESS)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800849 qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700850
Andrew Vasquez3420d362009-10-13 15:16:45 -0700851 qla2xxx_dump_post_process(base_vha, rval);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853qla2100_fw_dump_failed:
854 if (!hardware_locked)
855 spin_unlock_irqrestore(&ha->hardware_lock, flags);
856}
857
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700858void
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800859qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700860{
861 int rval;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700862 uint32_t cnt;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700863 uint32_t risc_address;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -0800864 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700865 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
866 uint32_t __iomem *dmp_reg;
867 uint32_t *iter_reg;
868 uint16_t __iomem *mbx_reg;
869 unsigned long flags;
870 struct qla24xx_fw_dump *fw;
871 uint32_t ext_mem_cnt;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700872 void *nxt;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800873 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700874
Giridhar Malavalia9083012010-04-12 17:59:55 -0700875 if (IS_QLA82XX(ha))
876 return;
877
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700878 risc_address = ext_mem_cnt = 0;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700879 flags = 0;
880
881 if (!hardware_locked)
882 spin_lock_irqsave(&ha->hardware_lock, flags);
883
Andrew Vasquezd4e3e042006-05-17 15:09:50 -0700884 if (!ha->fw_dump) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700885 ql_log(ql_log_warn, vha, 0xd006,
886 "No buffer available for dump.\n");
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700887 goto qla24xx_fw_dump_failed;
888 }
889
890 if (ha->fw_dumped) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700891 ql_log(ql_log_warn, vha, 0xd007,
892 "Firmware has been previously dumped (%p) "
893 "-- ignoring request.\n",
894 ha->fw_dump);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700895 goto qla24xx_fw_dump_failed;
896 }
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700897 fw = &ha->fw_dump->isp.isp24;
898 qla2xxx_prep_dump(ha, ha->fw_dump);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700899
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700900 fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700901
902 /* Pause RISC. */
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700903 rval = qla24xx_pause_risc(reg);
904 if (rval != QLA_SUCCESS)
905 goto qla24xx_fw_dump_failed_0;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700906
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700907 /* Host interface registers. */
908 dmp_reg = &reg->flash_addr;
909 for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
910 fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700911
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700912 /* Disable interrupts. */
913 WRT_REG_DWORD(&reg->ictrl, 0);
914 RD_REG_DWORD(&reg->ictrl);
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800915
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700916 /* Shadow registers. */
917 WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
918 RD_REG_DWORD(&reg->iobase_addr);
919 WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
920 fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800921
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700922 WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
923 fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800924
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700925 WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
926 fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800927
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700928 WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
929 fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800930
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700931 WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
932 fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800933
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700934 WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
935 fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800936
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700937 WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
938 fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800939
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700940 /* Mailbox registers. */
941 mbx_reg = &reg->mailbox0;
942 for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
943 fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700944
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700945 /* Transfer sequence registers. */
946 iter_reg = fw->xseq_gp_reg;
947 iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
948 iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
949 iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
950 iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
951 iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
952 iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
953 iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
954 qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700955
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700956 qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
957 qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700958
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700959 /* Receive sequence registers. */
960 iter_reg = fw->rseq_gp_reg;
961 iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
962 iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
963 iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
964 iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
965 iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
966 iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
967 iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
968 qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700969
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700970 qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
971 qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
972 qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700973
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700974 /* Command DMA registers. */
975 qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700976
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700977 /* Queues. */
978 iter_reg = fw->req0_dma_reg;
979 iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
980 dmp_reg = &reg->iobase_q;
981 for (cnt = 0; cnt < 7; cnt++)
982 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700983
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700984 iter_reg = fw->resp0_dma_reg;
985 iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
986 dmp_reg = &reg->iobase_q;
987 for (cnt = 0; cnt < 7; cnt++)
988 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700989
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700990 iter_reg = fw->req1_dma_reg;
991 iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
992 dmp_reg = &reg->iobase_q;
993 for (cnt = 0; cnt < 7; cnt++)
994 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700995
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700996 /* Transmit DMA registers. */
997 iter_reg = fw->xmt0_dma_reg;
998 iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
999 qla24xx_read_window(reg, 0x7610, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001000
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001001 iter_reg = fw->xmt1_dma_reg;
1002 iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
1003 qla24xx_read_window(reg, 0x7630, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001004
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001005 iter_reg = fw->xmt2_dma_reg;
1006 iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
1007 qla24xx_read_window(reg, 0x7650, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001008
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001009 iter_reg = fw->xmt3_dma_reg;
1010 iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
1011 qla24xx_read_window(reg, 0x7670, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001012
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001013 iter_reg = fw->xmt4_dma_reg;
1014 iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
1015 qla24xx_read_window(reg, 0x7690, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001016
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001017 qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001018
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001019 /* Receive DMA registers. */
1020 iter_reg = fw->rcvt0_data_dma_reg;
1021 iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
1022 qla24xx_read_window(reg, 0x7710, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001023
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001024 iter_reg = fw->rcvt1_data_dma_reg;
1025 iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
1026 qla24xx_read_window(reg, 0x7730, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001027
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001028 /* RISC registers. */
1029 iter_reg = fw->risc_gp_reg;
1030 iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
1031 iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
1032 iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
1033 iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
1034 iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
1035 iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
1036 iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
1037 qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001038
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001039 /* Local memory controller registers. */
1040 iter_reg = fw->lmc_reg;
1041 iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
1042 iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
1043 iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
1044 iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
1045 iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
1046 iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
1047 qla24xx_read_window(reg, 0x3060, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001048
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001049 /* Fibre Protocol Module registers. */
1050 iter_reg = fw->fpm_hdw_reg;
1051 iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
1052 iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
1053 iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
1054 iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
1055 iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
1056 iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
1057 iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
1058 iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
1059 iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
1060 iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
1061 iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
1062 qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001063
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001064 /* Frame Buffer registers. */
1065 iter_reg = fw->fb_hdw_reg;
1066 iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
1067 iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
1068 iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
1069 iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
1070 iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
1071 iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
1072 iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
1073 iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
1074 iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
1075 iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
1076 qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001077
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001078 rval = qla24xx_soft_reset(ha);
1079 if (rval != QLA_SUCCESS)
1080 goto qla24xx_fw_dump_failed_0;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001081
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001082 rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
Andrew Vasquezc5722702008-04-24 15:21:22 -07001083 &nxt);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001084 if (rval != QLA_SUCCESS)
1085 goto qla24xx_fw_dump_failed_0;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001086
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001087 nxt = qla2xxx_copy_queues(ha, nxt);
Andrew Vasquezbb99de62009-01-05 11:18:08 -08001088
1089 qla24xx_copy_eft(ha, nxt);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001090
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001091qla24xx_fw_dump_failed_0:
Andrew Vasquez3420d362009-10-13 15:16:45 -07001092 qla2xxx_dump_post_process(base_vha, rval);
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -07001093
1094qla24xx_fw_dump_failed:
1095 if (!hardware_locked)
1096 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1097}
1098
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001099void
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001100qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001101{
1102 int rval;
1103 uint32_t cnt;
1104 uint32_t risc_address;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001105 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001106 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1107 uint32_t __iomem *dmp_reg;
1108 uint32_t *iter_reg;
1109 uint16_t __iomem *mbx_reg;
1110 unsigned long flags;
1111 struct qla25xx_fw_dump *fw;
1112 uint32_t ext_mem_cnt;
Andrew Vasquezd63ab532009-01-05 11:18:09 -08001113 void *nxt, *nxt_chain;
Andrew Vasquezbb99de62009-01-05 11:18:08 -08001114 uint32_t *last_chain = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001115 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001116
1117 risc_address = ext_mem_cnt = 0;
1118 flags = 0;
1119
1120 if (!hardware_locked)
1121 spin_lock_irqsave(&ha->hardware_lock, flags);
1122
1123 if (!ha->fw_dump) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001124 ql_log(ql_log_warn, vha, 0xd008,
1125 "No buffer available for dump.\n");
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001126 goto qla25xx_fw_dump_failed;
1127 }
1128
1129 if (ha->fw_dumped) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001130 ql_log(ql_log_warn, vha, 0xd009,
1131 "Firmware has been previously dumped (%p) "
1132 "-- ignoring request.\n",
1133 ha->fw_dump);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001134 goto qla25xx_fw_dump_failed;
1135 }
1136 fw = &ha->fw_dump->isp.isp25;
1137 qla2xxx_prep_dump(ha, ha->fw_dump);
Andrew Vasquezb5836922007-09-20 14:07:39 -07001138 ha->fw_dump->version = __constant_htonl(2);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001139
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001140 fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
1141
1142 /* Pause RISC. */
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001143 rval = qla24xx_pause_risc(reg);
1144 if (rval != QLA_SUCCESS)
1145 goto qla25xx_fw_dump_failed_0;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001146
Andrew Vasquezb5836922007-09-20 14:07:39 -07001147 /* Host/Risc registers. */
1148 iter_reg = fw->host_risc_reg;
1149 iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
1150 qla24xx_read_window(reg, 0x7010, 16, iter_reg);
1151
1152 /* PCIe registers. */
1153 WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
1154 RD_REG_DWORD(&reg->iobase_addr);
1155 WRT_REG_DWORD(&reg->iobase_window, 0x01);
1156 dmp_reg = &reg->iobase_c4;
1157 fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
1158 fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
1159 fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
1160 fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001161
Andrew Vasquezb5836922007-09-20 14:07:39 -07001162 WRT_REG_DWORD(&reg->iobase_window, 0x00);
1163 RD_REG_DWORD(&reg->iobase_window);
1164
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001165 /* Host interface registers. */
1166 dmp_reg = &reg->flash_addr;
1167 for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
1168 fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001169
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001170 /* Disable interrupts. */
1171 WRT_REG_DWORD(&reg->ictrl, 0);
1172 RD_REG_DWORD(&reg->ictrl);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001173
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001174 /* Shadow registers. */
1175 WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
1176 RD_REG_DWORD(&reg->iobase_addr);
1177 WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
1178 fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001179
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001180 WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
1181 fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001182
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001183 WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
1184 fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001185
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001186 WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
1187 fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001188
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001189 WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
1190 fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001191
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001192 WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
1193 fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001194
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001195 WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
1196 fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001197
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001198 WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
1199 fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001200
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001201 WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
1202 fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001203
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001204 WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
1205 fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001206
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001207 WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
1208 fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001209
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001210 /* RISC I/O register. */
1211 WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
1212 fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001213
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001214 /* Mailbox registers. */
1215 mbx_reg = &reg->mailbox0;
1216 for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
1217 fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001218
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001219 /* Transfer sequence registers. */
1220 iter_reg = fw->xseq_gp_reg;
1221 iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
1222 iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
1223 iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
1224 iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
1225 iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
1226 iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
1227 iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
1228 qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001229
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001230 iter_reg = fw->xseq_0_reg;
1231 iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
1232 iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
1233 qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001234
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001235 qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001236
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001237 /* Receive sequence registers. */
1238 iter_reg = fw->rseq_gp_reg;
1239 iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
1240 iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
1241 iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
1242 iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
1243 iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
1244 iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
1245 iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
1246 qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001247
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001248 iter_reg = fw->rseq_0_reg;
1249 iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
1250 qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001251
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001252 qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
1253 qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001254
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001255 /* Auxiliary sequence registers. */
1256 iter_reg = fw->aseq_gp_reg;
1257 iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
1258 iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
1259 iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
1260 iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
1261 iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
1262 iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
1263 iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
1264 qla24xx_read_window(reg, 0xB070, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001265
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001266 iter_reg = fw->aseq_0_reg;
1267 iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
1268 qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001269
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001270 qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
1271 qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001272
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001273 /* Command DMA registers. */
1274 qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001275
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001276 /* Queues. */
1277 iter_reg = fw->req0_dma_reg;
1278 iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
1279 dmp_reg = &reg->iobase_q;
1280 for (cnt = 0; cnt < 7; cnt++)
1281 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001282
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001283 iter_reg = fw->resp0_dma_reg;
1284 iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
1285 dmp_reg = &reg->iobase_q;
1286 for (cnt = 0; cnt < 7; cnt++)
1287 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001288
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001289 iter_reg = fw->req1_dma_reg;
1290 iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
1291 dmp_reg = &reg->iobase_q;
1292 for (cnt = 0; cnt < 7; cnt++)
1293 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001294
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001295 /* Transmit DMA registers. */
1296 iter_reg = fw->xmt0_dma_reg;
1297 iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
1298 qla24xx_read_window(reg, 0x7610, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001299
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001300 iter_reg = fw->xmt1_dma_reg;
1301 iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
1302 qla24xx_read_window(reg, 0x7630, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001303
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001304 iter_reg = fw->xmt2_dma_reg;
1305 iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
1306 qla24xx_read_window(reg, 0x7650, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001307
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001308 iter_reg = fw->xmt3_dma_reg;
1309 iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
1310 qla24xx_read_window(reg, 0x7670, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001311
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001312 iter_reg = fw->xmt4_dma_reg;
1313 iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
1314 qla24xx_read_window(reg, 0x7690, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001315
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001316 qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001317
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001318 /* Receive DMA registers. */
1319 iter_reg = fw->rcvt0_data_dma_reg;
1320 iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
1321 qla24xx_read_window(reg, 0x7710, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001322
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001323 iter_reg = fw->rcvt1_data_dma_reg;
1324 iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
1325 qla24xx_read_window(reg, 0x7730, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001326
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001327 /* RISC registers. */
1328 iter_reg = fw->risc_gp_reg;
1329 iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
1330 iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
1331 iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
1332 iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
1333 iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
1334 iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
1335 iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
1336 qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001337
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001338 /* Local memory controller registers. */
1339 iter_reg = fw->lmc_reg;
1340 iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
1341 iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
1342 iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
1343 iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
1344 iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
1345 iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
1346 iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
1347 qla24xx_read_window(reg, 0x3070, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001348
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001349 /* Fibre Protocol Module registers. */
1350 iter_reg = fw->fpm_hdw_reg;
1351 iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
1352 iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
1353 iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
1354 iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
1355 iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
1356 iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
1357 iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
1358 iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
1359 iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
1360 iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
1361 iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
1362 qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001363
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001364 /* Frame Buffer registers. */
1365 iter_reg = fw->fb_hdw_reg;
1366 iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
1367 iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
1368 iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
1369 iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
1370 iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
1371 iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
1372 iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
1373 iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
1374 iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
1375 iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
1376 iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
1377 qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001378
Andrew Vasquezd63ab532009-01-05 11:18:09 -08001379 /* Multi queue registers */
1380 nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
1381 &last_chain);
1382
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001383 rval = qla24xx_soft_reset(ha);
1384 if (rval != QLA_SUCCESS)
1385 goto qla25xx_fw_dump_failed_0;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001386
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001387 rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
Andrew Vasquezc5722702008-04-24 15:21:22 -07001388 &nxt);
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001389 if (rval != QLA_SUCCESS)
1390 goto qla25xx_fw_dump_failed_0;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001391
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001392 nxt = qla2xxx_copy_queues(ha, nxt);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001393
Andrew Vasquezbb99de62009-01-05 11:18:08 -08001394 nxt = qla24xx_copy_eft(ha, nxt);
Andrew Vasquezdf613b92008-01-17 09:02:17 -08001395
Andrew Vasquezd63ab532009-01-05 11:18:09 -08001396 /* Chain entries -- started with MQ. */
Giridhar Malavali050c9bb2012-02-09 11:15:33 -08001397 nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
1398 nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
Andrew Vasquezbb99de62009-01-05 11:18:08 -08001399 if (last_chain) {
1400 ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
1401 *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
1402 }
Andrew Vasquezdf613b92008-01-17 09:02:17 -08001403
Giridhar Malavali050c9bb2012-02-09 11:15:33 -08001404 /* Adjust valid length. */
1405 ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
1406
Andrew Vasquezc81d04c2007-07-26 11:41:13 -07001407qla25xx_fw_dump_failed_0:
Andrew Vasquez3420d362009-10-13 15:16:45 -07001408 qla2xxx_dump_post_process(base_vha, rval);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001409
1410qla25xx_fw_dump_failed:
1411 if (!hardware_locked)
1412 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1413}
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001414
1415void
1416qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
1417{
1418 int rval;
1419 uint32_t cnt;
1420 uint32_t risc_address;
1421 struct qla_hw_data *ha = vha->hw;
1422 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1423 uint32_t __iomem *dmp_reg;
1424 uint32_t *iter_reg;
1425 uint16_t __iomem *mbx_reg;
1426 unsigned long flags;
1427 struct qla81xx_fw_dump *fw;
1428 uint32_t ext_mem_cnt;
1429 void *nxt, *nxt_chain;
1430 uint32_t *last_chain = NULL;
1431 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
1432
1433 risc_address = ext_mem_cnt = 0;
1434 flags = 0;
1435
1436 if (!hardware_locked)
1437 spin_lock_irqsave(&ha->hardware_lock, flags);
1438
1439 if (!ha->fw_dump) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001440 ql_log(ql_log_warn, vha, 0xd00a,
1441 "No buffer available for dump.\n");
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001442 goto qla81xx_fw_dump_failed;
1443 }
1444
1445 if (ha->fw_dumped) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001446 ql_log(ql_log_warn, vha, 0xd00b,
1447 "Firmware has been previously dumped (%p) "
1448 "-- ignoring request.\n",
1449 ha->fw_dump);
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001450 goto qla81xx_fw_dump_failed;
1451 }
1452 fw = &ha->fw_dump->isp.isp81;
1453 qla2xxx_prep_dump(ha, ha->fw_dump);
1454
1455 fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
1456
1457 /* Pause RISC. */
1458 rval = qla24xx_pause_risc(reg);
1459 if (rval != QLA_SUCCESS)
1460 goto qla81xx_fw_dump_failed_0;
1461
1462 /* Host/Risc registers. */
1463 iter_reg = fw->host_risc_reg;
1464 iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
1465 qla24xx_read_window(reg, 0x7010, 16, iter_reg);
1466
1467 /* PCIe registers. */
1468 WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
1469 RD_REG_DWORD(&reg->iobase_addr);
1470 WRT_REG_DWORD(&reg->iobase_window, 0x01);
1471 dmp_reg = &reg->iobase_c4;
1472 fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
1473 fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
1474 fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
1475 fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
1476
1477 WRT_REG_DWORD(&reg->iobase_window, 0x00);
1478 RD_REG_DWORD(&reg->iobase_window);
1479
1480 /* Host interface registers. */
1481 dmp_reg = &reg->flash_addr;
1482 for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
1483 fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
1484
1485 /* Disable interrupts. */
1486 WRT_REG_DWORD(&reg->ictrl, 0);
1487 RD_REG_DWORD(&reg->ictrl);
1488
1489 /* Shadow registers. */
1490 WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
1491 RD_REG_DWORD(&reg->iobase_addr);
1492 WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
1493 fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1494
1495 WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
1496 fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1497
1498 WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
1499 fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1500
1501 WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
1502 fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1503
1504 WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
1505 fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1506
1507 WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
1508 fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1509
1510 WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
1511 fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1512
1513 WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
1514 fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1515
1516 WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
1517 fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1518
1519 WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
1520 fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1521
1522 WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
1523 fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1524
1525 /* RISC I/O register. */
1526 WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
1527 fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
1528
1529 /* Mailbox registers. */
1530 mbx_reg = &reg->mailbox0;
1531 for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
1532 fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
1533
1534 /* Transfer sequence registers. */
1535 iter_reg = fw->xseq_gp_reg;
1536 iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
1537 iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
1538 iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
1539 iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
1540 iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
1541 iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
1542 iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
1543 qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
1544
1545 iter_reg = fw->xseq_0_reg;
1546 iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
1547 iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
1548 qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
1549
1550 qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
1551
1552 /* Receive sequence registers. */
1553 iter_reg = fw->rseq_gp_reg;
1554 iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
1555 iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
1556 iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
1557 iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
1558 iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
1559 iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
1560 iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
1561 qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
1562
1563 iter_reg = fw->rseq_0_reg;
1564 iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
1565 qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
1566
1567 qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
1568 qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
1569
1570 /* Auxiliary sequence registers. */
1571 iter_reg = fw->aseq_gp_reg;
1572 iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
1573 iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
1574 iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
1575 iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
1576 iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
1577 iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
1578 iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
1579 qla24xx_read_window(reg, 0xB070, 16, iter_reg);
1580
1581 iter_reg = fw->aseq_0_reg;
1582 iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
1583 qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
1584
1585 qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
1586 qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
1587
1588 /* Command DMA registers. */
1589 qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
1590
1591 /* Queues. */
1592 iter_reg = fw->req0_dma_reg;
1593 iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
1594 dmp_reg = &reg->iobase_q;
1595 for (cnt = 0; cnt < 7; cnt++)
1596 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
1597
1598 iter_reg = fw->resp0_dma_reg;
1599 iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
1600 dmp_reg = &reg->iobase_q;
1601 for (cnt = 0; cnt < 7; cnt++)
1602 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
1603
1604 iter_reg = fw->req1_dma_reg;
1605 iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
1606 dmp_reg = &reg->iobase_q;
1607 for (cnt = 0; cnt < 7; cnt++)
1608 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
1609
1610 /* Transmit DMA registers. */
1611 iter_reg = fw->xmt0_dma_reg;
1612 iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
1613 qla24xx_read_window(reg, 0x7610, 16, iter_reg);
1614
1615 iter_reg = fw->xmt1_dma_reg;
1616 iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
1617 qla24xx_read_window(reg, 0x7630, 16, iter_reg);
1618
1619 iter_reg = fw->xmt2_dma_reg;
1620 iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
1621 qla24xx_read_window(reg, 0x7650, 16, iter_reg);
1622
1623 iter_reg = fw->xmt3_dma_reg;
1624 iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
1625 qla24xx_read_window(reg, 0x7670, 16, iter_reg);
1626
1627 iter_reg = fw->xmt4_dma_reg;
1628 iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
1629 qla24xx_read_window(reg, 0x7690, 16, iter_reg);
1630
1631 qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
1632
1633 /* Receive DMA registers. */
1634 iter_reg = fw->rcvt0_data_dma_reg;
1635 iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
1636 qla24xx_read_window(reg, 0x7710, 16, iter_reg);
1637
1638 iter_reg = fw->rcvt1_data_dma_reg;
1639 iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
1640 qla24xx_read_window(reg, 0x7730, 16, iter_reg);
1641
1642 /* RISC registers. */
1643 iter_reg = fw->risc_gp_reg;
1644 iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
1645 iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
1646 iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
1647 iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
1648 iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
1649 iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
1650 iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
1651 qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
1652
1653 /* Local memory controller registers. */
1654 iter_reg = fw->lmc_reg;
1655 iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
1656 iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
1657 iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
1658 iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
1659 iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
1660 iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
1661 iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
1662 qla24xx_read_window(reg, 0x3070, 16, iter_reg);
1663
1664 /* Fibre Protocol Module registers. */
1665 iter_reg = fw->fpm_hdw_reg;
1666 iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
1667 iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
1668 iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
1669 iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
1670 iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
1671 iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
1672 iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
1673 iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
1674 iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
1675 iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
1676 iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
1677 iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
1678 iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
1679 qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
1680
1681 /* Frame Buffer registers. */
1682 iter_reg = fw->fb_hdw_reg;
1683 iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
1684 iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
1685 iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
1686 iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
1687 iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
1688 iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
1689 iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
1690 iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
1691 iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
1692 iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
1693 iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
1694 iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
1695 qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
1696
1697 /* Multi queue registers */
1698 nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
1699 &last_chain);
1700
1701 rval = qla24xx_soft_reset(ha);
1702 if (rval != QLA_SUCCESS)
1703 goto qla81xx_fw_dump_failed_0;
1704
1705 rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
1706 &nxt);
1707 if (rval != QLA_SUCCESS)
1708 goto qla81xx_fw_dump_failed_0;
1709
1710 nxt = qla2xxx_copy_queues(ha, nxt);
1711
1712 nxt = qla24xx_copy_eft(ha, nxt);
1713
1714 /* Chain entries -- started with MQ. */
Giridhar Malavali050c9bb2012-02-09 11:15:33 -08001715 nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
1716 nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001717 if (last_chain) {
1718 ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
1719 *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
1720 }
1721
Giridhar Malavali050c9bb2012-02-09 11:15:33 -08001722 /* Adjust valid length. */
1723 ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
1724
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001725qla81xx_fw_dump_failed_0:
Andrew Vasquez3420d362009-10-13 15:16:45 -07001726 qla2xxx_dump_post_process(base_vha, rval);
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001727
1728qla81xx_fw_dump_failed:
1729 if (!hardware_locked)
1730 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1731}
1732
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08001733void
1734qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
1735{
1736 int rval;
1737 uint32_t cnt, reg_data;
1738 uint32_t risc_address;
1739 struct qla_hw_data *ha = vha->hw;
1740 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1741 uint32_t __iomem *dmp_reg;
1742 uint32_t *iter_reg;
1743 uint16_t __iomem *mbx_reg;
1744 unsigned long flags;
1745 struct qla83xx_fw_dump *fw;
1746 uint32_t ext_mem_cnt;
1747 void *nxt, *nxt_chain;
1748 uint32_t *last_chain = NULL;
1749 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
1750
1751 risc_address = ext_mem_cnt = 0;
1752 flags = 0;
1753
1754 if (!hardware_locked)
1755 spin_lock_irqsave(&ha->hardware_lock, flags);
1756
1757 if (!ha->fw_dump) {
1758 ql_log(ql_log_warn, vha, 0xd00c,
1759 "No buffer available for dump!!!\n");
1760 goto qla83xx_fw_dump_failed;
1761 }
1762
1763 if (ha->fw_dumped) {
1764 ql_log(ql_log_warn, vha, 0xd00d,
1765 "Firmware has been previously dumped (%p) -- ignoring "
1766 "request...\n", ha->fw_dump);
1767 goto qla83xx_fw_dump_failed;
1768 }
1769 fw = &ha->fw_dump->isp.isp83;
1770 qla2xxx_prep_dump(ha, ha->fw_dump);
1771
1772 fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
1773
1774 /* Pause RISC. */
1775 rval = qla24xx_pause_risc(reg);
1776 if (rval != QLA_SUCCESS)
1777 goto qla83xx_fw_dump_failed_0;
1778
1779 WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
1780 dmp_reg = &reg->iobase_window;
1781 reg_data = RD_REG_DWORD(dmp_reg);
1782 WRT_REG_DWORD(dmp_reg, 0);
1783
1784 dmp_reg = &reg->unused_4_1[0];
1785 reg_data = RD_REG_DWORD(dmp_reg);
1786 WRT_REG_DWORD(dmp_reg, 0);
1787
1788 WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
1789 dmp_reg = &reg->unused_4_1[2];
1790 reg_data = RD_REG_DWORD(dmp_reg);
1791 WRT_REG_DWORD(dmp_reg, 0);
1792
1793 /* select PCR and disable ecc checking and correction */
1794 WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
1795 RD_REG_DWORD(&reg->iobase_addr);
1796 WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
1797
1798 /* Host/Risc registers. */
1799 iter_reg = fw->host_risc_reg;
1800 iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
1801 iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
1802 qla24xx_read_window(reg, 0x7040, 16, iter_reg);
1803
1804 /* PCIe registers. */
1805 WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
1806 RD_REG_DWORD(&reg->iobase_addr);
1807 WRT_REG_DWORD(&reg->iobase_window, 0x01);
1808 dmp_reg = &reg->iobase_c4;
1809 fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
1810 fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
1811 fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
1812 fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
1813
1814 WRT_REG_DWORD(&reg->iobase_window, 0x00);
1815 RD_REG_DWORD(&reg->iobase_window);
1816
1817 /* Host interface registers. */
1818 dmp_reg = &reg->flash_addr;
1819 for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
1820 fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
1821
1822 /* Disable interrupts. */
1823 WRT_REG_DWORD(&reg->ictrl, 0);
1824 RD_REG_DWORD(&reg->ictrl);
1825
1826 /* Shadow registers. */
1827 WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
1828 RD_REG_DWORD(&reg->iobase_addr);
1829 WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
1830 fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1831
1832 WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
1833 fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1834
1835 WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
1836 fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1837
1838 WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
1839 fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1840
1841 WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
1842 fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1843
1844 WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
1845 fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1846
1847 WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
1848 fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1849
1850 WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
1851 fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1852
1853 WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
1854 fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1855
1856 WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
1857 fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1858
1859 WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
1860 fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
1861
1862 /* RISC I/O register. */
1863 WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
1864 fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
1865
1866 /* Mailbox registers. */
1867 mbx_reg = &reg->mailbox0;
1868 for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
1869 fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
1870
1871 /* Transfer sequence registers. */
1872 iter_reg = fw->xseq_gp_reg;
1873 iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
1874 iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
1875 iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
1876 iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
1877 iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
1878 iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
1879 iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
1880 iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
1881 iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
1882 iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
1883 iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
1884 iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
1885 iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
1886 iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
1887 iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
1888 qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
1889
1890 iter_reg = fw->xseq_0_reg;
1891 iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
1892 iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
1893 qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
1894
1895 qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
1896
1897 qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
1898
1899 /* Receive sequence registers. */
1900 iter_reg = fw->rseq_gp_reg;
1901 iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
1902 iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
1903 iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
1904 iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
1905 iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
1906 iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
1907 iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
1908 iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
1909 iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
1910 iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
1911 iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
1912 iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
1913 iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
1914 iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
1915 iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
1916 qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
1917
1918 iter_reg = fw->rseq_0_reg;
1919 iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
1920 qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
1921
1922 qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
1923 qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
1924 qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
1925
1926 /* Auxiliary sequence registers. */
1927 iter_reg = fw->aseq_gp_reg;
1928 iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
1929 iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
1930 iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
1931 iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
1932 iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
1933 iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
1934 iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
1935 iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
1936 iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
1937 iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
1938 iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
1939 iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
1940 iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
1941 iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
1942 iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
1943 qla24xx_read_window(reg, 0xB170, 16, iter_reg);
1944
1945 iter_reg = fw->aseq_0_reg;
1946 iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
1947 qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
1948
1949 qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
1950 qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
1951 qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
1952
1953 /* Command DMA registers. */
1954 iter_reg = fw->cmd_dma_reg;
1955 iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
1956 iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
1957 iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
1958 qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
1959
1960 /* Queues. */
1961 iter_reg = fw->req0_dma_reg;
1962 iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
1963 dmp_reg = &reg->iobase_q;
1964 for (cnt = 0; cnt < 7; cnt++)
1965 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
1966
1967 iter_reg = fw->resp0_dma_reg;
1968 iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
1969 dmp_reg = &reg->iobase_q;
1970 for (cnt = 0; cnt < 7; cnt++)
1971 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
1972
1973 iter_reg = fw->req1_dma_reg;
1974 iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
1975 dmp_reg = &reg->iobase_q;
1976 for (cnt = 0; cnt < 7; cnt++)
1977 *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
1978
1979 /* Transmit DMA registers. */
1980 iter_reg = fw->xmt0_dma_reg;
1981 iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
1982 qla24xx_read_window(reg, 0x7610, 16, iter_reg);
1983
1984 iter_reg = fw->xmt1_dma_reg;
1985 iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
1986 qla24xx_read_window(reg, 0x7630, 16, iter_reg);
1987
1988 iter_reg = fw->xmt2_dma_reg;
1989 iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
1990 qla24xx_read_window(reg, 0x7650, 16, iter_reg);
1991
1992 iter_reg = fw->xmt3_dma_reg;
1993 iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
1994 qla24xx_read_window(reg, 0x7670, 16, iter_reg);
1995
1996 iter_reg = fw->xmt4_dma_reg;
1997 iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
1998 qla24xx_read_window(reg, 0x7690, 16, iter_reg);
1999
2000 qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
2001
2002 /* Receive DMA registers. */
2003 iter_reg = fw->rcvt0_data_dma_reg;
2004 iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
2005 qla24xx_read_window(reg, 0x7710, 16, iter_reg);
2006
2007 iter_reg = fw->rcvt1_data_dma_reg;
2008 iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
2009 qla24xx_read_window(reg, 0x7730, 16, iter_reg);
2010
2011 /* RISC registers. */
2012 iter_reg = fw->risc_gp_reg;
2013 iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
2014 iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
2015 iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
2016 iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
2017 iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
2018 iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
2019 iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
2020 qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
2021
2022 /* Local memory controller registers. */
2023 iter_reg = fw->lmc_reg;
2024 iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
2025 iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
2026 iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
2027 iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
2028 iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
2029 iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
2030 iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
2031 qla24xx_read_window(reg, 0x3070, 16, iter_reg);
2032
2033 /* Fibre Protocol Module registers. */
2034 iter_reg = fw->fpm_hdw_reg;
2035 iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
2036 iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
2037 iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
2038 iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
2039 iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
2040 iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
2041 iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
2042 iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
2043 iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
2044 iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
2045 iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
2046 iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
2047 iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
2048 iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
2049 iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
2050 qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
2051
2052 /* RQ0 Array registers. */
2053 iter_reg = fw->rq0_array_reg;
2054 iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
2055 iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
2056 iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
2057 iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
2058 iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
2059 iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
2060 iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
2061 iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
2062 iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
2063 iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
2064 iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
2065 iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
2066 iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
2067 iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
2068 iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
2069 qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
2070
2071 /* RQ1 Array registers. */
2072 iter_reg = fw->rq1_array_reg;
2073 iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
2074 iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
2075 iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
2076 iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
2077 iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
2078 iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
2079 iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
2080 iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
2081 iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
2082 iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
2083 iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
2084 iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
2085 iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
2086 iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
2087 iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
2088 qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
2089
2090 /* RP0 Array registers. */
2091 iter_reg = fw->rp0_array_reg;
2092 iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
2093 iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
2094 iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
2095 iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
2096 iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
2097 iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
2098 iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
2099 iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
2100 iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
2101 iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
2102 iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
2103 iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
2104 iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
2105 iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
2106 iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
2107 qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
2108
2109 /* RP1 Array registers. */
2110 iter_reg = fw->rp1_array_reg;
2111 iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
2112 iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
2113 iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
2114 iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
2115 iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
2116 iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
2117 iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
2118 iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
2119 iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
2120 iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
2121 iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
2122 iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
2123 iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
2124 iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
2125 iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
2126 qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
2127
2128 iter_reg = fw->at0_array_reg;
2129 iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
2130 iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
2131 iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
2132 iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
2133 iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
2134 iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
2135 iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
2136 qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
2137
2138 /* I/O Queue Control registers. */
2139 qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
2140
2141 /* Frame Buffer registers. */
2142 iter_reg = fw->fb_hdw_reg;
2143 iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
2144 iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
2145 iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
2146 iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
2147 iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
2148 iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
2149 iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
2150 iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
2151 iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
2152 iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
2153 iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
2154 iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
2155 iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
2156 iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
2157 iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
2158 iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
2159 iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
2160 iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
2161 iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
2162 iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
2163 iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
2164 iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
2165 iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
2166 iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
2167 iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
2168 iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
2169 qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
2170
2171 /* Multi queue registers */
2172 nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
2173 &last_chain);
2174
2175 rval = qla24xx_soft_reset(ha);
2176 if (rval != QLA_SUCCESS) {
2177 ql_log(ql_log_warn, vha, 0xd00e,
2178 "SOFT RESET FAILED, forcing continuation of dump!!!\n");
2179 rval = QLA_SUCCESS;
2180
2181 ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
2182
2183 WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
2184 RD_REG_DWORD(&reg->hccr);
2185
2186 WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
2187 RD_REG_DWORD(&reg->hccr);
2188
2189 WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
2190 RD_REG_DWORD(&reg->hccr);
2191
2192 for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
2193 udelay(5);
2194
2195 if (!cnt) {
2196 nxt = fw->code_ram;
2197 nxt += sizeof(fw->code_ram),
2198 nxt += (ha->fw_memory_size - 0x100000 + 1);
2199 goto copy_queue;
2200 } else
2201 ql_log(ql_log_warn, vha, 0xd010,
2202 "bigger hammer success?\n");
2203 }
2204
2205 rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
2206 &nxt);
2207 if (rval != QLA_SUCCESS)
2208 goto qla83xx_fw_dump_failed_0;
2209
2210copy_queue:
2211 nxt = qla2xxx_copy_queues(ha, nxt);
2212
2213 nxt = qla24xx_copy_eft(ha, nxt);
2214
2215 /* Chain entries -- started with MQ. */
2216 nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
2217 nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
2218 if (last_chain) {
2219 ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
2220 *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
2221 }
2222
2223 /* Adjust valid length. */
2224 ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
2225
2226qla83xx_fw_dump_failed_0:
2227 qla2xxx_dump_post_process(base_vha, rval);
2228
2229qla83xx_fw_dump_failed:
2230 if (!hardware_locked)
2231 spin_unlock_irqrestore(&ha->hardware_lock, flags);
2232}
2233
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234/****************************************************************************/
2235/* Driver Debug Functions. */
2236/****************************************************************************/
Chad Dupuiscfb09192011-11-18 09:03:07 -08002237
2238static inline int
2239ql_mask_match(uint32_t level)
2240{
2241 if (ql2xextended_error_logging == 1)
2242 ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
2243 return (level & ql2xextended_error_logging) == level;
2244}
2245
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002246/*
2247 * This function is for formatting and logging debug information.
2248 * It is to be used when vha is available. It formats the message
2249 * and logs it to the messages file.
2250 * parameters:
2251 * level: The level of the debug messages to be printed.
2252 * If ql2xextended_error_logging value is correctly set,
2253 * this message will appear in the messages file.
2254 * vha: Pointer to the scsi_qla_host_t.
2255 * id: This is a unique identifier for the level. It identifies the
2256 * part of the code from where the message originated.
2257 * msg: The message to be displayed.
2258 */
2259void
Joe Perches086b3e82011-11-18 09:03:05 -08002260ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
2261{
2262 va_list va;
2263 struct va_format vaf;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002264
Chad Dupuiscfb09192011-11-18 09:03:07 -08002265 if (!ql_mask_match(level))
Joe Perches086b3e82011-11-18 09:03:05 -08002266 return;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002267
Joe Perches086b3e82011-11-18 09:03:05 -08002268 va_start(va, fmt);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002269
Joe Perches086b3e82011-11-18 09:03:05 -08002270 vaf.fmt = fmt;
2271 vaf.va = &va;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002272
Joe Perches086b3e82011-11-18 09:03:05 -08002273 if (vha != NULL) {
2274 const struct pci_dev *pdev = vha->hw->pdev;
2275 /* <module-name> <pci-name> <msg-id>:<host> Message */
2276 pr_warn("%s [%s]-%04x:%ld: %pV",
2277 QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
2278 vha->host_no, &vaf);
2279 } else {
2280 pr_warn("%s [%s]-%04x: : %pV",
2281 QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002282 }
2283
Joe Perches086b3e82011-11-18 09:03:05 -08002284 va_end(va);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002285
2286}
2287
2288/*
2289 * This function is for formatting and logging debug information.
2290 * It is to be used when vha is not available and pci is availble,
2291 * i.e., before host allocation. It formats the message and logs it
2292 * to the messages file.
2293 * parameters:
2294 * level: The level of the debug messages to be printed.
2295 * If ql2xextended_error_logging value is correctly set,
2296 * this message will appear in the messages file.
2297 * pdev: Pointer to the struct pci_dev.
2298 * id: This is a unique id for the level. It identifies the part
2299 * of the code from where the message originated.
2300 * msg: The message to be displayed.
2301 */
2302void
Joe Perches086b3e82011-11-18 09:03:05 -08002303ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
2304 const char *fmt, ...)
2305{
2306 va_list va;
2307 struct va_format vaf;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002308
2309 if (pdev == NULL)
2310 return;
Chad Dupuiscfb09192011-11-18 09:03:07 -08002311 if (!ql_mask_match(level))
Joe Perches086b3e82011-11-18 09:03:05 -08002312 return;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002313
Joe Perches086b3e82011-11-18 09:03:05 -08002314 va_start(va, fmt);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002315
Joe Perches086b3e82011-11-18 09:03:05 -08002316 vaf.fmt = fmt;
2317 vaf.va = &va;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002318
Joe Perches086b3e82011-11-18 09:03:05 -08002319 /* <module-name> <dev-name>:<msg-id> Message */
2320 pr_warn("%s [%s]-%04x: : %pV",
2321 QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002322
Joe Perches086b3e82011-11-18 09:03:05 -08002323 va_end(va);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002324}
2325
2326/*
2327 * This function is for formatting and logging log messages.
2328 * It is to be used when vha is available. It formats the message
2329 * and logs it to the messages file. All the messages will be logged
2330 * irrespective of value of ql2xextended_error_logging.
2331 * parameters:
2332 * level: The level of the log messages to be printed in the
2333 * messages file.
2334 * vha: Pointer to the scsi_qla_host_t
2335 * id: This is a unique id for the level. It identifies the
2336 * part of the code from where the message originated.
2337 * msg: The message to be displayed.
2338 */
2339void
Joe Perches086b3e82011-11-18 09:03:05 -08002340ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
2341{
2342 va_list va;
2343 struct va_format vaf;
2344 char pbuf[128];
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002345
Joe Perches086b3e82011-11-18 09:03:05 -08002346 if (level > ql_errlev)
2347 return;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002348
Joe Perches086b3e82011-11-18 09:03:05 -08002349 if (vha != NULL) {
2350 const struct pci_dev *pdev = vha->hw->pdev;
2351 /* <module-name> <msg-id>:<host> Message */
2352 snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
2353 QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
2354 } else {
2355 snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
2356 QL_MSGHDR, "0000:00:00.0", id);
2357 }
2358 pbuf[sizeof(pbuf) - 1] = 0;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002359
Joe Perches086b3e82011-11-18 09:03:05 -08002360 va_start(va, fmt);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002361
Joe Perches086b3e82011-11-18 09:03:05 -08002362 vaf.fmt = fmt;
2363 vaf.va = &va;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002364
Joe Perches086b3e82011-11-18 09:03:05 -08002365 switch (level) {
2366 case 0: /* FATAL LOG */
2367 pr_crit("%s%pV", pbuf, &vaf);
2368 break;
2369 case 1:
2370 pr_err("%s%pV", pbuf, &vaf);
2371 break;
2372 case 2:
2373 pr_warn("%s%pV", pbuf, &vaf);
2374 break;
2375 default:
2376 pr_info("%s%pV", pbuf, &vaf);
2377 break;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002378 }
2379
Joe Perches086b3e82011-11-18 09:03:05 -08002380 va_end(va);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002381}
2382
2383/*
2384 * This function is for formatting and logging log messages.
2385 * It is to be used when vha is not available and pci is availble,
2386 * i.e., before host allocation. It formats the message and logs
2387 * it to the messages file. All the messages are logged irrespective
2388 * of the value of ql2xextended_error_logging.
2389 * parameters:
2390 * level: The level of the log messages to be printed in the
2391 * messages file.
2392 * pdev: Pointer to the struct pci_dev.
2393 * id: This is a unique id for the level. It identifies the
2394 * part of the code from where the message originated.
2395 * msg: The message to be displayed.
2396 */
2397void
Joe Perches086b3e82011-11-18 09:03:05 -08002398ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
2399 const char *fmt, ...)
2400{
2401 va_list va;
2402 struct va_format vaf;
2403 char pbuf[128];
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002404
2405 if (pdev == NULL)
2406 return;
Joe Perches086b3e82011-11-18 09:03:05 -08002407 if (level > ql_errlev)
2408 return;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002409
Joe Perches086b3e82011-11-18 09:03:05 -08002410 /* <module-name> <dev-name>:<msg-id> Message */
2411 snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
2412 QL_MSGHDR, dev_name(&(pdev->dev)), id);
2413 pbuf[sizeof(pbuf) - 1] = 0;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002414
Joe Perches086b3e82011-11-18 09:03:05 -08002415 va_start(va, fmt);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002416
Joe Perches086b3e82011-11-18 09:03:05 -08002417 vaf.fmt = fmt;
2418 vaf.va = &va;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002419
Joe Perches086b3e82011-11-18 09:03:05 -08002420 switch (level) {
2421 case 0: /* FATAL LOG */
2422 pr_crit("%s%pV", pbuf, &vaf);
2423 break;
2424 case 1:
2425 pr_err("%s%pV", pbuf, &vaf);
2426 break;
2427 case 2:
2428 pr_warn("%s%pV", pbuf, &vaf);
2429 break;
2430 default:
2431 pr_info("%s%pV", pbuf, &vaf);
2432 break;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002433 }
2434
Joe Perches086b3e82011-11-18 09:03:05 -08002435 va_end(va);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002436}
2437
2438void
2439ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
2440{
2441 int i;
2442 struct qla_hw_data *ha = vha->hw;
2443 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2444 struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
2445 struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
2446 uint16_t __iomem *mbx_reg;
2447
Chad Dupuiscfb09192011-11-18 09:03:07 -08002448 if (!ql_mask_match(level))
2449 return;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002450
Chad Dupuiscfb09192011-11-18 09:03:07 -08002451 if (IS_QLA82XX(ha))
2452 mbx_reg = &reg82->mailbox_in[0];
2453 else if (IS_FWI2_CAPABLE(ha))
2454 mbx_reg = &reg24->mailbox0;
2455 else
2456 mbx_reg = MAILBOX_REG(ha, reg, 0);
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002457
Chad Dupuiscfb09192011-11-18 09:03:07 -08002458 ql_dbg(level, vha, id, "Mailbox registers:\n");
2459 for (i = 0; i < 6; i++)
2460 ql_dbg(level, vha, id,
2461 "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002462}
2463
2464
2465void
2466ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
2467 uint8_t *b, uint32_t size)
2468{
2469 uint32_t cnt;
2470 uint8_t c;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002471
Chad Dupuiscfb09192011-11-18 09:03:07 -08002472 if (!ql_mask_match(level))
2473 return;
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002474
Chad Dupuiscfb09192011-11-18 09:03:07 -08002475 ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
2476 "9 Ah Bh Ch Dh Eh Fh\n");
2477 ql_dbg(level, vha, id, "----------------------------------"
2478 "----------------------------\n");
2479
2480 ql_dbg(level, vha, id, " ");
2481 for (cnt = 0; cnt < size;) {
2482 c = *b++;
2483 printk("%02x", (uint32_t) c);
2484 cnt++;
2485 if (!(cnt % 16))
2486 printk("\n");
2487 else
2488 printk(" ");
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002489 }
Chad Dupuiscfb09192011-11-18 09:03:07 -08002490 if (cnt % 16)
2491 ql_dbg(level, vha, id, "\n");
Saurav Kashyap3ce88662011-07-14 12:00:12 -07002492}