blob: e6bffd13cedd68da96ede7f60e0a933bb2005117 [file] [log] [blame]
Kukjin Kim1355bbc2012-10-24 13:41:15 +09001/*
2 * SAMSUNG EXYNOS5440 SoC device tree source
3 *
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
Andrzej Hajda86feafe2014-02-26 09:53:31 +090012#include <dt-bindings/clock/exynos5440.h>
Kukjin Kim1355bbc2012-10-24 13:41:15 +090013
14/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090015 compatible = "samsung,exynos5440", "samsung,exynos5";
Kukjin Kim1355bbc2012-10-24 13:41:15 +090016
17 interrupt-parent = <&gic>;
Javier Martinez Canillas12676ee2016-09-01 11:06:53 +020018 #address-cells = <1>;
19 #size-cells = <1>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +090020
Girish K Sdabd3f92013-06-18 06:35:14 +090021 aliases {
Tomasz Figa1e64f482014-06-26 13:24:35 +020022 serial0 = &serial_0;
23 serial1 = &serial_1;
Girish K Sdabd3f92013-06-18 06:35:14 +090024 spi0 = &spi_0;
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +090025 tmuctrl0 = &tmuctrl_0;
26 tmuctrl1 = &tmuctrl_1;
27 tmuctrl2 = &tmuctrl_2;
Girish K Sdabd3f92013-06-18 06:35:14 +090028 };
29
Lee Jones644a79a2013-08-06 03:05:02 +090030 clock: clock-controller@160000 {
Thomas Abrahamd8bafc82013-03-09 17:11:33 +090031 compatible = "samsung,exynos5440-clock";
32 reg = <0x160000 0x1000>;
33 #clock-cells = <1>;
34 };
35
Tomasz Figa0572b722013-12-19 03:17:54 +090036 gic: interrupt-controller@2E0000 {
Kukjin Kim1355bbc2012-10-24 13:41:15 +090037 compatible = "arm,cortex-a15-gic";
38 #interrupt-cells = <3>;
39 interrupt-controller;
Giridhar Maruthy3279dd32013-04-04 15:25:00 +090040 reg = <0x2E1000 0x1000>,
41 <0x2E2000 0x1000>,
42 <0x2E4000 0x2000>,
43 <0x2E6000 0x2000>;
44 interrupts = <1 9 0xf04>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +090045 };
46
47 cpus {
Kukjin Kimf5108e12012-12-06 16:54:10 +090048 #address-cells = <1>;
49 #size-cells = <0>;
50
Kukjin Kim1355bbc2012-10-24 13:41:15 +090051 cpu@0 {
Lorenzo Pieralisi88e41842013-04-18 18:32:40 +010052 device_type = "cpu";
Kukjin Kim1355bbc2012-10-24 13:41:15 +090053 compatible = "arm,cortex-a15";
Kukjin Kimf5108e12012-12-06 16:54:10 +090054 reg = <0>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +090055 };
56 cpu@1 {
Lorenzo Pieralisi88e41842013-04-18 18:32:40 +010057 device_type = "cpu";
Kukjin Kim1355bbc2012-10-24 13:41:15 +090058 compatible = "arm,cortex-a15";
Kukjin Kimf5108e12012-12-06 16:54:10 +090059 reg = <1>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +090060 };
61 cpu@2 {
Lorenzo Pieralisi88e41842013-04-18 18:32:40 +010062 device_type = "cpu";
Kukjin Kim1355bbc2012-10-24 13:41:15 +090063 compatible = "arm,cortex-a15";
Kukjin Kimf5108e12012-12-06 16:54:10 +090064 reg = <2>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +090065 };
66 cpu@3 {
Lorenzo Pieralisi88e41842013-04-18 18:32:40 +010067 device_type = "cpu";
Kukjin Kim1355bbc2012-10-24 13:41:15 +090068 compatible = "arm,cortex-a15";
Kukjin Kimf5108e12012-12-06 16:54:10 +090069 reg = <3>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +090070 };
71 };
72
Subash Patel4c46f512013-04-05 15:22:59 +090073 arm-pmu {
74 compatible = "arm,cortex-a15-pmu", "arm,cortex-a9-pmu";
75 interrupts = <0 52 4>,
76 <0 53 4>,
77 <0 54 4>,
78 <0 55 4>;
79 };
80
Kukjin Kimf5108e12012-12-06 16:54:10 +090081 timer {
82 compatible = "arm,cortex-a15-timer",
83 "arm,armv7-timer";
84 interrupts = <1 13 0xf08>,
85 <1 14 0xf08>,
86 <1 11 0xf08>,
87 <1 10 0xf08>;
88 clock-frequency = <50000000>;
89 };
90
Amit Daniel Kachhap7f7b8ed2013-04-08 21:48:17 +090091 cpufreq@160000 {
92 compatible = "samsung,exynos5440-cpufreq";
93 reg = <0x160000 0x1000>;
94 interrupts = <0 57 0>;
95 operating-points = <
96 /* KHz uV */
Amit Daniel Kachhapafbbf922013-06-18 06:39:41 +090097 1500000 1100000
98 1400000 1075000
99 1300000 1050000
Amit Daniel Kachhap7f7b8ed2013-04-08 21:48:17 +0900100 1200000 1025000
Amit Daniel Kachhapafbbf922013-06-18 06:39:41 +0900101 1100000 1000000
Amit Daniel Kachhap7f7b8ed2013-04-08 21:48:17 +0900102 1000000 975000
Amit Daniel Kachhapafbbf922013-06-18 06:39:41 +0900103 900000 950000
Amit Daniel Kachhap7f7b8ed2013-04-08 21:48:17 +0900104 800000 925000
105 >;
106 };
107
Tomasz Figa1e64f482014-06-26 13:24:35 +0200108 serial_0: serial@B0000 {
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900109 compatible = "samsung,exynos4210-uart";
110 reg = <0xB0000 0x1000>;
111 interrupts = <0 2 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900112 clocks = <&clock CLK_B_125>, <&clock CLK_B_125>;
Thomas Abraham6a0338c2013-03-09 17:19:17 +0900113 clock-names = "uart", "clk_uart_baud0";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900114 };
115
Tomasz Figa1e64f482014-06-26 13:24:35 +0200116 serial_1: serial@C0000 {
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900117 compatible = "samsung,exynos4210-uart";
118 reg = <0xC0000 0x1000>;
119 interrupts = <0 3 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900120 clocks = <&clock CLK_B_125>, <&clock CLK_B_125>;
Thomas Abraham6a0338c2013-03-09 17:19:17 +0900121 clock-names = "uart", "clk_uart_baud0";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900122 };
123
Girish K Sdabd3f92013-06-18 06:35:14 +0900124 spi_0: spi@D0000 {
125 compatible = "samsung,exynos5440-spi";
126 reg = <0xD0000 0x100>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900127 interrupts = <0 4 0>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900128 #address-cells = <1>;
129 #size-cells = <0>;
Girish K Sdabd3f92013-06-18 06:35:14 +0900130 samsung,spi-src-clk = <0>;
131 num-cs = <1>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900132 clocks = <&clock CLK_B_125>, <&clock CLK_SPI_BAUD>;
Thomas Abraham6a0338c2013-03-09 17:19:17 +0900133 clock-names = "spi", "spi_busclk0";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900134 };
135
Krzysztof Kozlowski4185c532016-04-06 11:00:49 +0900136 pin_ctrl: pinctrl@E0000 {
Thomas Abrahamf6925432012-12-27 13:25:02 -0800137 compatible = "samsung,exynos5440-pinctrl";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900138 reg = <0xE0000 0x1000>;
Thomas Abraham71d87da2013-04-05 15:20:03 +0900139 interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>,
140 <0 41 0>, <0 42 0>, <0 43 0>, <0 44 0>;
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900141 interrupt-controller;
142 #interrupt-cells = <2>;
Thomas Abrahamb1ce1012012-10-24 17:18:52 +0900143 #gpio-cells = <2>;
144
145 fan: fan {
146 samsung,exynos5440-pin-function = <1>;
147 };
148
149 hdd_led0: hdd_led0 {
150 samsung,exynos5440-pin-function = <2>;
151 };
152
153 hdd_led1: hdd_led1 {
154 samsung,exynos5440-pin-function = <3>;
155 };
156
157 uart1: uart1 {
158 samsung,exynos5440-pin-function = <4>;
159 };
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900160 };
161
162 i2c@F0000 {
Giridhar Maruthy49498c52012-12-28 09:33:58 -0800163 compatible = "samsung,exynos5440-i2c";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900164 reg = <0xF0000 0x1000>;
165 interrupts = <0 5 0>;
166 #address-cells = <1>;
167 #size-cells = <0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900168 clocks = <&clock CLK_B_125>;
Thomas Abraham6a0338c2013-03-09 17:19:17 +0900169 clock-names = "i2c";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900170 };
171
172 i2c@100000 {
Giridhar Maruthy49498c52012-12-28 09:33:58 -0800173 compatible = "samsung,exynos5440-i2c";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900174 reg = <0x100000 0x1000>;
175 interrupts = <0 6 0>;
176 #address-cells = <1>;
177 #size-cells = <0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900178 clocks = <&clock CLK_B_125>;
Thomas Abraham6a0338c2013-03-09 17:19:17 +0900179 clock-names = "i2c";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900180 };
181
Sachin Kamat64f5d1e2014-05-28 00:56:26 +0900182 watchdog@110000 {
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900183 compatible = "samsung,s3c2410-wdt";
184 reg = <0x110000 0x1000>;
185 interrupts = <0 1 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900186 clocks = <&clock CLK_B_125>;
Thomas Abraham6a0338c2013-03-09 17:19:17 +0900187 clock-names = "watchdog";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900188 };
189
Byungho Anc038c4d2013-04-05 15:22:58 +0900190 gmac: ethernet@00230000 {
191 compatible = "snps,dwmac-3.70a";
192 reg = <0x00230000 0x8000>;
193 interrupt-parent = <&gic>;
194 interrupts = <0 31 4>;
195 interrupt-names = "macirq";
196 phy-mode = "sgmii";
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900197 clocks = <&clock CLK_GMAC0>;
Byungho Anc038c4d2013-04-05 15:22:58 +0900198 clock-names = "stmmaceth";
199 };
200
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900201 amba {
202 #address-cells = <1>;
203 #size-cells = <1>;
Masahiro Yamada2ef7d5f2016-03-09 13:26:45 +0900204 compatible = "simple-bus";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900205 interrupt-parent = <&gic>;
206 ranges;
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900207 };
208
Krzysztof Kozlowski4185c532016-04-06 11:00:49 +0900209 rtc@130000 {
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900210 compatible = "samsung,s3c6410-rtc";
211 reg = <0x130000 0x1000>;
Giridhar Maruthye877a5a2012-12-27 18:02:58 -0800212 interrupts = <0 17 0>, <0 16 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900213 clocks = <&clock CLK_B_125>;
Thomas Abraham6a0338c2013-03-09 17:19:17 +0900214 clock-names = "rtc";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900215 };
Girish K S1a12f522013-06-10 17:29:34 +0900216
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +0900217 tmuctrl_0: tmuctrl@160118 {
218 compatible = "samsung,exynos5440-tmu";
219 reg = <0x160118 0x230>, <0x160368 0x10>;
220 interrupts = <0 58 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900221 clocks = <&clock CLK_B_125>;
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +0900222 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900223 #include "exynos5440-tmu-sensor-conf.dtsi"
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +0900224 };
225
226 tmuctrl_1: tmuctrl@16011C {
227 compatible = "samsung,exynos5440-tmu";
228 reg = <0x16011C 0x230>, <0x160368 0x10>;
229 interrupts = <0 58 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900230 clocks = <&clock CLK_B_125>;
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +0900231 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900232 #include "exynos5440-tmu-sensor-conf.dtsi"
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +0900233 };
234
235 tmuctrl_2: tmuctrl@160120 {
236 compatible = "samsung,exynos5440-tmu";
237 reg = <0x160120 0x230>, <0x160368 0x10>;
238 interrupts = <0 58 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900239 clocks = <&clock CLK_B_125>;
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +0900240 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900241 #include "exynos5440-tmu-sensor-conf.dtsi"
242 };
243
244 thermal-zones {
245 cpu0_thermal: cpu0-thermal {
246 thermal-sensors = <&tmuctrl_0>;
247 #include "exynos5440-trip-points.dtsi"
248 };
249 cpu1_thermal: cpu1-thermal {
250 thermal-sensors = <&tmuctrl_1>;
251 #include "exynos5440-trip-points.dtsi"
252 };
253 cpu2_thermal: cpu2-thermal {
254 thermal-sensors = <&tmuctrl_2>;
255 #include "exynos5440-trip-points.dtsi"
256 };
Amit Daniel Kachhap5c7311b2013-07-24 14:27:16 +0900257 };
258
Girish K S1a12f522013-06-10 17:29:34 +0900259 sata@210000 {
260 compatible = "snps,exynos5440-ahci";
261 reg = <0x210000 0x10000>;
262 interrupts = <0 30 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900263 clocks = <&clock CLK_SATA>;
Girish K S1a12f522013-06-10 17:29:34 +0900264 clock-names = "sata";
265 };
266
Thomas Abrahama3808902013-06-12 04:58:34 +0900267 ohci@220000 {
268 compatible = "samsung,exynos5440-ohci";
269 reg = <0x220000 0x1000>;
270 interrupts = <0 29 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900271 clocks = <&clock CLK_USB>;
Thomas Abrahama3808902013-06-12 04:58:34 +0900272 clock-names = "usbhost";
273 };
274
275 ehci@221000 {
276 compatible = "samsung,exynos5440-ehci";
277 reg = <0x221000 0x1000>;
278 interrupts = <0 29 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900279 clocks = <&clock CLK_USB>;
Thomas Abrahama3808902013-06-12 04:58:34 +0900280 clock-names = "usbhost";
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900281 };
Jingoo Han406a9322013-06-21 16:25:51 +0900282
Krzysztof Kozlowski7c23e7e2015-04-12 20:39:04 +0900283 pcie_0: pcie@290000 {
Jingoo Han406a9322013-06-21 16:25:51 +0900284 compatible = "samsung,exynos5440-pcie", "snps,dw-pcie";
285 reg = <0x290000 0x1000
286 0x270000 0x1000
287 0x271000 0x40>;
288 interrupts = <0 20 0>, <0 21 0>, <0 22 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900289 clocks = <&clock CLK_PR0_250_O>, <&clock CLK_PB0_250_O>;
Jingoo Han406a9322013-06-21 16:25:51 +0900290 clock-names = "pcie", "pcie_bus";
291 #address-cells = <3>;
292 #size-cells = <2>;
293 device_type = "pci";
294 ranges = <0x00000800 0 0x40000000 0x40000000 0 0x00001000 /* configuration space */
295 0x81000000 0 0 0x40001000 0 0x00010000 /* downstream I/O */
296 0x82000000 0 0x40011000 0x40011000 0 0x1ffef000>; /* non-prefetchable memory */
297 #interrupt-cells = <1>;
298 interrupt-map-mask = <0 0 0 0>;
299 interrupt-map = <0x0 0 &gic 53>;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900300 num-lanes = <4>;
Jingoo Han331d7d62013-10-29 15:12:34 +0900301 status = "disabled";
Jingoo Han406a9322013-06-21 16:25:51 +0900302 };
303
Krzysztof Kozlowski7c23e7e2015-04-12 20:39:04 +0900304 pcie_1: pcie@2a0000 {
Jingoo Han406a9322013-06-21 16:25:51 +0900305 compatible = "samsung,exynos5440-pcie", "snps,dw-pcie";
306 reg = <0x2a0000 0x1000
307 0x272000 0x1000
308 0x271040 0x40>;
309 interrupts = <0 23 0>, <0 24 0>, <0 25 0>;
Andrzej Hajda86feafe2014-02-26 09:53:31 +0900310 clocks = <&clock CLK_PR1_250_O>, <&clock CLK_PB0_250_O>;
Jingoo Han406a9322013-06-21 16:25:51 +0900311 clock-names = "pcie", "pcie_bus";
312 #address-cells = <3>;
313 #size-cells = <2>;
314 device_type = "pci";
315 ranges = <0x00000800 0 0x60000000 0x60000000 0 0x00001000 /* configuration space */
316 0x81000000 0 0 0x60001000 0 0x00010000 /* downstream I/O */
317 0x82000000 0 0x60011000 0x60011000 0 0x1ffef000>; /* non-prefetchable memory */
318 #interrupt-cells = <1>;
319 interrupt-map-mask = <0 0 0 0>;
320 interrupt-map = <0x0 0 &gic 56>;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900321 num-lanes = <4>;
Jingoo Han331d7d62013-10-29 15:12:34 +0900322 status = "disabled";
Jingoo Han406a9322013-06-21 16:25:51 +0900323 };
Kukjin Kim1355bbc2012-10-24 13:41:15 +0900324};