Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1 | #ifndef _ASM_X86_PERF_EVENT_H |
| 2 | #define _ASM_X86_PERF_EVENT_H |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 3 | |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 4 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 5 | * Performance event hw details: |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 8 | #define INTEL_PMC_MAX_GENERIC 32 |
| 9 | #define INTEL_PMC_MAX_FIXED 3 |
| 10 | #define INTEL_PMC_IDX_FIXED 32 |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 11 | |
Ingo Molnar | 862a1a5 | 2008-12-17 13:09:20 +0100 | [diff] [blame] | 12 | #define X86_PMC_IDX_MAX 64 |
| 13 | |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 14 | #define MSR_ARCH_PERFMON_PERFCTR0 0xc1 |
| 15 | #define MSR_ARCH_PERFMON_PERFCTR1 0xc2 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 16 | |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 17 | #define MSR_ARCH_PERFMON_EVENTSEL0 0x186 |
| 18 | #define MSR_ARCH_PERFMON_EVENTSEL1 0x187 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 19 | |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 20 | #define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL |
| 21 | #define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL |
| 22 | #define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16) |
| 23 | #define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17) |
| 24 | #define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18) |
Gleb Natapov | a7b9d2c | 2012-02-26 16:55:40 +0200 | [diff] [blame] | 25 | #define ARCH_PERFMON_EVENTSEL_PIN_CONTROL (1ULL << 19) |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 26 | #define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20) |
| 27 | #define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21) |
| 28 | #define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22) |
| 29 | #define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23) |
| 30 | #define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 31 | |
Andi Kleen | 3a632cb | 2013-06-17 17:36:48 -0700 | [diff] [blame] | 32 | #define HSW_IN_TX (1ULL << 32) |
| 33 | #define HSW_IN_TX_CHECKPOINTED (1ULL << 33) |
| 34 | |
Jacob Shin | e259514 | 2013-02-06 11:26:29 -0600 | [diff] [blame] | 35 | #define AMD64_EVENTSEL_INT_CORE_ENABLE (1ULL << 36) |
Jacob Shin | 9f19010a | 2013-02-06 11:26:26 -0600 | [diff] [blame] | 36 | #define AMD64_EVENTSEL_GUESTONLY (1ULL << 40) |
| 37 | #define AMD64_EVENTSEL_HOSTONLY (1ULL << 41) |
Joerg Roedel | 011af85 | 2011-10-05 14:01:17 +0200 | [diff] [blame] | 38 | |
Jacob Shin | e259514 | 2013-02-06 11:26:29 -0600 | [diff] [blame] | 39 | #define AMD64_EVENTSEL_INT_CORE_SEL_SHIFT 37 |
| 40 | #define AMD64_EVENTSEL_INT_CORE_SEL_MASK \ |
| 41 | (0xFULL << AMD64_EVENTSEL_INT_CORE_SEL_SHIFT) |
| 42 | |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 43 | #define AMD64_EVENTSEL_EVENT \ |
| 44 | (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32)) |
| 45 | #define INTEL_ARCH_EVENT_MASK \ |
| 46 | (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT) |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 47 | |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 48 | #define X86_RAW_EVENT_MASK \ |
| 49 | (ARCH_PERFMON_EVENTSEL_EVENT | \ |
| 50 | ARCH_PERFMON_EVENTSEL_UMASK | \ |
| 51 | ARCH_PERFMON_EVENTSEL_EDGE | \ |
| 52 | ARCH_PERFMON_EVENTSEL_INV | \ |
| 53 | ARCH_PERFMON_EVENTSEL_CMASK) |
Andi Kleen | 86a0446 | 2014-08-11 21:27:10 +0200 | [diff] [blame] | 54 | #define X86_ALL_EVENT_FLAGS \ |
| 55 | (ARCH_PERFMON_EVENTSEL_EDGE | \ |
| 56 | ARCH_PERFMON_EVENTSEL_INV | \ |
| 57 | ARCH_PERFMON_EVENTSEL_CMASK | \ |
| 58 | ARCH_PERFMON_EVENTSEL_ANY | \ |
| 59 | ARCH_PERFMON_EVENTSEL_PIN_CONTROL | \ |
| 60 | HSW_IN_TX | \ |
| 61 | HSW_IN_TX_CHECKPOINTED) |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 62 | #define AMD64_RAW_EVENT_MASK \ |
| 63 | (X86_RAW_EVENT_MASK | \ |
| 64 | AMD64_EVENTSEL_EVENT) |
Jacob Shin | e259514 | 2013-02-06 11:26:29 -0600 | [diff] [blame] | 65 | #define AMD64_RAW_EVENT_MASK_NB \ |
| 66 | (AMD64_EVENTSEL_EVENT | \ |
| 67 | ARCH_PERFMON_EVENTSEL_UMASK) |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 68 | #define AMD64_NUM_COUNTERS 4 |
Robert Richter | b1dc3c4 | 2012-06-20 20:46:35 +0200 | [diff] [blame] | 69 | #define AMD64_NUM_COUNTERS_CORE 6 |
Jacob Shin | e259514 | 2013-02-06 11:26:29 -0600 | [diff] [blame] | 70 | #define AMD64_NUM_COUNTERS_NB 4 |
Stephane Eranian | 04a705df | 2009-10-06 16:42:08 +0200 | [diff] [blame] | 71 | |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 72 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 73 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8) |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 74 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 75 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \ |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 76 | (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX)) |
| 77 | |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 78 | #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6 |
Gleb Natapov | ffb871b | 2011-11-10 14:57:26 +0200 | [diff] [blame] | 79 | #define ARCH_PERFMON_EVENTS_COUNT 7 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 80 | |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 81 | /* |
| 82 | * Intel "Architectural Performance Monitoring" CPUID |
| 83 | * detection/enumeration details: |
| 84 | */ |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 85 | union cpuid10_eax { |
| 86 | struct { |
| 87 | unsigned int version_id:8; |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 88 | unsigned int num_counters:8; |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 89 | unsigned int bit_width:8; |
| 90 | unsigned int mask_length:8; |
| 91 | } split; |
| 92 | unsigned int full; |
| 93 | }; |
| 94 | |
Gleb Natapov | ffb871b | 2011-11-10 14:57:26 +0200 | [diff] [blame] | 95 | union cpuid10_ebx { |
| 96 | struct { |
| 97 | unsigned int no_unhalted_core_cycles:1; |
| 98 | unsigned int no_instructions_retired:1; |
| 99 | unsigned int no_unhalted_reference_cycles:1; |
| 100 | unsigned int no_llc_reference:1; |
| 101 | unsigned int no_llc_misses:1; |
| 102 | unsigned int no_branch_instruction_retired:1; |
| 103 | unsigned int no_branch_misses_retired:1; |
| 104 | } split; |
| 105 | unsigned int full; |
| 106 | }; |
| 107 | |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 108 | union cpuid10_edx { |
| 109 | struct { |
Livio Soares | e768aee | 2010-06-03 15:00:31 -0400 | [diff] [blame] | 110 | unsigned int num_counters_fixed:5; |
| 111 | unsigned int bit_width_fixed:8; |
| 112 | unsigned int reserved:19; |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 113 | } split; |
| 114 | unsigned int full; |
| 115 | }; |
| 116 | |
Gleb Natapov | b3d9468 | 2011-11-10 14:57:27 +0200 | [diff] [blame] | 117 | struct x86_pmu_capability { |
| 118 | int version; |
| 119 | int num_counters_gp; |
| 120 | int num_counters_fixed; |
| 121 | int bit_width_gp; |
| 122 | int bit_width_fixed; |
| 123 | unsigned int events_mask; |
| 124 | int events_mask_len; |
| 125 | }; |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 126 | |
| 127 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 128 | * Fixed-purpose performance events: |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 129 | */ |
| 130 | |
Ingo Molnar | 862a1a5 | 2008-12-17 13:09:20 +0100 | [diff] [blame] | 131 | /* |
| 132 | * All 3 fixed-mode PMCs are configured via this single MSR: |
| 133 | */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 134 | #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d |
Ingo Molnar | 862a1a5 | 2008-12-17 13:09:20 +0100 | [diff] [blame] | 135 | |
| 136 | /* |
| 137 | * The counts are available in three separate MSRs: |
| 138 | */ |
| 139 | |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 140 | /* Instr_Retired.Any: */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 141 | #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309 |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 142 | #define INTEL_PMC_IDX_FIXED_INSTRUCTIONS (INTEL_PMC_IDX_FIXED + 0) |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 143 | |
| 144 | /* CPU_CLK_Unhalted.Core: */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 145 | #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 146 | #define INTEL_PMC_IDX_FIXED_CPU_CYCLES (INTEL_PMC_IDX_FIXED + 1) |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 147 | |
| 148 | /* CPU_CLK_Unhalted.Ref: */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 149 | #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 150 | #define INTEL_PMC_IDX_FIXED_REF_CYCLES (INTEL_PMC_IDX_FIXED + 2) |
| 151 | #define INTEL_PMC_MSK_FIXED_REF_CYCLES (1ULL << INTEL_PMC_IDX_FIXED_REF_CYCLES) |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 152 | |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 153 | /* |
| 154 | * We model BTS tracing as another fixed-mode PMC. |
| 155 | * |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 156 | * We choose a value in the middle of the fixed event range, since lower |
| 157 | * values are used by actual fixed events and higher values are used |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 158 | * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr. |
| 159 | */ |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 160 | #define INTEL_PMC_IDX_FIXED_BTS (INTEL_PMC_IDX_FIXED + 16) |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 161 | |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 162 | /* |
| 163 | * IBS cpuid feature detection |
| 164 | */ |
| 165 | |
| 166 | #define IBS_CPUID_FEATURES 0x8000001b |
| 167 | |
| 168 | /* |
| 169 | * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but |
| 170 | * bit 0 is used to indicate the existence of IBS. |
| 171 | */ |
| 172 | #define IBS_CAPS_AVAIL (1U<<0) |
| 173 | #define IBS_CAPS_FETCHSAM (1U<<1) |
| 174 | #define IBS_CAPS_OPSAM (1U<<2) |
| 175 | #define IBS_CAPS_RDWROPCNT (1U<<3) |
| 176 | #define IBS_CAPS_OPCNT (1U<<4) |
| 177 | #define IBS_CAPS_BRNTRGT (1U<<5) |
| 178 | #define IBS_CAPS_OPCNTEXT (1U<<6) |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 179 | #define IBS_CAPS_RIPINVALIDCHK (1U<<7) |
Aravind Gopalakrishnan | 904cb36 | 2014-11-10 14:24:26 -0600 | [diff] [blame] | 180 | #define IBS_CAPS_OPBRNFUSE (1U<<8) |
| 181 | #define IBS_CAPS_FETCHCTLEXTD (1U<<9) |
| 182 | #define IBS_CAPS_OPDATA4 (1U<<10) |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 183 | |
| 184 | #define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \ |
| 185 | | IBS_CAPS_FETCHSAM \ |
| 186 | | IBS_CAPS_OPSAM) |
| 187 | |
| 188 | /* |
| 189 | * IBS APIC setup |
| 190 | */ |
| 191 | #define IBSCTL 0x1cc |
| 192 | #define IBSCTL_LVT_OFFSET_VALID (1ULL<<8) |
| 193 | #define IBSCTL_LVT_OFFSET_MASK 0x0F |
| 194 | |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 195 | /* ibs fetch bits/masks */ |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 196 | #define IBS_FETCH_RAND_EN (1ULL<<57) |
| 197 | #define IBS_FETCH_VAL (1ULL<<49) |
| 198 | #define IBS_FETCH_ENABLE (1ULL<<48) |
| 199 | #define IBS_FETCH_CNT 0xFFFF0000ULL |
| 200 | #define IBS_FETCH_MAX_CNT 0x0000FFFFULL |
Robert Richter | 1d6040f | 2010-02-25 19:40:46 +0100 | [diff] [blame] | 201 | |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 202 | /* ibs op bits/masks */ |
Robert Richter | db98c5f | 2011-12-15 17:56:39 +0100 | [diff] [blame] | 203 | /* lower 4 bits of the current count are ignored: */ |
| 204 | #define IBS_OP_CUR_CNT (0xFFFF0ULL<<32) |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 205 | #define IBS_OP_CNT_CTL (1ULL<<19) |
| 206 | #define IBS_OP_VAL (1ULL<<18) |
| 207 | #define IBS_OP_ENABLE (1ULL<<17) |
| 208 | #define IBS_OP_MAX_CNT 0x0000FFFFULL |
| 209 | #define IBS_OP_MAX_CNT_EXT 0x007FFFFFULL /* not a register bit mask */ |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 210 | #define IBS_RIP_INVALID (1ULL<<38) |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 211 | |
Robert Richter | 978da30 | 2012-05-11 11:44:59 +0200 | [diff] [blame] | 212 | #ifdef CONFIG_X86_LOCAL_APIC |
Robert Richter | b716916 | 2011-09-21 11:30:18 +0200 | [diff] [blame] | 213 | extern u32 get_ibs_caps(void); |
Robert Richter | 978da30 | 2012-05-11 11:44:59 +0200 | [diff] [blame] | 214 | #else |
| 215 | static inline u32 get_ibs_caps(void) { return 0; } |
| 216 | #endif |
Robert Richter | b716916 | 2011-09-21 11:30:18 +0200 | [diff] [blame] | 217 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 218 | #ifdef CONFIG_PERF_EVENTS |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 219 | extern void perf_events_lapic_init(void); |
Peter Zijlstra | 194002b | 2009-06-22 16:35:24 +0200 | [diff] [blame] | 220 | |
Peter Zijlstra | ef21f68 | 2010-03-03 13:12:23 +0100 | [diff] [blame] | 221 | /* |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 222 | * Abuse bits {3,5} of the cpu eflags register. These flags are otherwise |
| 223 | * unused and ABI specified to be 0, so nobody should care what we do with |
| 224 | * them. |
| 225 | * |
| 226 | * EXACT - the IP points to the exact instruction that triggered the |
| 227 | * event (HW bugs exempt). |
| 228 | * VM - original X86_VM_MASK; see set_linear_ip(). |
Peter Zijlstra | ef21f68 | 2010-03-03 13:12:23 +0100 | [diff] [blame] | 229 | */ |
| 230 | #define PERF_EFLAGS_EXACT (1UL << 3) |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 231 | #define PERF_EFLAGS_VM (1UL << 5) |
Peter Zijlstra | ef21f68 | 2010-03-03 13:12:23 +0100 | [diff] [blame] | 232 | |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 233 | struct pt_regs; |
| 234 | extern unsigned long perf_instruction_pointer(struct pt_regs *regs); |
| 235 | extern unsigned long perf_misc_flags(struct pt_regs *regs); |
| 236 | #define perf_misc_flags(regs) perf_misc_flags(regs) |
Peter Zijlstra | ef21f68 | 2010-03-03 13:12:23 +0100 | [diff] [blame] | 237 | |
Frederic Weisbecker | b0f82b8 | 2010-05-20 07:47:21 +0200 | [diff] [blame] | 238 | #include <asm/stacktrace.h> |
| 239 | |
| 240 | /* |
| 241 | * We abuse bit 3 from flags to pass exact information, see perf_misc_flags |
| 242 | * and the comment with PERF_EFLAGS_EXACT. |
| 243 | */ |
| 244 | #define perf_arch_fetch_caller_regs(regs, __ip) { \ |
| 245 | (regs)->ip = (__ip); \ |
| 246 | (regs)->bp = caller_frame_pointer(); \ |
| 247 | (regs)->cs = __KERNEL_CS; \ |
| 248 | regs->flags = 0; \ |
Frederic Weisbecker | 9e46294 | 2011-07-02 15:00:52 +0200 | [diff] [blame] | 249 | asm volatile( \ |
| 250 | _ASM_MOV "%%"_ASM_SP ", %0\n" \ |
| 251 | : "=m" ((regs)->sp) \ |
| 252 | :: "memory" \ |
| 253 | ); \ |
Frederic Weisbecker | b0f82b8 | 2010-05-20 07:47:21 +0200 | [diff] [blame] | 254 | } |
| 255 | |
Gleb Natapov | 144d31e | 2011-10-05 14:01:21 +0200 | [diff] [blame] | 256 | struct perf_guest_switch_msr { |
| 257 | unsigned msr; |
| 258 | u64 host, guest; |
| 259 | }; |
| 260 | |
| 261 | extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr); |
Gleb Natapov | b3d9468 | 2011-11-10 14:57:27 +0200 | [diff] [blame] | 262 | extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap); |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 263 | extern void perf_check_microcode(void); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 264 | #else |
Jovi Zhang | 35d56ca9 | 2012-07-17 10:14:41 +0800 | [diff] [blame] | 265 | static inline struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr) |
Gleb Natapov | 144d31e | 2011-10-05 14:01:21 +0200 | [diff] [blame] | 266 | { |
| 267 | *nr = 0; |
| 268 | return NULL; |
| 269 | } |
| 270 | |
Gleb Natapov | b3d9468 | 2011-11-10 14:57:27 +0200 | [diff] [blame] | 271 | static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap) |
| 272 | { |
| 273 | memset(cap, 0, sizeof(*cap)); |
| 274 | } |
| 275 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 276 | static inline void perf_events_lapic_init(void) { } |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 277 | static inline void perf_check_microcode(void) { } |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 278 | #endif |
| 279 | |
Joerg Roedel | 1018faa | 2012-02-29 14:57:32 +0100 | [diff] [blame] | 280 | #if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_AMD) |
| 281 | extern void amd_pmu_enable_virt(void); |
| 282 | extern void amd_pmu_disable_virt(void); |
| 283 | #else |
| 284 | static inline void amd_pmu_enable_virt(void) { } |
| 285 | static inline void amd_pmu_disable_virt(void) { } |
| 286 | #endif |
| 287 | |
Frederic Weisbecker | 91d7753 | 2012-08-07 15:20:38 +0200 | [diff] [blame] | 288 | #define arch_perf_out_copy_user copy_from_user_nmi |
| 289 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 290 | #endif /* _ASM_X86_PERF_EVENT_H */ |