blob: 2d2c8c5f18b0131667f749f50355d309c2e06186 [file] [log] [blame]
Mayank Rana0caa5e72016-08-09 14:37:43 -07001/*
Jack Pham975df892017-02-01 14:13:09 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Mayank Rana0caa5e72016-08-09 14:37:43 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
Kyle Yan6a20fae2017-02-14 13:34:41 -080014#include <dt-bindings/clock/qcom,gcc-sdm845.h>
Mayank Ranaf4f71a32017-04-12 19:41:51 -070015#include <dt-bindings/msm/msm-bus-ids.h>
16
Mayank Rana0caa5e72016-08-09 14:37:43 -070017&soc {
Mayank Rana2f596692017-03-13 17:35:09 -070018 /* Primary USB port related DWC3 controller */
19 usb0: ssusb@a600000 {
Mayank Rana0caa5e72016-08-09 14:37:43 -070020 compatible = "qcom,dwc-usb3-msm";
21 reg = <0x0a600000 0xf8c00>,
Mayank Ranae9de1fd2017-02-16 09:38:15 -080022 <0x088ee000 0x400>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070023 reg-names = "core_base", "ahb2phy_base";
24 #address-cells = <1>;
25 #size-cells = <1>;
26 ranges;
27
Mayank Ranafd930e62017-05-31 10:37:07 -070028 interrupts = <0 489 0>, <0 130 0>, <0 486 0>, <0 488 0>;
29 interrupt-names = "dp_hs_phy_irq", "pwr_event_irq",
30 "ss_phy_irq", "dm_hs_phy_irq";
Mayank Rana0caa5e72016-08-09 14:37:43 -070031
32 USB3_GDSC-supply = <&usb30_prim_gdsc>;
33 qcom,usb-dbm = <&dbm_1p5>;
34 qcom,dwc-usb3-msm-tx-fifo-size = <21288>;
Mayank Ranaab021172016-12-16 09:50:33 -080035 qcom,num-gsi-evt-buffs = <0x3>;
Mayank Ranafd930e62017-05-31 10:37:07 -070036 qcom,use-pdc-interrupts;
Jack Phamaf5edc82017-03-30 17:26:02 -070037 extcon = <&pmi8998_pdphy>, <&pmi8998_pdphy>, <&eud>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070038
39 clocks = <&clock_gcc GCC_USB30_PRIM_MASTER_CLK>,
40 <&clock_gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
41 <&clock_gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
42 <&clock_gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
43 <&clock_gcc GCC_USB30_PRIM_SLEEP_CLK>,
44 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
45 <&clock_gcc GCC_USB3_PRIM_CLKREF_CLK>;
46
47 clock-names = "core_clk", "iface_clk", "bus_aggr_clk",
48 "utmi_clk", "sleep_clk", "cfg_ahb_clk", "xo";
49
Vamsi Krishna Samavedamca6a8142017-02-03 17:52:15 -080050 qcom,core-clk-rate = <133333333>;
51 qcom,core-clk-rate-hs = <66666667>;
52
Mayank Rana0caa5e72016-08-09 14:37:43 -070053 resets = <&clock_gcc GCC_USB30_PRIM_BCR>;
54 reset-names = "core_reset";
55
Mayank Ranaf4f71a32017-04-12 19:41:51 -070056 qcom,msm-bus,name = "usb0";
57 qcom,msm-bus,num-cases = <2>;
58 qcom,msm-bus,num-paths = <3>;
59 qcom,msm-bus,vectors-KBps =
60 <MSM_BUS_MASTER_USB3 MSM_BUS_SLAVE_EBI_CH0 0 0>,
61 <MSM_BUS_MASTER_USB3 MSM_BUS_SLAVE_IPA_CFG 0 0>,
62 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3 0 0>,
63 <MSM_BUS_MASTER_USB3
64 MSM_BUS_SLAVE_EBI_CH0 240000 800000>,
65 <MSM_BUS_MASTER_USB3
66 MSM_BUS_SLAVE_IPA_CFG 0 2400>,
67 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3 0 80000>;
68
Mayank Rana0caa5e72016-08-09 14:37:43 -070069 dwc3@a600000 {
70 compatible = "snps,dwc3";
71 reg = <0x0a600000 0xcd00>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070072 interrupts = <0 133 0>;
Mayank Ranadbcfd282017-04-11 21:09:18 -070073 usb-phy = <&qusb_phy0>, <&usb_qmp_dp_phy>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070074 tx-fifo-resize;
Jack Pham490792d2017-03-23 18:48:05 -070075 linux,sysdev_is_parent;
Jack Pham975df892017-02-01 14:13:09 -080076 snps,disable-clk-gating;
Mayank Ranadfd399c2017-03-08 18:19:03 -080077 snps,has-lpm-erratum;
78 snps,hird-threshold = /bits/ 8 <0x10>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070079 };
Mayank Rana98a247c2017-04-06 15:06:22 -070080
81 qcom,usbbam@a704000 {
82 compatible = "qcom,usb-bam-msm";
83 reg = <0xa704000 0x17000>;
Mayank Rana98a247c2017-04-06 15:06:22 -070084 interrupts = <0 132 0>;
85
86 qcom,bam-type = <0>;
87 qcom,usb-bam-fifo-baseaddr = <0x146bb000>;
88 qcom,usb-bam-num-pipes = <8>;
89 qcom,ignore-core-reset-ack;
90 qcom,disable-clk-gating;
91 qcom,usb-bam-override-threshold = <0x4001>;
92 qcom,usb-bam-max-mbps-highspeed = <400>;
93 qcom,usb-bam-max-mbps-superspeed = <3600>;
94 qcom,reset-bam-on-connect;
95
96 qcom,pipe0 {
97 label = "ssusb-qdss-in-0";
98 qcom,usb-bam-mem-type = <2>;
99 qcom,dir = <1>;
100 qcom,pipe-num = <0>;
101 qcom,peer-bam = <0>;
102 qcom,peer-bam-physical-address = <0x6064000>;
103 qcom,src-bam-pipe-index = <0>;
104 qcom,dst-bam-pipe-index = <0>;
105 qcom,data-fifo-offset = <0x0>;
106 qcom,data-fifo-size = <0x1800>;
107 qcom,descriptor-fifo-offset = <0x1800>;
108 qcom,descriptor-fifo-size = <0x800>;
109 };
110 };
Mayank Rana0caa5e72016-08-09 14:37:43 -0700111 };
112
Mayank Rana2f596692017-03-13 17:35:09 -0700113 /* Primary USB port related QUSB2 PHY */
Mayank Rana0caa5e72016-08-09 14:37:43 -0700114 qusb_phy0: qusb@88e2000 {
115 compatible = "qcom,qusb2phy-v2";
116 reg = <0x088e2000 0x400>;
117 reg-names = "qusb_phy_base";
118
David Collins3a457942016-12-09 16:59:51 -0800119 vdd-supply = <&pm8998_l1>;
120 vdda18-supply = <&pm8998_l12>;
121 vdda33-supply = <&pm8998_l24>;
Mayank Rana0caa5e72016-08-09 14:37:43 -0700122 qcom,vdd-voltage-level = <0 880000 880000>;
Mayank Rana9c6b12d2017-06-22 16:23:26 -0700123 qcom,qusb-phy-reg-offset =
124 <0x240 /* QUSB2PHY_PORT_TUNE1 */
125 0x1a0 /* QUSB2PHY_PLL_COMMON_STATUS_ONE */
126 0x210 /* QUSB2PHY_PWR_CTRL1 */
127 0x230 /* QUSB2PHY_INTR_CTRL */
128 0x0a8 /* QUSB2PHY_PLL_CORE_INPUT_OVERRIDE */
129 0x254>; /* QUSB2PHY_TEST1 */
130
Mayank Rana0caa5e72016-08-09 14:37:43 -0700131 qcom,qusb-phy-init-seq =
Mayank Ranac8d69e22017-04-03 18:13:34 -0700132 /* <value reg_offset> */
133 <0x23 0x210 /* PWR_CTRL1 */
134 0x03 0x04 /* PLL_ANALOG_CONTROLS_TWO */
135 0x7c 0x18c /* PLL_CLOCK_INVERTERS */
136 0x80 0x2c /* PLL_CMODE */
137 0x0a 0x184 /* PLL_LOCK_DELAY */
138 0x19 0xb4 /* PLL_DIGITAL_TIMERS_TWO */
139 0x40 0x194 /* PLL_BIAS_CONTROL_1 */
140 0x20 0x198 /* PLL_BIAS_CONTROL_2 */
141 0x21 0x214 /* PWR_CTRL2 */
142 0x00 0x220 /* IMP_CTRL1 */
143 0x58 0x224 /* IMP_CTRL2 */
144 0x32 0x240 /* TUNE1 */
145 0x29 0x244 /* TUNE2 */
146 0xca 0x248 /* TUNE3 */
147 0x04 0x24c /* TUNE4 */
Mayank Rana471513c2017-04-20 11:02:07 -0700148 0x03 0x250 /* TUNE5 */
Mayank Ranac8d69e22017-04-03 18:13:34 -0700149 0x00 0x23c /* CHG_CTRL2 */
150 0x22 0x210>; /* PWR_CTRL1 */
151
Mayank Rana0caa5e72016-08-09 14:37:43 -0700152 phy_type= "utmi";
Mayank Rana2f596692017-03-13 17:35:09 -0700153 clocks = <&clock_rpmh RPMH_CXO_CLK>,
Mayank Rana0caa5e72016-08-09 14:37:43 -0700154 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
Mayank Rana2f596692017-03-13 17:35:09 -0700155 clock-names = "ref_clk_src", "cfg_ahb_clk";
Mayank Rana0caa5e72016-08-09 14:37:43 -0700156
Mayank Rana2f596692017-03-13 17:35:09 -0700157 resets = <&clock_gcc GCC_QUSB2PHY_PRIM_BCR>;
Mayank Rana0caa5e72016-08-09 14:37:43 -0700158 reset-names = "phy_reset";
Mayank Rana0caa5e72016-08-09 14:37:43 -0700159 };
160
Mayank Rana8d12e402017-04-04 12:34:24 -0700161 /* Primary USB port related QMP USB DP Combo PHY */
162 usb_qmp_dp_phy: ssphy@88e8000 {
163 compatible = "qcom,usb-ssphy-qmp-dp-combo";
164 reg = <0x88e8000 0x3000>;
165 reg-names = "qmp_phy_base";
166
167 vdd-supply = <&pm8998_l1>;
168 core-supply = <&pm8998_l26>;
169 qcom,vdd-voltage-level = <0 880000 880000>;
170 qcom,vbus-valid-override;
171 qcom,qmp-phy-init-seq =
172 /* <reg_offset, value, delay> */
173 <0x1048 0x07 0x00 /* COM_PLL_IVCO */
174 0x1080 0x14 0x00 /* COM_SYSCLK_EN_SEL */
175 0x1034 0x08 0x00 /* COM_BIAS_EN_CLKBUFLR_EN */
Mayank Ranadbcfd282017-04-11 21:09:18 -0700176 0x1138 0x30 0x00 /* COM_CLK_SELECT */
Mayank Rana8d12e402017-04-04 12:34:24 -0700177 0x103c 0x02 0x00 /* COM_SYS_CLK_CTRL */
178 0x108c 0x08 0x00 /* COM_RESETSM_CNTRL2 */
179 0x115c 0x16 0x00 /* COM_CMN_CONFIG */
180 0x1164 0x01 0x00 /* COM_SVS_MODE_CLK_SEL */
181 0x113c 0x80 0x00 /* COM_HSCLK_SEL */
182 0x10b0 0x82 0x00 /* COM_DEC_START_MODE0 */
183 0x10b8 0xab 0x00 /* COM_DIV_FRAC_START1_MODE0 */
184 0x10bc 0xea 0x00 /* COM_DIV_FRAC_START2_MODE0 */
185 0x10c0 0x02 0x00 /* COM_DIV_FRAC_START3_MODE0 */
186 0x1060 0x06 0x00 /* COM_CP_CTRL_MODE0 */
187 0x1068 0x16 0x00 /* COM_PLL_RCTRL_MODE0 */
188 0x1070 0x36 0x00 /* COM_PLL_CCTRL_MODE0 */
189 0x10dc 0x00 0x00 /* COM_INTEGLOOP_GAIN1_MODE0 */
190 0x10d8 0x3f 0x00 /* COM_INTEGLOOP_GAIN0_MODE0 */
191 0x10f8 0x01 0x00 /* COM_VCO_TUNE2_MODE0 */
192 0x10f4 0xc9 0x00 /* COM_VCO_TUNE1_MODE0 */
193 0x1148 0x0a 0x00 /* COM_CORECLK_DIV_MODE0 */
194 0x10a0 0x00 0x00 /* COM_LOCK_CMP3_MODE0 */
195 0x109c 0x34 0x00 /* COM_LOCK_CMP2_MODE0 */
Mayank Ranadbcfd282017-04-11 21:09:18 -0700196 0x1098 0x15 0x00 /* COM_LOCK_CMP1_MODE0 */
Mayank Rana8d12e402017-04-04 12:34:24 -0700197 0x1090 0x04 0x00 /* COM_LOCK_CMP_EN */
198 0x1154 0x00 0x00 /* COM_CORE_CLK_EN */
199 0x1094 0x00 0x00 /* COM_LOCK_CMP_CFG */
200 0x10f0 0x00 0x00 /* COM_VCO_TUNE_MAP */
201 0x1040 0x0a 0x00 /* COM_SYSCLK_BUF_ENABLE */
202 0x1010 0x01 0x00 /* COM_SSC_EN_CENTER */
203 0x101c 0x31 0x00 /* COM_SSC_PER1 */
204 0x1020 0x01 0x00 /* COM_SSC_PER2 */
205 0x1014 0x00 0x00 /* COM_SSC_ADJ_PER1 */
206 0x1018 0x00 0x00 /* COM_SSC_ADJ_PER2 */
207 0x1024 0x85 0x00 /* COM_SSC_STEP_SIZE1 */
208 0x1028 0x07 0x00 /* COM_SSC_STEP_SIZE2 */
209 0x1430 0x0b 0x00 /* RXA_UCDR_FASTLOCK_FO_GAIN */
210 0x14d4 0x0f 0x00 /* RXA_RX_EQU_ADAPTOR_CNTRL2 */
211 0x14d8 0x4e 0x00 /* RXA_RX_EQU_ADAPTOR_CNTRL3 */
212 0x14dc 0x18 0x00 /* RXA_RX_EQU_ADAPTOR_CNTRL4 */
213 0x14f8 0x77 0x00 /* RXA_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
214 0x14fc 0x80 0x00 /* RXA_RX_OFFSET_ADAPTOR_CNTRL2 */
215 0x1504 0x03 0x00 /* RXA_SIGDET_CNTRL */
216 0x150c 0x16 0x00 /* RXA_SIGDET_DEGLITCH_CNTRL */
217 0x1830 0x0b 0x00 /* RXB_UCDR_FASTLOCK_FO_GAIN */
218 0x18d4 0x0f 0x00 /* RXB_RX_EQU_ADAPTOR_CNTRL2 */
219 0x18d8 0x4e 0x00 /* RXB_RX_EQU_ADAPTOR_CNTRL3 */
220 0x18dc 0x18 0x00 /* RXB_RX_EQU_ADAPTOR_CNTRL4 */
221 0x18f8 0x77 0x00 /* RXB_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
222 0x18fc 0x80 0x00 /* RXB_RX_OFFSET_ADAPTOR_CNTRL2 */
223 0x1904 0x03 0x00 /* RXB_SIGDET_CNTRL */
224 0x190c 0x16 0x00 /* RXB_SIGDET_DEGLITCH_CNTRL */
225 0x1260 0x10 0x00 /* TXA_HIGHZ_DRVR_EN */
226 0x12a4 0x12 0x00 /* TXA_RCV_DETECT_LVL_2 */
227 0x128c 0x16 0x00 /* TXA_LANE_MODE_1 */
Mayank Ranadbcfd282017-04-11 21:09:18 -0700228 0x1248 0x09 0x00 /* TXA_RES_CODE_LANE_OFFSET_RX */
229 0x1244 0x0d 0x00 /* TXA_RES_CODE_LANE_OFFSET_TX */
Mayank Rana8d12e402017-04-04 12:34:24 -0700230 0x1660 0x10 0x00 /* TXB_HIGHZ_DRVR_EN */
231 0x16a4 0x12 0x00 /* TXB_RCV_DETECT_LVL_2 */
232 0x168c 0x16 0x00 /* TXB_LANE_MODE_1 */
233 0x1648 0x09 0x00 /* TXB_RES_CODE_LANE_OFFSET_RX */
234 0x1644 0x0d 0x00 /* TXB_RES_CODE_LANE_OFFSET_TX */
235 0x1cc8 0x83 0x00 /* PCS_FLL_CNTRL2 */
236 0x1ccc 0x09 0x00 /* PCS_FLL_CNT_VAL_L */
237 0x1cd0 0xa2 0x00 /* PCS_FLL_CNT_VAL_H_TOL */
238 0x1cd4 0x40 0x00 /* PCS_FLL_MAN_CODE */
239 0x1cc4 0x02 0x00 /* PCS_FLL_CNTRL1 */
240 0x1c80 0xd1 0x00 /* PCS_LOCK_DETECT_CONFIG1 */
241 0x1c84 0x1f 0x00 /* PCS_LOCK_DETECT_CONFIG2 */
242 0x1c88 0x47 0x00 /* PCS_LOCK_DETECT_CONFIG3 */
243 0x1c64 0x1b 0x00 /* PCS_POWER_STATE_CONFIG2 */
244 0x1434 0x75 0x00 /* RXA_UCDR_SO_SATURATION */
245 0x1834 0x75 0x00 /* RXB_UCDR_SO_SATURATION */
246 0x1dd8 0xba 0x00 /* PCS_RX_SIGDET_LVL */
247 0x1c0c 0x9f 0x00 /* PCS_TXMGN_V0 */
248 0x1c10 0x9f 0x00 /* PCS_TXMGN_V1 */
249 0x1c14 0xb7 0x00 /* PCS_TXMGN_V2 */
250 0x1c18 0x4e 0x00 /* PCS_TXMGN_V3 */
251 0x1c1c 0x65 0x00 /* PCS_TXMGN_V4 */
252 0x1c20 0x6b 0x00 /* PCS_TXMGN_LS */
253 0x1c24 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V0 */
254 0x1c28 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V0 */
255 0x1c2c 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V1 */
256 0x1c30 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V1 */
257 0x1c34 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V2 */
258 0x1c38 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V2 */
259 0x1c3c 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V3 */
260 0x1c40 0x1d 0x00 /* PCS_TXDEEMPH_M3P5DB_V3 */
261 0x1c44 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V4 */
262 0x1c48 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V4 */
263 0x1c4c 0x15 0x00 /* PCS_TXDEEMPH_M6DB_LS */
264 0x1c50 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_LS */
265 0x1c5c 0x02 0x00 /* PCS_RATE_SLEW_CNTRL */
266 0x1ca0 0x04 0x00 /* PCS_PWRUP_RESET_DLY_TIME_AUXCLK */
267 0x1c8c 0x44 0x00 /* PCS_TSYNC_RSYNC_TIME */
268 0x1c70 0xe7 0x00 /* PCS_RCVR_DTCT_DLY_P1U2_L */
269 0x1c74 0x03 0x00 /* PCS_RCVR_DTCT_DLY_P1U2_H */
270 0x1c78 0x40 0x00 /* PCS_RCVR_DTCT_DLY_U3_L */
271 0x1c7c 0x00 0x00 /* PCS_RCVR_DTCT_DLY_U3_H */
272 0x1cb8 0x75 0x00 /* PCS_RXEQTRAINING_WAIT_TIME */
273 0x1cb0 0x86 0x00 /* PCS_LFPS_TX_ECSTART_EQTLOCK */
274 0x1cbc 0x13 0x00 /* PCS_RXEQTRAINING_RUN_TIME */
275 0xffffffff 0xffffffff 0x00>;
276
277 qcom,qmp-phy-reg-offset =
278 <0x1d74 /* USB3_DP_PCS_PCS_STATUS */
279 0x1cd8 /* USB3_DP_PCS_AUTONOMOUS_MODE_CTRL */
280 0x1cdc /* USB3_DP_PCS_LFPS_RXTERM_IRQ_CLEAR */
281 0x1c04 /* USB3_DP_PCS_POWER_DOWN_CONTROL */
282 0x1c00 /* USB3_DP_PCS_SW_RESET */
283 0x1c08 /* USB3_DP_PCS_START_CONTROL */
284 0x2a18 /* USB3_DP_DP_PHY_PD_CTL */
285 0x0008 /* USB3_DP_COM_POWER_DOWN_CTRL */
286 0x0004 /* USB3_DP_COM_SW_RESET */
287 0x001c /* USB3_DP_COM_RESET_OVRD_CTRL */
288 0x0000 /* USB3_DP_COM_PHY_MODE_CTRL */
289 0x0010 /* USB3_DP_COM_TYPEC_CTRL */
290 0x000c /* USB3_DP_COM_SWI_CTRL */
291 0x1a0c>; /* USB3_DP_PCS_MISC_CLAMP_ENABLE */
292
293 clocks = <&clock_gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
294 <&clock_gcc GCC_USB3_PRIM_PHY_PIPE_CLK>,
295 <&clock_rpmh RPMH_CXO_CLK>,
296 <&clock_gcc GCC_USB3_PRIM_CLKREF_CLK>,
Mayank Rana43378fa2017-04-19 20:23:33 -0700297 <&clock_gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>,
298 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
Mayank Rana8d12e402017-04-04 12:34:24 -0700299
300 clock-names = "aux_clk", "pipe_clk", "ref_clk_src",
Mayank Rana43378fa2017-04-19 20:23:33 -0700301 "ref_clk", "com_aux_clk", "cfg_ahb_clk";
Mayank Rana8d12e402017-04-04 12:34:24 -0700302
Mayank Ranadbcfd282017-04-11 21:09:18 -0700303 resets = <&clock_gcc GCC_USB3_DP_PHY_PRIM_BCR>,
304 <&clock_gcc GCC_USB3_PHY_PRIM_BCR>;
305 reset-names = "global_phy_reset", "phy_reset";
Mayank Rana8d12e402017-04-04 12:34:24 -0700306 };
307
Mayank Ranac8e9b3a2017-04-10 15:01:11 -0700308 dbm_1p5: dbm@a6f8000 {
Mayank Rana0caa5e72016-08-09 14:37:43 -0700309 compatible = "qcom,usb-dbm-1p5";
Mayank Ranac8e9b3a2017-04-10 15:01:11 -0700310 reg = <0xa6f8000 0x400>;
Mayank Rana0caa5e72016-08-09 14:37:43 -0700311 qcom,reset-ep-after-lpm-resume;
312 };
313
Mayank Ranaba7359c2017-04-26 13:29:38 -0700314 usb_audio_qmi_dev {
315 compatible = "qcom,usb-audio-qmi-dev";
Patrick Dalyd70904d2017-05-08 14:57:43 -0700316 iommus = <&apps_smmu 0x182c 0x0>;
Mayank Ranaba7359c2017-04-26 13:29:38 -0700317 qcom,usb-audio-stream-id = <0xc>;
318 qcom,usb-audio-intr-num = <2>;
319 };
320
Mayank Rana0caa5e72016-08-09 14:37:43 -0700321 usb_nop_phy: usb_nop_phy {
322 compatible = "usb-nop-xceiv";
323 };
Mayank Rana2f596692017-03-13 17:35:09 -0700324
325 /* Secondary USB port related DWC3 controller */
326 usb1: ssusb@a800000 {
327 compatible = "qcom,dwc-usb3-msm";
328 reg = <0x0a800000 0xf8c00>,
329 <0x088ee000 0x400>;
330 reg-names = "core_base", "ahb2phy_base";
331 #address-cells = <1>;
332 #size-cells = <1>;
333 ranges;
334
Mayank Ranafd930e62017-05-31 10:37:07 -0700335 interrupts = <0 491 0>, <0 135 0>, <0 487 0>, <0 490 0>;
336 interrupt-names = "dp_hs_phy_irq", "pwr_event_irq",
337 "ss_phy_irq", "dm_hs_phy_irq";
Mayank Rana2f596692017-03-13 17:35:09 -0700338
339 USB3_GDSC-supply = <&usb30_sec_gdsc>;
340 qcom,dwc-usb3-msm-tx-fifo-size = <21288>;
Mayank Ranafd930e62017-05-31 10:37:07 -0700341 qcom,use-pdc-interrupts;
Mayank Rana2f596692017-03-13 17:35:09 -0700342
343 clocks = <&clock_gcc GCC_USB30_SEC_MASTER_CLK>,
344 <&clock_gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>,
345 <&clock_gcc GCC_AGGRE_USB3_SEC_AXI_CLK>,
346 <&clock_gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
347 <&clock_gcc GCC_USB30_SEC_SLEEP_CLK>,
348 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
349 <&clock_gcc GCC_USB3_SEC_CLKREF_CLK>;
350
351 clock-names = "core_clk", "iface_clk", "bus_aggr_clk",
352 "utmi_clk", "sleep_clk", "cfg_ahb_clk", "xo";
353
354 qcom,core-clk-rate = <133333333>;
355 qcom,core-clk-rate-hs = <66666667>;
356
357 resets = <&clock_gcc GCC_USB30_SEC_BCR>;
358 reset-names = "core_reset";
359 status = "disabled";
360
Mayank Ranaf4f71a32017-04-12 19:41:51 -0700361 qcom,msm-bus,name = "usb1";
362 qcom,msm-bus,num-cases = <2>;
363 qcom,msm-bus,num-paths = <2>;
364 qcom,msm-bus,vectors-KBps =
365 <MSM_BUS_MASTER_USB3_1 MSM_BUS_SLAVE_EBI_CH0 0 0>,
366 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3_1 0 0>,
367 <MSM_BUS_MASTER_USB3_1
368 MSM_BUS_SLAVE_EBI_CH0 240000 800000>,
369 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3_1 0 80000>;
370
Mayank Rana2f596692017-03-13 17:35:09 -0700371 dwc3@a600000 {
372 compatible = "snps,dwc3";
373 reg = <0x0a800000 0xcd00>;
Mayank Rana2f596692017-03-13 17:35:09 -0700374 interrupts = <0 138 0>;
375 usb-phy = <&qusb_phy1>, <&usb_qmp_phy>;
376 tx-fifo-resize;
Jack Pham490792d2017-03-23 18:48:05 -0700377 linux,sysdev_is_parent;
Mayank Rana2f596692017-03-13 17:35:09 -0700378 snps,disable-clk-gating;
379 snps,has-lpm-erratum;
380 snps,hird-threshold = /bits/ 8 <0x10>;
381 };
382 };
383
384 /* Secondary USB port related QUSB2 PHY */
385 qusb_phy1: qusb@88e3000 {
386 compatible = "qcom,qusb2phy-v2";
387 reg = <0x088e3000 0x400>;
388 reg-names = "qusb_phy_base";
389
390 vdd-supply = <&pm8998_l1>;
391 vdda18-supply = <&pm8998_l12>;
392 vdda33-supply = <&pm8998_l24>;
393 qcom,vdd-voltage-level = <0 880000 880000>;
Mayank Rana9c6b12d2017-06-22 16:23:26 -0700394 qcom,qusb-phy-reg-offset =
395 <0x240 /* QUSB2PHY_PORT_TUNE1 */
396 0x1a0 /* QUSB2PHY_PLL_COMMON_STATUS_ONE */
397 0x210 /* QUSB2PHY_PWR_CTRL1 */
398 0x230 /* QUSB2PHY_INTR_CTRL */
399 0x0a8 /* QUSB2PHY_PLL_CORE_INPUT_OVERRIDE */
400 0x254>; /* QUSB2PHY_TEST1 */
401
Mayank Rana2f596692017-03-13 17:35:09 -0700402 qcom,qusb-phy-init-seq =
Mayank Ranac8d69e22017-04-03 18:13:34 -0700403 /* <value reg_offset> */
404 <0x23 0x210 /* PWR_CTRL1 */
405 0x03 0x04 /* PLL_ANALOG_CONTROLS_TWO */
406 0x7c 0x18c /* PLL_CLOCK_INVERTERS */
407 0x80 0x2c /* PLL_CMODE */
408 0x0a 0x184 /* PLL_LOCK_DELAY */
409 0x19 0xb4 /* PLL_DIGITAL_TIMERS_TWO */
410 0x40 0x194 /* PLL_BIAS_CONTROL_1 */
411 0x20 0x198 /* PLL_BIAS_CONTROL_2 */
412 0x21 0x214 /* PWR_CTRL2 */
413 0x00 0x220 /* IMP_CTRL1 */
414 0x58 0x224 /* IMP_CTRL2 */
415 0x32 0x240 /* TUNE1 */
416 0x29 0x244 /* TUNE2 */
417 0xca 0x248 /* TUNE3 */
418 0x04 0x24c /* TUNE4 */
Mayank Rana471513c2017-04-20 11:02:07 -0700419 0x03 0x250 /* TUNE5 */
Mayank Ranac8d69e22017-04-03 18:13:34 -0700420 0x00 0x23c /* CHG_CTRL2 */
421 0x22 0x210>; /* PWR_CTRL1 */
422
Mayank Rana2f596692017-03-13 17:35:09 -0700423 phy_type= "utmi";
424 clocks = <&clock_rpmh RPMH_CXO_CLK>,
425 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
426 clock-names = "ref_clk_src", "cfg_ahb_clk";
427
428 resets = <&clock_gcc GCC_QUSB2PHY_SEC_BCR>;
429 reset-names = "phy_reset";
430 status = "disabled";
431 };
432
433 /* Secondary USB port related QMP PHY */
434 usb_qmp_phy: ssphy@88eb000 {
435 compatible = "qcom,usb-ssphy-qmp-v2";
436 reg = <0x88eb000 0x1000>,
437 <0x01fcbff0 0x4>;
438 reg-names = "qmp_phy_base",
439 "vls_clamp_reg";
440
441 vdd-supply = <&pm8998_l1>;
442 core-supply = <&pm8998_l26>;
443 qcom,vdd-voltage-level = <0 880000 880000>;
444 qcom,vbus-valid-override;
445 qcom,qmp-phy-init-seq =
446 /* <reg_offset, value, delay> */
447 <0x048 0x07 0x00 /* QSERDES_COM_PLL_IVCO */
448 0x080 0x14 0x00 /* QSERDES_COM_SYSCLK_EN_SEL */
449 0x034 0x04 0x00 /* QSERDES_COM_BIAS_EN_CLKBUFLR_EN */
450 0x138 0x30 0x00 /* QSERDES_COM_CLK_SELECT */
451 0x03c 0x02 0x00 /* QSERDES_COM_SYS_CLK_CTRL */
452 0x08c 0x08 0x00 /* QSERDES_COM_RESETSM_CNTRL2 */
453 0x15c 0x06 0x00 /* QSERDES_COM_CMN_CONFIG */
454 0x164 0x01 0x00 /* QSERDES_COM_SVS_MODE_CLK_SEL */
455 0x13c 0x80 0x00 /* QSERDES_COM_HSCLK_SEL */
456 0x0b0 0x82 0x00 /* QSERDES_COM_DEC_START_MODE0 */
457 0x0b8 0xab 0x00 /* QSERDES_COM_DIV_FRAC_START1_MODE0 */
458 0x0bc 0xea 0x00 /* QSERDES_COM_DIV_FRAC_START2_MODE0 */
459 0x0c0 0x02 0x00 /* QSERDES_COM_DIV_FRAC_START3_MODE0 */
460 0x060 0x06 0x00 /* QSERDES_COM_CP_CTRL_MODE0 */
461 0x068 0x16 0x00 /* QSERDES_COM_PLL_RCTRL_MODE0 */
462 0x070 0x36 0x00 /* QSERDES_COM_PLL_CCTRL_MODE0 */
463 0x0dc 0x00 0x00 /* QSERDES_COM_INTEGLOOP_GAIN1_MODE0 */
464 0x0d8 0x3f 0x00 /* QSERDES_COM_INTEGLOOP_GAIN0_MODE0 */
465 0x0f8 0x01 0x00 /* QSERDES_COM_VCO_TUNE2_MODE0 */
466 0x0f4 0xc9 0x00 /* QSERDES_COM_VCO_TUNE1_MODE0 */
467 0x148 0x0a 0x00 /* QSERDES_COM_CORECLK_DIV_MODE0 */
468 0x0a0 0x00 0x00 /* QSERDES_COM_LOCK_CMP3_MODE0 */
469 0x09c 0x34 0x00 /* QSERDES_COM_LOCK_CMP2_MODE0 */
470 0x098 0x15 0x00 /* QSERDES_COM_LOCK_CMP1_MODE0 */
471 0x090 0x04 0x00 /* QSERDES_COM_LOCK_CMP_EN */
472 0x154 0x00 0x00 /* QSERDES_COM_CORE_CLK_EN */
473 0x094 0x00 0x00 /* QSERDES_COM_LOCK_CMP_CFG */
474 0x0f0 0x00 0x00 /* QSERDES_COM_VCO_TUNE_MAP */
475 0x040 0x0a 0x00 /* QSERDES_COM_SYSCLK_BUF_ENABLE */
476 0x0d0 0x80 0x00 /* QSERDES_COM_INTEGLOOP_INITVAL */
477 0x010 0x01 0x00 /* QSERDES_COM_SSC_EN_CENTER */
478 0x01c 0x31 0x00 /* QSERDES_COM_SSC_PER1 */
479 0x020 0x01 0x00 /* QSERDES_COM_SSC_PER2 */
480 0x014 0x00 0x00 /* QSERDES_COM_SSC_ADJ_PER1 */
481 0x018 0x00 0x00 /* QSERDES_COM_SSC_ADJ_PER2 */
482 0x024 0x85 0x00 /* QSERDES_COM_SSC_STEP_SIZE1 */
483 0x028 0x07 0x00 /* QSERDES_COM_SSC_STEP_SIZE2 */
484 0x4c0 0x0c 0x00 /* QSERDES_RX_VGA_CAL_CNTRL2 */
485 0x564 0x50 0x00 /* QSERDES_RX_RX_MODE_00 */
486 0x430 0x0b 0x00 /* QSERDES_RX_UCDR_FASTLOCK_FO_GAIN */
487 0x4d4 0x0e 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2 */
488 0x4d8 0x4e 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3 */
489 0x4dc 0x18 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4 */
490 0x4f8 0x77 0x00 /* RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
491 0x4fc 0x80 0x00 /* RX_RX_OFFSET_ADAPTOR_CNTRL2 */
492 0x504 0x03 0x00 /* QSERDES_RX_SIGDET_CNTRL */
493 0x50c 0x1c 0x00 /* QSERDES_RX_SIGDET_DEGLITCH_CNTRL */
494 0x434 0x75 0x00 /* RX_UCDR_SO_SATURATION_AND_ENABLE */
495 0x444 0x80 0x00 /* QSERDES_RX_UCDR_PI_CONTROLS */
496 0x408 0x0a 0x00 /* QSERDES_RX_UCDR_FO_GAIN */
497 0x40c 0x06 0x00 /* QSERDES_RX_UCDR_SO_GAIN */
498 0x500 0x00 0x00 /* QSERDES_RX_SIGDET_ENABLES */
499 0x260 0x10 0x00 /* QSERDES_TX_HIGHZ_DRVR_EN */
500 0x2a4 0x12 0x00 /* QSERDES_TX_RCV_DETECT_LVL_2 */
501 0x28c 0xc6 0x00 /* QSERDES_TX_LANE_MODE_1 */
502 0x248 0x09 0x00 /* TX_RES_CODE_LANE_OFFSET_RX */
503 0x244 0x0d 0x00 /* TX_RES_CODE_LANE_OFFSET_TX */
504 0x8c8 0x83 0x00 /* USB3_UNI_PCS_FLL_CNTRL2 */
505 0x8cc 0x09 0x00 /* USB3_UNI_PCS_FLL_CNT_VAL_L */
506 0x8d0 0xa2 0x00 /* USB3_UNI_PCS_FLL_CNT_VAL_H_TOL */
507 0x8d4 0x40 0x00 /* USB3_UNI_PCS_FLL_MAN_CODE */
508 0x8c4 0x02 0x00 /* USB3_UNI_PCS_FLL_CNTRL1 */
509 0x864 0x1b 0x00 /* USB3_UNI_PCS_POWER_STATE_CONFIG2 */
510 0x80c 0x9f 0x00 /* USB3_UNI_PCS_TXMGN_V0 */
511 0x810 0x9f 0x00 /* USB3_UNI_PCS_TXMGN_V1 */
512 0x814 0xb5 0x00 /* USB3_UNI_PCS_TXMGN_V2 */
513 0x818 0x4c 0x00 /* USB3_UNI_PCS_TXMGN_V3 */
514 0x81c 0x64 0x00 /* USB3_UNI_PCS_TXMGN_V4 */
515 0x820 0x6a 0x00 /* USB3_UNI_PCS_TXMGN_LS */
516 0x824 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V0 */
517 0x828 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V0 */
518 0x82c 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V1 */
519 0x830 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V1 */
520 0x834 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V2 */
521 0x838 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V2 */
522 0x83c 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V3 */
523 0x840 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V3 */
524 0x844 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V4 */
525 0x848 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V4 */
526 0x84c 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_LS */
527 0x850 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_LS */
528 0x85c 0x02 0x00 /* USB3_UNI_PCS_RATE_SLEW_CNTRL */
529 0x8a0 0x04 0x00 /* PCS_PWRUP_RESET_DLY_TIME_AUXCLK */
530 0x88c 0x44 0x00 /* USB3_UNI_PCS_TSYNC_RSYNC_TIME */
531 0x880 0xd1 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG1 */
532 0x884 0x1f 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG2 */
533 0x888 0x47 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG3 */
534 0x870 0xe7 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_P1U2_L */
535 0x874 0x03 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_P1U2_H */
536 0x878 0x40 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_U3_L */
537 0x87c 0x00 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_U3_H */
538 0x9d8 0xba 0x00 /* USB3_UNI_PCS_RX_SIGDET_LVL */
539 0x8b8 0x75 0x00 /* RXEQTRAINING_WAIT_TIME */
540 0x8b0 0x86 0x00 /* PCS_LFPS_TX_ECSTART_EQTLOCK */
541 0x8bc 0x13 0x00 /* PCS_RXEQTRAINING_RUN_TIME */
542 0xa0c 0x21 0x00 /* USB3_UNI_PCS_REFGEN_REQ_CONFIG1 */
543 0xa10 0x60 0x00 /* USB3_UNI_PCS_REFGEN_REQ_CONFIG2 */
544 0xffffffff 0xffffffff 0x00>;
545
546 qcom,qmp-phy-reg-offset =
547 <0x974 /* USB3_UNI_PCS_PCS_STATUS */
548 0x8d8 /* USB3_UNI_PCS_AUTONOMOUS_MODE_CTRL */
549 0x8dc /* USB3_UNI_PCS_LFPS_RXTERM_IRQ_CLEAR */
550 0x804 /* USB3_UNI_PCS_POWER_DOWN_CONTROL */
551 0x800 /* USB3_UNI_PCS_SW_RESET */
552 0x808>; /* USB3_UNI_PCS_START_CONTROL */
553
554 clocks = <&clock_gcc GCC_USB3_SEC_PHY_AUX_CLK>,
555 <&clock_gcc GCC_USB3_SEC_PHY_PIPE_CLK>,
556 <&clock_rpmh RPMH_CXO_CLK>,
Mayank Rana43378fa2017-04-19 20:23:33 -0700557 <&clock_gcc GCC_USB3_SEC_CLKREF_CLK>,
558 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
Mayank Rana2f596692017-03-13 17:35:09 -0700559
560 clock-names = "aux_clk", "pipe_clk", "ref_clk_src",
Mayank Rana43378fa2017-04-19 20:23:33 -0700561 "ref_clk", "cfg_ahb_clk";
Mayank Rana2f596692017-03-13 17:35:09 -0700562
563 resets = <&clock_gcc GCC_USB3_PHY_SEC_BCR>,
564 <&clock_gcc GCC_USB3PHY_PHY_SEC_BCR>;
565 reset-names = "phy_reset", "phy_phy_reset";
566 status = "disabled";
567 };
Mayank Rana0caa5e72016-08-09 14:37:43 -0700568};