blob: dc84ed1f7541f312dc4b7ca83ceb56597ff097fa [file] [log] [blame]
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301/*
2 * Applied Micro X-Gene SoC DMA engine Driver
3 *
4 * Copyright (c) 2015, Applied Micro Circuits Corporation
5 * Authors: Rameshwar Prasad Sahu <rsahu@apm.com>
6 * Loc Ho <lho@apm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 *
21 * NOTE: PM support is currently not available.
22 */
23
Rameshwar Prasad Sahu89079492015-07-21 18:44:39 +053024#include <linux/acpi.h>
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +053025#include <linux/clk.h>
26#include <linux/delay.h>
27#include <linux/dma-mapping.h>
28#include <linux/dmaengine.h>
29#include <linux/dmapool.h>
30#include <linux/interrupt.h>
31#include <linux/io.h>
32#include <linux/module.h>
33#include <linux/of_device.h>
34
35#include "dmaengine.h"
36
37/* X-Gene DMA ring csr registers and bit definations */
38#define XGENE_DMA_RING_CONFIG 0x04
39#define XGENE_DMA_RING_ENABLE BIT(31)
40#define XGENE_DMA_RING_ID 0x08
41#define XGENE_DMA_RING_ID_SETUP(v) ((v) | BIT(31))
42#define XGENE_DMA_RING_ID_BUF 0x0C
43#define XGENE_DMA_RING_ID_BUF_SETUP(v) (((v) << 9) | BIT(21))
44#define XGENE_DMA_RING_THRESLD0_SET1 0x30
45#define XGENE_DMA_RING_THRESLD0_SET1_VAL 0X64
46#define XGENE_DMA_RING_THRESLD1_SET1 0x34
47#define XGENE_DMA_RING_THRESLD1_SET1_VAL 0xC8
48#define XGENE_DMA_RING_HYSTERESIS 0x68
49#define XGENE_DMA_RING_HYSTERESIS_VAL 0xFFFFFFFF
50#define XGENE_DMA_RING_STATE 0x6C
51#define XGENE_DMA_RING_STATE_WR_BASE 0x70
52#define XGENE_DMA_RING_NE_INT_MODE 0x017C
53#define XGENE_DMA_RING_NE_INT_MODE_SET(m, v) \
54 ((m) = ((m) & ~BIT(31 - (v))) | BIT(31 - (v)))
55#define XGENE_DMA_RING_NE_INT_MODE_RESET(m, v) \
56 ((m) &= (~BIT(31 - (v))))
57#define XGENE_DMA_RING_CLKEN 0xC208
58#define XGENE_DMA_RING_SRST 0xC200
59#define XGENE_DMA_RING_MEM_RAM_SHUTDOWN 0xD070
60#define XGENE_DMA_RING_BLK_MEM_RDY 0xD074
61#define XGENE_DMA_RING_BLK_MEM_RDY_VAL 0xFFFFFFFF
62#define XGENE_DMA_RING_DESC_CNT(v) (((v) & 0x0001FFFE) >> 1)
63#define XGENE_DMA_RING_ID_GET(owner, num) (((owner) << 6) | (num))
64#define XGENE_DMA_RING_DST_ID(v) ((1 << 10) | (v))
65#define XGENE_DMA_RING_CMD_OFFSET 0x2C
66#define XGENE_DMA_RING_CMD_BASE_OFFSET(v) ((v) << 6)
67#define XGENE_DMA_RING_COHERENT_SET(m) \
68 (((u32 *)(m))[2] |= BIT(4))
69#define XGENE_DMA_RING_ADDRL_SET(m, v) \
70 (((u32 *)(m))[2] |= (((v) >> 8) << 5))
71#define XGENE_DMA_RING_ADDRH_SET(m, v) \
72 (((u32 *)(m))[3] |= ((v) >> 35))
73#define XGENE_DMA_RING_ACCEPTLERR_SET(m) \
74 (((u32 *)(m))[3] |= BIT(19))
75#define XGENE_DMA_RING_SIZE_SET(m, v) \
76 (((u32 *)(m))[3] |= ((v) << 23))
77#define XGENE_DMA_RING_RECOMBBUF_SET(m) \
78 (((u32 *)(m))[3] |= BIT(27))
79#define XGENE_DMA_RING_RECOMTIMEOUTL_SET(m) \
80 (((u32 *)(m))[3] |= (0x7 << 28))
81#define XGENE_DMA_RING_RECOMTIMEOUTH_SET(m) \
82 (((u32 *)(m))[4] |= 0x3)
83#define XGENE_DMA_RING_SELTHRSH_SET(m) \
84 (((u32 *)(m))[4] |= BIT(3))
85#define XGENE_DMA_RING_TYPE_SET(m, v) \
86 (((u32 *)(m))[4] |= ((v) << 19))
87
88/* X-Gene DMA device csr registers and bit definitions */
89#define XGENE_DMA_IPBRR 0x0
90#define XGENE_DMA_DEV_ID_RD(v) ((v) & 0x00000FFF)
91#define XGENE_DMA_BUS_ID_RD(v) (((v) >> 12) & 3)
92#define XGENE_DMA_REV_NO_RD(v) (((v) >> 14) & 3)
93#define XGENE_DMA_GCR 0x10
94#define XGENE_DMA_CH_SETUP(v) \
95 ((v) = ((v) & ~0x000FFFFF) | 0x000AAFFF)
96#define XGENE_DMA_ENABLE(v) ((v) |= BIT(31))
97#define XGENE_DMA_DISABLE(v) ((v) &= ~BIT(31))
98#define XGENE_DMA_RAID6_CONT 0x14
99#define XGENE_DMA_RAID6_MULTI_CTRL(v) ((v) << 24)
100#define XGENE_DMA_INT 0x70
101#define XGENE_DMA_INT_MASK 0x74
102#define XGENE_DMA_INT_ALL_MASK 0xFFFFFFFF
103#define XGENE_DMA_INT_ALL_UNMASK 0x0
104#define XGENE_DMA_INT_MASK_SHIFT 0x14
105#define XGENE_DMA_RING_INT0_MASK 0x90A0
106#define XGENE_DMA_RING_INT1_MASK 0x90A8
107#define XGENE_DMA_RING_INT2_MASK 0x90B0
108#define XGENE_DMA_RING_INT3_MASK 0x90B8
109#define XGENE_DMA_RING_INT4_MASK 0x90C0
110#define XGENE_DMA_CFG_RING_WQ_ASSOC 0x90E0
111#define XGENE_DMA_ASSOC_RING_MNGR1 0xFFFFFFFF
112#define XGENE_DMA_MEM_RAM_SHUTDOWN 0xD070
113#define XGENE_DMA_BLK_MEM_RDY 0xD074
114#define XGENE_DMA_BLK_MEM_RDY_VAL 0xFFFFFFFF
Rameshwar Prasad Sahucda8e932015-07-07 15:34:25 +0530115#define XGENE_DMA_RING_CMD_SM_OFFSET 0x8000
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530116
117/* X-Gene SoC EFUSE csr register and bit defination */
118#define XGENE_SOC_JTAG1_SHADOW 0x18
119#define XGENE_DMA_PQ_DISABLE_MASK BIT(13)
120
121/* X-Gene DMA Descriptor format */
122#define XGENE_DMA_DESC_NV_BIT BIT_ULL(50)
123#define XGENE_DMA_DESC_IN_BIT BIT_ULL(55)
124#define XGENE_DMA_DESC_C_BIT BIT_ULL(63)
125#define XGENE_DMA_DESC_DR_BIT BIT_ULL(61)
126#define XGENE_DMA_DESC_ELERR_POS 46
127#define XGENE_DMA_DESC_RTYPE_POS 56
128#define XGENE_DMA_DESC_LERR_POS 60
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530129#define XGENE_DMA_DESC_BUFLEN_POS 48
130#define XGENE_DMA_DESC_HOENQ_NUM_POS 48
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530131#define XGENE_DMA_DESC_ELERR_RD(m) \
132 (((m) >> XGENE_DMA_DESC_ELERR_POS) & 0x3)
133#define XGENE_DMA_DESC_LERR_RD(m) \
134 (((m) >> XGENE_DMA_DESC_LERR_POS) & 0x7)
135#define XGENE_DMA_DESC_STATUS(elerr, lerr) \
136 (((elerr) << 4) | (lerr))
137
138/* X-Gene DMA descriptor empty s/w signature */
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530139#define XGENE_DMA_DESC_EMPTY_SIGNATURE ~0ULL
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530140
141/* X-Gene DMA configurable parameters defines */
142#define XGENE_DMA_RING_NUM 512
143#define XGENE_DMA_BUFNUM 0x0
144#define XGENE_DMA_CPU_BUFNUM 0x18
145#define XGENE_DMA_RING_OWNER_DMA 0x03
146#define XGENE_DMA_RING_OWNER_CPU 0x0F
147#define XGENE_DMA_RING_TYPE_REGULAR 0x01
148#define XGENE_DMA_RING_WQ_DESC_SIZE 32 /* 32 Bytes */
149#define XGENE_DMA_RING_NUM_CONFIG 5
150#define XGENE_DMA_MAX_CHANNEL 4
151#define XGENE_DMA_XOR_CHANNEL 0
152#define XGENE_DMA_PQ_CHANNEL 1
153#define XGENE_DMA_MAX_BYTE_CNT 0x4000 /* 16 KB */
154#define XGENE_DMA_MAX_64B_DESC_BYTE_CNT 0x14000 /* 80 KB */
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530155#define XGENE_DMA_MAX_XOR_SRC 5
156#define XGENE_DMA_16K_BUFFER_LEN_CODE 0x0
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530157#define XGENE_DMA_INVALID_LEN_CODE 0x7800000000000000ULL
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530158
159/* X-Gene DMA descriptor error codes */
160#define ERR_DESC_AXI 0x01
161#define ERR_BAD_DESC 0x02
162#define ERR_READ_DATA_AXI 0x03
163#define ERR_WRITE_DATA_AXI 0x04
164#define ERR_FBP_TIMEOUT 0x05
165#define ERR_ECC 0x06
166#define ERR_DIFF_SIZE 0x08
167#define ERR_SCT_GAT_LEN 0x09
168#define ERR_CRC_ERR 0x11
169#define ERR_CHKSUM 0x12
170#define ERR_DIF 0x13
171
172/* X-Gene DMA error interrupt codes */
173#define ERR_DIF_SIZE_INT 0x0
174#define ERR_GS_ERR_INT 0x1
175#define ERR_FPB_TIMEO_INT 0x2
176#define ERR_WFIFO_OVF_INT 0x3
177#define ERR_RFIFO_OVF_INT 0x4
178#define ERR_WR_TIMEO_INT 0x5
179#define ERR_RD_TIMEO_INT 0x6
180#define ERR_WR_ERR_INT 0x7
181#define ERR_RD_ERR_INT 0x8
182#define ERR_BAD_DESC_INT 0x9
183#define ERR_DESC_DST_INT 0xA
184#define ERR_DESC_SRC_INT 0xB
185
186/* X-Gene DMA flyby operation code */
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530187#define FLYBY_2SRC_XOR 0x80
188#define FLYBY_3SRC_XOR 0x90
189#define FLYBY_4SRC_XOR 0xA0
190#define FLYBY_5SRC_XOR 0xB0
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530191
192/* X-Gene DMA SW descriptor flags */
193#define XGENE_DMA_FLAG_64B_DESC BIT(0)
194
195/* Define to dump X-Gene DMA descriptor */
196#define XGENE_DMA_DESC_DUMP(desc, m) \
197 print_hex_dump(KERN_ERR, (m), \
198 DUMP_PREFIX_ADDRESS, 16, 8, (desc), 32, 0)
199
200#define to_dma_desc_sw(tx) \
201 container_of(tx, struct xgene_dma_desc_sw, tx)
202#define to_dma_chan(dchan) \
203 container_of(dchan, struct xgene_dma_chan, dma_chan)
204
205#define chan_dbg(chan, fmt, arg...) \
206 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
207#define chan_err(chan, fmt, arg...) \
208 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
209
210struct xgene_dma_desc_hw {
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530211 __le64 m0;
212 __le64 m1;
213 __le64 m2;
214 __le64 m3;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530215};
216
217enum xgene_dma_ring_cfgsize {
218 XGENE_DMA_RING_CFG_SIZE_512B,
219 XGENE_DMA_RING_CFG_SIZE_2KB,
220 XGENE_DMA_RING_CFG_SIZE_16KB,
221 XGENE_DMA_RING_CFG_SIZE_64KB,
222 XGENE_DMA_RING_CFG_SIZE_512KB,
223 XGENE_DMA_RING_CFG_SIZE_INVALID
224};
225
226struct xgene_dma_ring {
227 struct xgene_dma *pdma;
228 u8 buf_num;
229 u16 id;
230 u16 num;
231 u16 head;
232 u16 owner;
233 u16 slots;
234 u16 dst_ring_num;
235 u32 size;
236 void __iomem *cmd;
237 void __iomem *cmd_base;
238 dma_addr_t desc_paddr;
239 u32 state[XGENE_DMA_RING_NUM_CONFIG];
240 enum xgene_dma_ring_cfgsize cfgsize;
241 union {
242 void *desc_vaddr;
243 struct xgene_dma_desc_hw *desc_hw;
244 };
245};
246
247struct xgene_dma_desc_sw {
248 struct xgene_dma_desc_hw desc1;
249 struct xgene_dma_desc_hw desc2;
250 u32 flags;
251 struct list_head node;
252 struct list_head tx_list;
253 struct dma_async_tx_descriptor tx;
254};
255
256/**
257 * struct xgene_dma_chan - internal representation of an X-Gene DMA channel
258 * @dma_chan: dmaengine channel object member
259 * @pdma: X-Gene DMA device structure reference
260 * @dev: struct device reference for dma mapping api
261 * @id: raw id of this channel
262 * @rx_irq: channel IRQ
263 * @name: name of X-Gene DMA channel
264 * @lock: serializes enqueue/dequeue operations to the descriptor pool
265 * @pending: number of transaction request pushed to DMA controller for
266 * execution, but still waiting for completion,
267 * @max_outstanding: max number of outstanding request we can push to channel
268 * @ld_pending: descriptors which are queued to run, but have not yet been
269 * submitted to the hardware for execution
270 * @ld_running: descriptors which are currently being executing by the hardware
271 * @ld_completed: descriptors which have finished execution by the hardware.
272 * These descriptors have already had their cleanup actions run. They
273 * are waiting for the ACK bit to be set by the async tx API.
274 * @desc_pool: descriptor pool for DMA operations
275 * @tasklet: bottom half where all completed descriptors cleans
276 * @tx_ring: transmit ring descriptor that we use to prepare actual
277 * descriptors for further executions
278 * @rx_ring: receive ring descriptor that we use to get completed DMA
279 * descriptors during cleanup time
280 */
281struct xgene_dma_chan {
282 struct dma_chan dma_chan;
283 struct xgene_dma *pdma;
284 struct device *dev;
285 int id;
286 int rx_irq;
Dan Carpentered1f0412015-04-09 12:05:04 +0300287 char name[10];
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530288 spinlock_t lock;
289 int pending;
290 int max_outstanding;
291 struct list_head ld_pending;
292 struct list_head ld_running;
293 struct list_head ld_completed;
294 struct dma_pool *desc_pool;
295 struct tasklet_struct tasklet;
296 struct xgene_dma_ring tx_ring;
297 struct xgene_dma_ring rx_ring;
298};
299
300/**
301 * struct xgene_dma - internal representation of an X-Gene DMA device
302 * @err_irq: DMA error irq number
303 * @ring_num: start id number for DMA ring
304 * @csr_dma: base for DMA register access
305 * @csr_ring: base for DMA ring register access
306 * @csr_ring_cmd: base for DMA ring command register access
307 * @csr_efuse: base for efuse register access
308 * @dma_dev: embedded struct dma_device
309 * @chan: reference to X-Gene DMA channels
310 */
311struct xgene_dma {
312 struct device *dev;
313 struct clk *clk;
314 int err_irq;
315 int ring_num;
316 void __iomem *csr_dma;
317 void __iomem *csr_ring;
318 void __iomem *csr_ring_cmd;
319 void __iomem *csr_efuse;
320 struct dma_device dma_dev[XGENE_DMA_MAX_CHANNEL];
321 struct xgene_dma_chan chan[XGENE_DMA_MAX_CHANNEL];
322};
323
324static const char * const xgene_dma_desc_err[] = {
325 [ERR_DESC_AXI] = "AXI error when reading src/dst link list",
326 [ERR_BAD_DESC] = "ERR or El_ERR fields not set to zero in desc",
327 [ERR_READ_DATA_AXI] = "AXI error when reading data",
328 [ERR_WRITE_DATA_AXI] = "AXI error when writing data",
329 [ERR_FBP_TIMEOUT] = "Timeout on bufpool fetch",
330 [ERR_ECC] = "ECC double bit error",
331 [ERR_DIFF_SIZE] = "Bufpool too small to hold all the DIF result",
332 [ERR_SCT_GAT_LEN] = "Gather and scatter data length not same",
333 [ERR_CRC_ERR] = "CRC error",
334 [ERR_CHKSUM] = "Checksum error",
335 [ERR_DIF] = "DIF error",
336};
337
338static const char * const xgene_dma_err[] = {
339 [ERR_DIF_SIZE_INT] = "DIF size error",
340 [ERR_GS_ERR_INT] = "Gather scatter not same size error",
341 [ERR_FPB_TIMEO_INT] = "Free pool time out error",
342 [ERR_WFIFO_OVF_INT] = "Write FIFO over flow error",
343 [ERR_RFIFO_OVF_INT] = "Read FIFO over flow error",
344 [ERR_WR_TIMEO_INT] = "Write time out error",
345 [ERR_RD_TIMEO_INT] = "Read time out error",
346 [ERR_WR_ERR_INT] = "HBF bus write error",
347 [ERR_RD_ERR_INT] = "HBF bus read error",
348 [ERR_BAD_DESC_INT] = "Ring descriptor HE0 not set error",
349 [ERR_DESC_DST_INT] = "HFB reading dst link address error",
350 [ERR_DESC_SRC_INT] = "HFB reading src link address error",
351};
352
353static bool is_pq_enabled(struct xgene_dma *pdma)
354{
355 u32 val;
356
357 val = ioread32(pdma->csr_efuse + XGENE_SOC_JTAG1_SHADOW);
358 return !(val & XGENE_DMA_PQ_DISABLE_MASK);
359}
360
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530361static u64 xgene_dma_encode_len(size_t len)
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530362{
363 return (len < XGENE_DMA_MAX_BYTE_CNT) ?
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530364 ((u64)len << XGENE_DMA_DESC_BUFLEN_POS) :
365 XGENE_DMA_16K_BUFFER_LEN_CODE;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530366}
367
368static u8 xgene_dma_encode_xor_flyby(u32 src_cnt)
369{
370 static u8 flyby_type[] = {
371 FLYBY_2SRC_XOR, /* Dummy */
372 FLYBY_2SRC_XOR, /* Dummy */
373 FLYBY_2SRC_XOR,
374 FLYBY_3SRC_XOR,
375 FLYBY_4SRC_XOR,
376 FLYBY_5SRC_XOR
377 };
378
379 return flyby_type[src_cnt];
380}
381
382static u32 xgene_dma_ring_desc_cnt(struct xgene_dma_ring *ring)
383{
384 u32 __iomem *cmd_base = ring->cmd_base;
385 u32 ring_state = ioread32(&cmd_base[1]);
386
387 return XGENE_DMA_RING_DESC_CNT(ring_state);
388}
389
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530390static void xgene_dma_set_src_buffer(__le64 *ext8, size_t *len,
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530391 dma_addr_t *paddr)
392{
393 size_t nbytes = (*len < XGENE_DMA_MAX_BYTE_CNT) ?
394 *len : XGENE_DMA_MAX_BYTE_CNT;
395
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530396 *ext8 |= cpu_to_le64(*paddr);
397 *ext8 |= cpu_to_le64(xgene_dma_encode_len(nbytes));
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530398 *len -= nbytes;
399 *paddr += nbytes;
400}
401
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530402static void xgene_dma_invalidate_buffer(__le64 *ext8)
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530403{
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530404 *ext8 |= cpu_to_le64(XGENE_DMA_INVALID_LEN_CODE);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530405}
406
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530407static __le64 *xgene_dma_lookup_ext8(struct xgene_dma_desc_hw *desc, int idx)
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530408{
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530409 switch (idx) {
410 case 0:
411 return &desc->m1;
412 case 1:
413 return &desc->m0;
414 case 2:
415 return &desc->m3;
416 case 3:
417 return &desc->m2;
418 default:
419 pr_err("Invalid dma descriptor index\n");
420 }
421
422 return NULL;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530423}
424
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530425static void xgene_dma_init_desc(struct xgene_dma_desc_hw *desc,
426 u16 dst_ring_num)
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530427{
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530428 desc->m0 |= cpu_to_le64(XGENE_DMA_DESC_IN_BIT);
429 desc->m0 |= cpu_to_le64((u64)XGENE_DMA_RING_OWNER_DMA <<
430 XGENE_DMA_DESC_RTYPE_POS);
431 desc->m1 |= cpu_to_le64(XGENE_DMA_DESC_C_BIT);
432 desc->m3 |= cpu_to_le64((u64)dst_ring_num <<
433 XGENE_DMA_DESC_HOENQ_NUM_POS);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530434}
435
436static void xgene_dma_prep_cpy_desc(struct xgene_dma_chan *chan,
437 struct xgene_dma_desc_sw *desc_sw,
438 dma_addr_t dst, dma_addr_t src,
439 size_t len)
440{
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530441 struct xgene_dma_desc_hw *desc1, *desc2;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530442 int i;
443
444 /* Get 1st descriptor */
445 desc1 = &desc_sw->desc1;
446 xgene_dma_init_desc(desc1, chan->tx_ring.dst_ring_num);
447
448 /* Set destination address */
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530449 desc1->m2 |= cpu_to_le64(XGENE_DMA_DESC_DR_BIT);
450 desc1->m3 |= cpu_to_le64(dst);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530451
452 /* Set 1st source address */
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530453 xgene_dma_set_src_buffer(&desc1->m1, &len, &src);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530454
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530455 if (!len)
456 return;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530457
458 /*
459 * We need to split this source buffer,
460 * and need to use 2nd descriptor
461 */
462 desc2 = &desc_sw->desc2;
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530463 desc1->m0 |= cpu_to_le64(XGENE_DMA_DESC_NV_BIT);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530464
465 /* Set 2nd to 5th source address */
466 for (i = 0; i < 4 && len; i++)
467 xgene_dma_set_src_buffer(xgene_dma_lookup_ext8(desc2, i),
468 &len, &src);
469
470 /* Invalidate unused source address field */
471 for (; i < 4; i++)
472 xgene_dma_invalidate_buffer(xgene_dma_lookup_ext8(desc2, i));
473
474 /* Updated flag that we have prepared 64B descriptor */
475 desc_sw->flags |= XGENE_DMA_FLAG_64B_DESC;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530476}
477
478static void xgene_dma_prep_xor_desc(struct xgene_dma_chan *chan,
479 struct xgene_dma_desc_sw *desc_sw,
480 dma_addr_t *dst, dma_addr_t *src,
481 u32 src_cnt, size_t *nbytes,
482 const u8 *scf)
483{
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530484 struct xgene_dma_desc_hw *desc1, *desc2;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530485 size_t len = *nbytes;
486 int i;
487
488 desc1 = &desc_sw->desc1;
489 desc2 = &desc_sw->desc2;
490
491 /* Initialize DMA descriptor */
492 xgene_dma_init_desc(desc1, chan->tx_ring.dst_ring_num);
493
494 /* Set destination address */
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530495 desc1->m2 |= cpu_to_le64(XGENE_DMA_DESC_DR_BIT);
496 desc1->m3 |= cpu_to_le64(*dst);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530497
498 /* We have multiple source addresses, so need to set NV bit*/
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530499 desc1->m0 |= cpu_to_le64(XGENE_DMA_DESC_NV_BIT);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530500
501 /* Set flyby opcode */
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530502 desc1->m2 |= cpu_to_le64(xgene_dma_encode_xor_flyby(src_cnt));
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530503
504 /* Set 1st to 5th source addresses */
505 for (i = 0; i < src_cnt; i++) {
506 len = *nbytes;
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530507 xgene_dma_set_src_buffer((i == 0) ? &desc1->m1 :
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530508 xgene_dma_lookup_ext8(desc2, i - 1),
509 &len, &src[i]);
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530510 desc1->m2 |= cpu_to_le64((scf[i] << ((i + 1) * 8)));
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530511 }
512
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530513 /* Update meta data */
514 *nbytes = len;
515 *dst += XGENE_DMA_MAX_BYTE_CNT;
516
517 /* We need always 64B descriptor to perform xor or pq operations */
518 desc_sw->flags |= XGENE_DMA_FLAG_64B_DESC;
519}
520
521static dma_cookie_t xgene_dma_tx_submit(struct dma_async_tx_descriptor *tx)
522{
523 struct xgene_dma_desc_sw *desc;
524 struct xgene_dma_chan *chan;
525 dma_cookie_t cookie;
526
527 if (unlikely(!tx))
528 return -EINVAL;
529
530 chan = to_dma_chan(tx->chan);
531 desc = to_dma_desc_sw(tx);
532
533 spin_lock_bh(&chan->lock);
534
535 cookie = dma_cookie_assign(tx);
536
537 /* Add this transaction list onto the tail of the pending queue */
538 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
539
540 spin_unlock_bh(&chan->lock);
541
542 return cookie;
543}
544
545static void xgene_dma_clean_descriptor(struct xgene_dma_chan *chan,
546 struct xgene_dma_desc_sw *desc)
547{
548 list_del(&desc->node);
549 chan_dbg(chan, "LD %p free\n", desc);
550 dma_pool_free(chan->desc_pool, desc, desc->tx.phys);
551}
552
553static struct xgene_dma_desc_sw *xgene_dma_alloc_descriptor(
554 struct xgene_dma_chan *chan)
555{
556 struct xgene_dma_desc_sw *desc;
557 dma_addr_t phys;
558
Vinod Koul9c811202015-09-21 20:56:58 +0530559 desc = dma_pool_zalloc(chan->desc_pool, GFP_NOWAIT, &phys);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530560 if (!desc) {
561 chan_err(chan, "Failed to allocate LDs\n");
562 return NULL;
563 }
564
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530565 INIT_LIST_HEAD(&desc->tx_list);
566 desc->tx.phys = phys;
567 desc->tx.tx_submit = xgene_dma_tx_submit;
568 dma_async_tx_descriptor_init(&desc->tx, &chan->dma_chan);
569
570 chan_dbg(chan, "LD %p allocated\n", desc);
571
572 return desc;
573}
574
575/**
576 * xgene_dma_clean_completed_descriptor - free all descriptors which
577 * has been completed and acked
578 * @chan: X-Gene DMA channel
579 *
580 * This function is used on all completed and acked descriptors.
581 */
582static void xgene_dma_clean_completed_descriptor(struct xgene_dma_chan *chan)
583{
584 struct xgene_dma_desc_sw *desc, *_desc;
585
586 /* Run the callback for each descriptor, in order */
587 list_for_each_entry_safe(desc, _desc, &chan->ld_completed, node) {
588 if (async_tx_test_ack(&desc->tx))
589 xgene_dma_clean_descriptor(chan, desc);
590 }
591}
592
593/**
594 * xgene_dma_run_tx_complete_actions - cleanup a single link descriptor
595 * @chan: X-Gene DMA channel
596 * @desc: descriptor to cleanup and free
597 *
598 * This function is used on a descriptor which has been executed by the DMA
599 * controller. It will run any callbacks, submit any dependencies.
600 */
601static void xgene_dma_run_tx_complete_actions(struct xgene_dma_chan *chan,
602 struct xgene_dma_desc_sw *desc)
603{
604 struct dma_async_tx_descriptor *tx = &desc->tx;
605
606 /*
607 * If this is not the last transaction in the group,
608 * then no need to complete cookie and run any callback as
609 * this is not the tx_descriptor which had been sent to caller
610 * of this DMA request
611 */
612
613 if (tx->cookie == 0)
614 return;
615
616 dma_cookie_complete(tx);
617
618 /* Run the link descriptor callback function */
619 if (tx->callback)
620 tx->callback(tx->callback_param);
621
622 dma_descriptor_unmap(tx);
623
624 /* Run any dependencies */
625 dma_run_dependencies(tx);
626}
627
628/**
629 * xgene_dma_clean_running_descriptor - move the completed descriptor from
630 * ld_running to ld_completed
631 * @chan: X-Gene DMA channel
632 * @desc: the descriptor which is completed
633 *
634 * Free the descriptor directly if acked by async_tx api,
635 * else move it to queue ld_completed.
636 */
637static void xgene_dma_clean_running_descriptor(struct xgene_dma_chan *chan,
638 struct xgene_dma_desc_sw *desc)
639{
640 /* Remove from the list of running transactions */
641 list_del(&desc->node);
642
643 /*
644 * the client is allowed to attach dependent operations
645 * until 'ack' is set
646 */
647 if (!async_tx_test_ack(&desc->tx)) {
648 /*
649 * Move this descriptor to the list of descriptors which is
650 * completed, but still awaiting the 'ack' bit to be set.
651 */
652 list_add_tail(&desc->node, &chan->ld_completed);
653 return;
654 }
655
656 chan_dbg(chan, "LD %p free\n", desc);
657 dma_pool_free(chan->desc_pool, desc, desc->tx.phys);
658}
659
660static int xgene_chan_xfer_request(struct xgene_dma_ring *ring,
661 struct xgene_dma_desc_sw *desc_sw)
662{
663 struct xgene_dma_desc_hw *desc_hw;
664
665 /* Check if can push more descriptor to hw for execution */
666 if (xgene_dma_ring_desc_cnt(ring) > (ring->slots - 2))
667 return -EBUSY;
668
669 /* Get hw descriptor from DMA tx ring */
670 desc_hw = &ring->desc_hw[ring->head];
671
672 /*
673 * Increment the head count to point next
674 * descriptor for next time
675 */
676 if (++ring->head == ring->slots)
677 ring->head = 0;
678
679 /* Copy prepared sw descriptor data to hw descriptor */
680 memcpy(desc_hw, &desc_sw->desc1, sizeof(*desc_hw));
681
682 /*
683 * Check if we have prepared 64B descriptor,
684 * in this case we need one more hw descriptor
685 */
686 if (desc_sw->flags & XGENE_DMA_FLAG_64B_DESC) {
687 desc_hw = &ring->desc_hw[ring->head];
688
689 if (++ring->head == ring->slots)
690 ring->head = 0;
691
692 memcpy(desc_hw, &desc_sw->desc2, sizeof(*desc_hw));
693 }
694
695 /* Notify the hw that we have descriptor ready for execution */
696 iowrite32((desc_sw->flags & XGENE_DMA_FLAG_64B_DESC) ?
697 2 : 1, ring->cmd);
698
699 return 0;
700}
701
702/**
703 * xgene_chan_xfer_ld_pending - push any pending transactions to hw
704 * @chan : X-Gene DMA channel
705 *
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530706 * LOCKING: must hold chan->lock
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530707 */
708static void xgene_chan_xfer_ld_pending(struct xgene_dma_chan *chan)
709{
710 struct xgene_dma_desc_sw *desc_sw, *_desc_sw;
711 int ret;
712
713 /*
714 * If the list of pending descriptors is empty, then we
715 * don't need to do any work at all
716 */
717 if (list_empty(&chan->ld_pending)) {
718 chan_dbg(chan, "No pending LDs\n");
719 return;
720 }
721
722 /*
723 * Move elements from the queue of pending transactions onto the list
724 * of running transactions and push it to hw for further executions
725 */
726 list_for_each_entry_safe(desc_sw, _desc_sw, &chan->ld_pending, node) {
727 /*
728 * Check if have pushed max number of transactions to hw
729 * as capable, so let's stop here and will push remaining
730 * elements from pening ld queue after completing some
731 * descriptors that we have already pushed
732 */
733 if (chan->pending >= chan->max_outstanding)
734 return;
735
736 ret = xgene_chan_xfer_request(&chan->tx_ring, desc_sw);
737 if (ret)
738 return;
739
740 /*
741 * Delete this element from ld pending queue and append it to
742 * ld running queue
743 */
744 list_move_tail(&desc_sw->node, &chan->ld_running);
745
746 /* Increment the pending transaction count */
747 chan->pending++;
748 }
749}
750
751/**
752 * xgene_dma_cleanup_descriptors - cleanup link descriptors which are completed
753 * and move them to ld_completed to free until flag 'ack' is set
754 * @chan: X-Gene DMA channel
755 *
756 * This function is used on descriptors which have been executed by the DMA
757 * controller. It will run any callbacks, submit any dependencies, then
758 * free these descriptors if flag 'ack' is set.
759 */
760static void xgene_dma_cleanup_descriptors(struct xgene_dma_chan *chan)
761{
762 struct xgene_dma_ring *ring = &chan->rx_ring;
763 struct xgene_dma_desc_sw *desc_sw, *_desc_sw;
764 struct xgene_dma_desc_hw *desc_hw;
Rameshwar Prasad Sahu005ce702015-08-21 14:33:34 +0530765 struct list_head ld_completed;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530766 u8 status;
767
Rameshwar Prasad Sahu005ce702015-08-21 14:33:34 +0530768 INIT_LIST_HEAD(&ld_completed);
769
770 spin_lock_bh(&chan->lock);
771
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530772 /* Clean already completed and acked descriptors */
773 xgene_dma_clean_completed_descriptor(chan);
774
Rameshwar Prasad Sahu005ce702015-08-21 14:33:34 +0530775 /* Move all completed descriptors to ld completed queue, in order */
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530776 list_for_each_entry_safe(desc_sw, _desc_sw, &chan->ld_running, node) {
777 /* Get subsequent hw descriptor from DMA rx ring */
778 desc_hw = &ring->desc_hw[ring->head];
779
780 /* Check if this descriptor has been completed */
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530781 if (unlikely(le64_to_cpu(desc_hw->m0) ==
782 XGENE_DMA_DESC_EMPTY_SIGNATURE))
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530783 break;
784
785 if (++ring->head == ring->slots)
786 ring->head = 0;
787
788 /* Check if we have any error with DMA transactions */
789 status = XGENE_DMA_DESC_STATUS(
790 XGENE_DMA_DESC_ELERR_RD(le64_to_cpu(
791 desc_hw->m0)),
792 XGENE_DMA_DESC_LERR_RD(le64_to_cpu(
793 desc_hw->m0)));
794 if (status) {
795 /* Print the DMA error type */
796 chan_err(chan, "%s\n", xgene_dma_desc_err[status]);
797
798 /*
799 * We have DMA transactions error here. Dump DMA Tx
800 * and Rx descriptors for this request */
801 XGENE_DMA_DESC_DUMP(&desc_sw->desc1,
802 "X-Gene DMA TX DESC1: ");
803
804 if (desc_sw->flags & XGENE_DMA_FLAG_64B_DESC)
805 XGENE_DMA_DESC_DUMP(&desc_sw->desc2,
806 "X-Gene DMA TX DESC2: ");
807
808 XGENE_DMA_DESC_DUMP(desc_hw,
809 "X-Gene DMA RX ERR DESC: ");
810 }
811
812 /* Notify the hw about this completed descriptor */
813 iowrite32(-1, ring->cmd);
814
815 /* Mark this hw descriptor as processed */
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530816 desc_hw->m0 = cpu_to_le64(XGENE_DMA_DESC_EMPTY_SIGNATURE);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530817
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530818 /*
819 * Decrement the pending transaction count
820 * as we have processed one
821 */
822 chan->pending--;
Rameshwar Prasad Sahu005ce702015-08-21 14:33:34 +0530823
824 /*
825 * Delete this node from ld running queue and append it to
826 * ld completed queue for further processing
827 */
828 list_move_tail(&desc_sw->node, &ld_completed);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530829 }
830
831 /*
832 * Start any pending transactions automatically
833 * In the ideal case, we keep the DMA controller busy while we go
834 * ahead and free the descriptors below.
835 */
836 xgene_chan_xfer_ld_pending(chan);
Rameshwar Prasad Sahu005ce702015-08-21 14:33:34 +0530837
838 spin_unlock_bh(&chan->lock);
839
840 /* Run the callback for each descriptor, in order */
841 list_for_each_entry_safe(desc_sw, _desc_sw, &ld_completed, node) {
842 xgene_dma_run_tx_complete_actions(chan, desc_sw);
843 xgene_dma_clean_running_descriptor(chan, desc_sw);
844 }
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530845}
846
847static int xgene_dma_alloc_chan_resources(struct dma_chan *dchan)
848{
849 struct xgene_dma_chan *chan = to_dma_chan(dchan);
850
851 /* Has this channel already been allocated? */
852 if (chan->desc_pool)
853 return 1;
854
855 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
856 sizeof(struct xgene_dma_desc_sw),
857 0, 0);
858 if (!chan->desc_pool) {
859 chan_err(chan, "Failed to allocate descriptor pool\n");
860 return -ENOMEM;
861 }
862
863 chan_dbg(chan, "Allocate descripto pool\n");
864
865 return 1;
866}
867
868/**
869 * xgene_dma_free_desc_list - Free all descriptors in a queue
870 * @chan: X-Gene DMA channel
871 * @list: the list to free
872 *
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530873 * LOCKING: must hold chan->lock
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530874 */
875static void xgene_dma_free_desc_list(struct xgene_dma_chan *chan,
876 struct list_head *list)
877{
878 struct xgene_dma_desc_sw *desc, *_desc;
879
880 list_for_each_entry_safe(desc, _desc, list, node)
881 xgene_dma_clean_descriptor(chan, desc);
882}
883
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530884static void xgene_dma_free_chan_resources(struct dma_chan *dchan)
885{
886 struct xgene_dma_chan *chan = to_dma_chan(dchan);
887
888 chan_dbg(chan, "Free all resources\n");
889
890 if (!chan->desc_pool)
891 return;
892
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530893 /* Process all running descriptor */
894 xgene_dma_cleanup_descriptors(chan);
895
Rameshwar Prasad Sahu005ce702015-08-21 14:33:34 +0530896 spin_lock_bh(&chan->lock);
897
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530898 /* Clean all link descriptor queues */
899 xgene_dma_free_desc_list(chan, &chan->ld_pending);
900 xgene_dma_free_desc_list(chan, &chan->ld_running);
901 xgene_dma_free_desc_list(chan, &chan->ld_completed);
902
903 spin_unlock_bh(&chan->lock);
904
905 /* Delete this channel DMA pool */
906 dma_pool_destroy(chan->desc_pool);
907 chan->desc_pool = NULL;
908}
909
910static struct dma_async_tx_descriptor *xgene_dma_prep_memcpy(
911 struct dma_chan *dchan, dma_addr_t dst, dma_addr_t src,
912 size_t len, unsigned long flags)
913{
914 struct xgene_dma_desc_sw *first = NULL, *new;
915 struct xgene_dma_chan *chan;
916 size_t copy;
917
918 if (unlikely(!dchan || !len))
919 return NULL;
920
921 chan = to_dma_chan(dchan);
922
923 do {
924 /* Allocate the link descriptor from DMA pool */
925 new = xgene_dma_alloc_descriptor(chan);
926 if (!new)
927 goto fail;
928
929 /* Create the largest transaction possible */
930 copy = min_t(size_t, len, XGENE_DMA_MAX_64B_DESC_BYTE_CNT);
931
932 /* Prepare DMA descriptor */
933 xgene_dma_prep_cpy_desc(chan, new, dst, src, copy);
934
935 if (!first)
936 first = new;
937
938 new->tx.cookie = 0;
939 async_tx_ack(&new->tx);
940
941 /* Update metadata */
942 len -= copy;
943 dst += copy;
944 src += copy;
945
946 /* Insert the link descriptor to the LD ring */
947 list_add_tail(&new->node, &first->tx_list);
948 } while (len);
949
950 new->tx.flags = flags; /* client is in control of this ack */
951 new->tx.cookie = -EBUSY;
952 list_splice(&first->tx_list, &new->tx_list);
953
954 return &new->tx;
955
956fail:
957 if (!first)
958 return NULL;
959
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +0530960 xgene_dma_free_desc_list(chan, &first->tx_list);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +0530961 return NULL;
962}
963
964static struct dma_async_tx_descriptor *xgene_dma_prep_sg(
965 struct dma_chan *dchan, struct scatterlist *dst_sg,
966 u32 dst_nents, struct scatterlist *src_sg,
967 u32 src_nents, unsigned long flags)
968{
969 struct xgene_dma_desc_sw *first = NULL, *new = NULL;
970 struct xgene_dma_chan *chan;
971 size_t dst_avail, src_avail;
972 dma_addr_t dst, src;
973 size_t len;
974
975 if (unlikely(!dchan))
976 return NULL;
977
978 if (unlikely(!dst_nents || !src_nents))
979 return NULL;
980
981 if (unlikely(!dst_sg || !src_sg))
982 return NULL;
983
984 chan = to_dma_chan(dchan);
985
986 /* Get prepared for the loop */
987 dst_avail = sg_dma_len(dst_sg);
988 src_avail = sg_dma_len(src_sg);
989 dst_nents--;
990 src_nents--;
991
992 /* Run until we are out of scatterlist entries */
993 while (true) {
994 /* Create the largest transaction possible */
995 len = min_t(size_t, src_avail, dst_avail);
996 len = min_t(size_t, len, XGENE_DMA_MAX_64B_DESC_BYTE_CNT);
997 if (len == 0)
998 goto fetch;
999
1000 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
1001 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
1002
1003 /* Allocate the link descriptor from DMA pool */
1004 new = xgene_dma_alloc_descriptor(chan);
1005 if (!new)
1006 goto fail;
1007
1008 /* Prepare DMA descriptor */
1009 xgene_dma_prep_cpy_desc(chan, new, dst, src, len);
1010
1011 if (!first)
1012 first = new;
1013
1014 new->tx.cookie = 0;
1015 async_tx_ack(&new->tx);
1016
1017 /* update metadata */
1018 dst_avail -= len;
1019 src_avail -= len;
1020
1021 /* Insert the link descriptor to the LD ring */
1022 list_add_tail(&new->node, &first->tx_list);
1023
1024fetch:
1025 /* fetch the next dst scatterlist entry */
1026 if (dst_avail == 0) {
1027 /* no more entries: we're done */
1028 if (dst_nents == 0)
1029 break;
1030
1031 /* fetch the next entry: if there are no more: done */
1032 dst_sg = sg_next(dst_sg);
1033 if (!dst_sg)
1034 break;
1035
1036 dst_nents--;
1037 dst_avail = sg_dma_len(dst_sg);
1038 }
1039
1040 /* fetch the next src scatterlist entry */
1041 if (src_avail == 0) {
1042 /* no more entries: we're done */
1043 if (src_nents == 0)
1044 break;
1045
1046 /* fetch the next entry: if there are no more: done */
1047 src_sg = sg_next(src_sg);
1048 if (!src_sg)
1049 break;
1050
1051 src_nents--;
1052 src_avail = sg_dma_len(src_sg);
1053 }
1054 }
1055
1056 if (!new)
1057 return NULL;
1058
1059 new->tx.flags = flags; /* client is in control of this ack */
1060 new->tx.cookie = -EBUSY;
1061 list_splice(&first->tx_list, &new->tx_list);
1062
1063 return &new->tx;
1064fail:
1065 if (!first)
1066 return NULL;
1067
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +05301068 xgene_dma_free_desc_list(chan, &first->tx_list);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301069 return NULL;
1070}
1071
1072static struct dma_async_tx_descriptor *xgene_dma_prep_xor(
1073 struct dma_chan *dchan, dma_addr_t dst, dma_addr_t *src,
1074 u32 src_cnt, size_t len, unsigned long flags)
1075{
1076 struct xgene_dma_desc_sw *first = NULL, *new;
1077 struct xgene_dma_chan *chan;
1078 static u8 multi[XGENE_DMA_MAX_XOR_SRC] = {
1079 0x01, 0x01, 0x01, 0x01, 0x01};
1080
1081 if (unlikely(!dchan || !len))
1082 return NULL;
1083
1084 chan = to_dma_chan(dchan);
1085
1086 do {
1087 /* Allocate the link descriptor from DMA pool */
1088 new = xgene_dma_alloc_descriptor(chan);
1089 if (!new)
1090 goto fail;
1091
1092 /* Prepare xor DMA descriptor */
1093 xgene_dma_prep_xor_desc(chan, new, &dst, src,
1094 src_cnt, &len, multi);
1095
1096 if (!first)
1097 first = new;
1098
1099 new->tx.cookie = 0;
1100 async_tx_ack(&new->tx);
1101
1102 /* Insert the link descriptor to the LD ring */
1103 list_add_tail(&new->node, &first->tx_list);
1104 } while (len);
1105
1106 new->tx.flags = flags; /* client is in control of this ack */
1107 new->tx.cookie = -EBUSY;
1108 list_splice(&first->tx_list, &new->tx_list);
1109
1110 return &new->tx;
1111
1112fail:
1113 if (!first)
1114 return NULL;
1115
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +05301116 xgene_dma_free_desc_list(chan, &first->tx_list);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301117 return NULL;
1118}
1119
1120static struct dma_async_tx_descriptor *xgene_dma_prep_pq(
1121 struct dma_chan *dchan, dma_addr_t *dst, dma_addr_t *src,
1122 u32 src_cnt, const u8 *scf, size_t len, unsigned long flags)
1123{
1124 struct xgene_dma_desc_sw *first = NULL, *new;
1125 struct xgene_dma_chan *chan;
1126 size_t _len = len;
1127 dma_addr_t _src[XGENE_DMA_MAX_XOR_SRC];
1128 static u8 multi[XGENE_DMA_MAX_XOR_SRC] = {0x01, 0x01, 0x01, 0x01, 0x01};
1129
1130 if (unlikely(!dchan || !len))
1131 return NULL;
1132
1133 chan = to_dma_chan(dchan);
1134
1135 /*
1136 * Save source addresses on local variable, may be we have to
1137 * prepare two descriptor to generate P and Q if both enabled
1138 * in the flags by client
1139 */
1140 memcpy(_src, src, sizeof(*src) * src_cnt);
1141
1142 if (flags & DMA_PREP_PQ_DISABLE_P)
1143 len = 0;
1144
1145 if (flags & DMA_PREP_PQ_DISABLE_Q)
1146 _len = 0;
1147
1148 do {
1149 /* Allocate the link descriptor from DMA pool */
1150 new = xgene_dma_alloc_descriptor(chan);
1151 if (!new)
1152 goto fail;
1153
1154 if (!first)
1155 first = new;
1156
1157 new->tx.cookie = 0;
1158 async_tx_ack(&new->tx);
1159
1160 /* Insert the link descriptor to the LD ring */
1161 list_add_tail(&new->node, &first->tx_list);
1162
1163 /*
1164 * Prepare DMA descriptor to generate P,
1165 * if DMA_PREP_PQ_DISABLE_P flag is not set
1166 */
1167 if (len) {
1168 xgene_dma_prep_xor_desc(chan, new, &dst[0], src,
1169 src_cnt, &len, multi);
1170 continue;
1171 }
1172
1173 /*
1174 * Prepare DMA descriptor to generate Q,
1175 * if DMA_PREP_PQ_DISABLE_Q flag is not set
1176 */
1177 if (_len) {
1178 xgene_dma_prep_xor_desc(chan, new, &dst[1], _src,
1179 src_cnt, &_len, scf);
1180 }
1181 } while (len || _len);
1182
1183 new->tx.flags = flags; /* client is in control of this ack */
1184 new->tx.cookie = -EBUSY;
1185 list_splice(&first->tx_list, &new->tx_list);
1186
1187 return &new->tx;
1188
1189fail:
1190 if (!first)
1191 return NULL;
1192
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +05301193 xgene_dma_free_desc_list(chan, &first->tx_list);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301194 return NULL;
1195}
1196
1197static void xgene_dma_issue_pending(struct dma_chan *dchan)
1198{
1199 struct xgene_dma_chan *chan = to_dma_chan(dchan);
1200
1201 spin_lock_bh(&chan->lock);
1202 xgene_chan_xfer_ld_pending(chan);
1203 spin_unlock_bh(&chan->lock);
1204}
1205
1206static enum dma_status xgene_dma_tx_status(struct dma_chan *dchan,
1207 dma_cookie_t cookie,
1208 struct dma_tx_state *txstate)
1209{
1210 return dma_cookie_status(dchan, cookie, txstate);
1211}
1212
1213static void xgene_dma_tasklet_cb(unsigned long data)
1214{
1215 struct xgene_dma_chan *chan = (struct xgene_dma_chan *)data;
1216
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301217 /* Run all cleanup for descriptors which have been completed */
1218 xgene_dma_cleanup_descriptors(chan);
1219
1220 /* Re-enable DMA channel IRQ */
1221 enable_irq(chan->rx_irq);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301222}
1223
1224static irqreturn_t xgene_dma_chan_ring_isr(int irq, void *id)
1225{
1226 struct xgene_dma_chan *chan = (struct xgene_dma_chan *)id;
1227
1228 BUG_ON(!chan);
1229
1230 /*
1231 * Disable DMA channel IRQ until we process completed
1232 * descriptors
1233 */
1234 disable_irq_nosync(chan->rx_irq);
1235
1236 /*
1237 * Schedule the tasklet to handle all cleanup of the current
1238 * transaction. It will start a new transaction if there is
1239 * one pending.
1240 */
1241 tasklet_schedule(&chan->tasklet);
1242
1243 return IRQ_HANDLED;
1244}
1245
1246static irqreturn_t xgene_dma_err_isr(int irq, void *id)
1247{
1248 struct xgene_dma *pdma = (struct xgene_dma *)id;
1249 unsigned long int_mask;
1250 u32 val, i;
1251
1252 val = ioread32(pdma->csr_dma + XGENE_DMA_INT);
1253
1254 /* Clear DMA interrupts */
1255 iowrite32(val, pdma->csr_dma + XGENE_DMA_INT);
1256
1257 /* Print DMA error info */
1258 int_mask = val >> XGENE_DMA_INT_MASK_SHIFT;
1259 for_each_set_bit(i, &int_mask, ARRAY_SIZE(xgene_dma_err))
1260 dev_err(pdma->dev,
1261 "Interrupt status 0x%08X %s\n", val, xgene_dma_err[i]);
1262
1263 return IRQ_HANDLED;
1264}
1265
1266static void xgene_dma_wr_ring_state(struct xgene_dma_ring *ring)
1267{
1268 int i;
1269
1270 iowrite32(ring->num, ring->pdma->csr_ring + XGENE_DMA_RING_STATE);
1271
1272 for (i = 0; i < XGENE_DMA_RING_NUM_CONFIG; i++)
1273 iowrite32(ring->state[i], ring->pdma->csr_ring +
1274 XGENE_DMA_RING_STATE_WR_BASE + (i * 4));
1275}
1276
1277static void xgene_dma_clr_ring_state(struct xgene_dma_ring *ring)
1278{
1279 memset(ring->state, 0, sizeof(u32) * XGENE_DMA_RING_NUM_CONFIG);
1280 xgene_dma_wr_ring_state(ring);
1281}
1282
1283static void xgene_dma_setup_ring(struct xgene_dma_ring *ring)
1284{
1285 void *ring_cfg = ring->state;
1286 u64 addr = ring->desc_paddr;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301287 u32 i, val;
1288
1289 ring->slots = ring->size / XGENE_DMA_RING_WQ_DESC_SIZE;
1290
1291 /* Clear DMA ring state */
1292 xgene_dma_clr_ring_state(ring);
1293
1294 /* Set DMA ring type */
1295 XGENE_DMA_RING_TYPE_SET(ring_cfg, XGENE_DMA_RING_TYPE_REGULAR);
1296
1297 if (ring->owner == XGENE_DMA_RING_OWNER_DMA) {
1298 /* Set recombination buffer and timeout */
1299 XGENE_DMA_RING_RECOMBBUF_SET(ring_cfg);
1300 XGENE_DMA_RING_RECOMTIMEOUTL_SET(ring_cfg);
1301 XGENE_DMA_RING_RECOMTIMEOUTH_SET(ring_cfg);
1302 }
1303
1304 /* Initialize DMA ring state */
1305 XGENE_DMA_RING_SELTHRSH_SET(ring_cfg);
1306 XGENE_DMA_RING_ACCEPTLERR_SET(ring_cfg);
1307 XGENE_DMA_RING_COHERENT_SET(ring_cfg);
1308 XGENE_DMA_RING_ADDRL_SET(ring_cfg, addr);
1309 XGENE_DMA_RING_ADDRH_SET(ring_cfg, addr);
1310 XGENE_DMA_RING_SIZE_SET(ring_cfg, ring->cfgsize);
1311
1312 /* Write DMA ring configurations */
1313 xgene_dma_wr_ring_state(ring);
1314
1315 /* Set DMA ring id */
1316 iowrite32(XGENE_DMA_RING_ID_SETUP(ring->id),
1317 ring->pdma->csr_ring + XGENE_DMA_RING_ID);
1318
1319 /* Set DMA ring buffer */
1320 iowrite32(XGENE_DMA_RING_ID_BUF_SETUP(ring->num),
1321 ring->pdma->csr_ring + XGENE_DMA_RING_ID_BUF);
1322
1323 if (ring->owner != XGENE_DMA_RING_OWNER_CPU)
1324 return;
1325
1326 /* Set empty signature to DMA Rx ring descriptors */
1327 for (i = 0; i < ring->slots; i++) {
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +05301328 struct xgene_dma_desc_hw *desc;
1329
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301330 desc = &ring->desc_hw[i];
Rameshwar Prasad Sahu6d0767c2015-06-02 14:33:33 +05301331 desc->m0 = cpu_to_le64(XGENE_DMA_DESC_EMPTY_SIGNATURE);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301332 }
1333
1334 /* Enable DMA Rx ring interrupt */
1335 val = ioread32(ring->pdma->csr_ring + XGENE_DMA_RING_NE_INT_MODE);
1336 XGENE_DMA_RING_NE_INT_MODE_SET(val, ring->buf_num);
1337 iowrite32(val, ring->pdma->csr_ring + XGENE_DMA_RING_NE_INT_MODE);
1338}
1339
1340static void xgene_dma_clear_ring(struct xgene_dma_ring *ring)
1341{
1342 u32 ring_id, val;
1343
1344 if (ring->owner == XGENE_DMA_RING_OWNER_CPU) {
1345 /* Disable DMA Rx ring interrupt */
1346 val = ioread32(ring->pdma->csr_ring +
1347 XGENE_DMA_RING_NE_INT_MODE);
1348 XGENE_DMA_RING_NE_INT_MODE_RESET(val, ring->buf_num);
1349 iowrite32(val, ring->pdma->csr_ring +
1350 XGENE_DMA_RING_NE_INT_MODE);
1351 }
1352
1353 /* Clear DMA ring state */
1354 ring_id = XGENE_DMA_RING_ID_SETUP(ring->id);
1355 iowrite32(ring_id, ring->pdma->csr_ring + XGENE_DMA_RING_ID);
1356
1357 iowrite32(0, ring->pdma->csr_ring + XGENE_DMA_RING_ID_BUF);
1358 xgene_dma_clr_ring_state(ring);
1359}
1360
1361static void xgene_dma_set_ring_cmd(struct xgene_dma_ring *ring)
1362{
1363 ring->cmd_base = ring->pdma->csr_ring_cmd +
1364 XGENE_DMA_RING_CMD_BASE_OFFSET((ring->num -
1365 XGENE_DMA_RING_NUM));
1366
1367 ring->cmd = ring->cmd_base + XGENE_DMA_RING_CMD_OFFSET;
1368}
1369
1370static int xgene_dma_get_ring_size(struct xgene_dma_chan *chan,
1371 enum xgene_dma_ring_cfgsize cfgsize)
1372{
1373 int size;
1374
1375 switch (cfgsize) {
1376 case XGENE_DMA_RING_CFG_SIZE_512B:
1377 size = 0x200;
1378 break;
1379 case XGENE_DMA_RING_CFG_SIZE_2KB:
1380 size = 0x800;
1381 break;
1382 case XGENE_DMA_RING_CFG_SIZE_16KB:
1383 size = 0x4000;
1384 break;
1385 case XGENE_DMA_RING_CFG_SIZE_64KB:
1386 size = 0x10000;
1387 break;
1388 case XGENE_DMA_RING_CFG_SIZE_512KB:
1389 size = 0x80000;
1390 break;
1391 default:
1392 chan_err(chan, "Unsupported cfg ring size %d\n", cfgsize);
1393 return -EINVAL;
1394 }
1395
1396 return size;
1397}
1398
1399static void xgene_dma_delete_ring_one(struct xgene_dma_ring *ring)
1400{
1401 /* Clear DMA ring configurations */
1402 xgene_dma_clear_ring(ring);
1403
1404 /* De-allocate DMA ring descriptor */
1405 if (ring->desc_vaddr) {
1406 dma_free_coherent(ring->pdma->dev, ring->size,
1407 ring->desc_vaddr, ring->desc_paddr);
1408 ring->desc_vaddr = NULL;
1409 }
1410}
1411
1412static void xgene_dma_delete_chan_rings(struct xgene_dma_chan *chan)
1413{
1414 xgene_dma_delete_ring_one(&chan->rx_ring);
1415 xgene_dma_delete_ring_one(&chan->tx_ring);
1416}
1417
1418static int xgene_dma_create_ring_one(struct xgene_dma_chan *chan,
1419 struct xgene_dma_ring *ring,
1420 enum xgene_dma_ring_cfgsize cfgsize)
1421{
1422 /* Setup DMA ring descriptor variables */
1423 ring->pdma = chan->pdma;
1424 ring->cfgsize = cfgsize;
1425 ring->num = chan->pdma->ring_num++;
1426 ring->id = XGENE_DMA_RING_ID_GET(ring->owner, ring->buf_num);
1427
1428 ring->size = xgene_dma_get_ring_size(chan, cfgsize);
1429 if (ring->size <= 0)
1430 return ring->size;
1431
1432 /* Allocate memory for DMA ring descriptor */
1433 ring->desc_vaddr = dma_zalloc_coherent(chan->dev, ring->size,
1434 &ring->desc_paddr, GFP_KERNEL);
1435 if (!ring->desc_vaddr) {
1436 chan_err(chan, "Failed to allocate ring desc\n");
1437 return -ENOMEM;
1438 }
1439
1440 /* Configure and enable DMA ring */
1441 xgene_dma_set_ring_cmd(ring);
1442 xgene_dma_setup_ring(ring);
1443
1444 return 0;
1445}
1446
1447static int xgene_dma_create_chan_rings(struct xgene_dma_chan *chan)
1448{
1449 struct xgene_dma_ring *rx_ring = &chan->rx_ring;
1450 struct xgene_dma_ring *tx_ring = &chan->tx_ring;
1451 int ret;
1452
1453 /* Create DMA Rx ring descriptor */
1454 rx_ring->owner = XGENE_DMA_RING_OWNER_CPU;
1455 rx_ring->buf_num = XGENE_DMA_CPU_BUFNUM + chan->id;
1456
1457 ret = xgene_dma_create_ring_one(chan, rx_ring,
1458 XGENE_DMA_RING_CFG_SIZE_64KB);
1459 if (ret)
1460 return ret;
1461
1462 chan_dbg(chan, "Rx ring id 0x%X num %d desc 0x%p\n",
1463 rx_ring->id, rx_ring->num, rx_ring->desc_vaddr);
1464
1465 /* Create DMA Tx ring descriptor */
1466 tx_ring->owner = XGENE_DMA_RING_OWNER_DMA;
1467 tx_ring->buf_num = XGENE_DMA_BUFNUM + chan->id;
1468
1469 ret = xgene_dma_create_ring_one(chan, tx_ring,
1470 XGENE_DMA_RING_CFG_SIZE_64KB);
1471 if (ret) {
1472 xgene_dma_delete_ring_one(rx_ring);
1473 return ret;
1474 }
1475
1476 tx_ring->dst_ring_num = XGENE_DMA_RING_DST_ID(rx_ring->num);
1477
1478 chan_dbg(chan,
1479 "Tx ring id 0x%X num %d desc 0x%p\n",
1480 tx_ring->id, tx_ring->num, tx_ring->desc_vaddr);
1481
1482 /* Set the max outstanding request possible to this channel */
1483 chan->max_outstanding = rx_ring->slots;
1484
1485 return ret;
1486}
1487
1488static int xgene_dma_init_rings(struct xgene_dma *pdma)
1489{
1490 int ret, i, j;
1491
1492 for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1493 ret = xgene_dma_create_chan_rings(&pdma->chan[i]);
1494 if (ret) {
1495 for (j = 0; j < i; j++)
1496 xgene_dma_delete_chan_rings(&pdma->chan[j]);
1497 return ret;
1498 }
1499 }
1500
1501 return ret;
1502}
1503
1504static void xgene_dma_enable(struct xgene_dma *pdma)
1505{
1506 u32 val;
1507
1508 /* Configure and enable DMA engine */
1509 val = ioread32(pdma->csr_dma + XGENE_DMA_GCR);
1510 XGENE_DMA_CH_SETUP(val);
1511 XGENE_DMA_ENABLE(val);
1512 iowrite32(val, pdma->csr_dma + XGENE_DMA_GCR);
1513}
1514
1515static void xgene_dma_disable(struct xgene_dma *pdma)
1516{
1517 u32 val;
1518
1519 val = ioread32(pdma->csr_dma + XGENE_DMA_GCR);
1520 XGENE_DMA_DISABLE(val);
1521 iowrite32(val, pdma->csr_dma + XGENE_DMA_GCR);
1522}
1523
1524static void xgene_dma_mask_interrupts(struct xgene_dma *pdma)
1525{
1526 /*
1527 * Mask DMA ring overflow, underflow and
1528 * AXI write/read error interrupts
1529 */
1530 iowrite32(XGENE_DMA_INT_ALL_MASK,
1531 pdma->csr_dma + XGENE_DMA_RING_INT0_MASK);
1532 iowrite32(XGENE_DMA_INT_ALL_MASK,
1533 pdma->csr_dma + XGENE_DMA_RING_INT1_MASK);
1534 iowrite32(XGENE_DMA_INT_ALL_MASK,
1535 pdma->csr_dma + XGENE_DMA_RING_INT2_MASK);
1536 iowrite32(XGENE_DMA_INT_ALL_MASK,
1537 pdma->csr_dma + XGENE_DMA_RING_INT3_MASK);
1538 iowrite32(XGENE_DMA_INT_ALL_MASK,
1539 pdma->csr_dma + XGENE_DMA_RING_INT4_MASK);
1540
1541 /* Mask DMA error interrupts */
1542 iowrite32(XGENE_DMA_INT_ALL_MASK, pdma->csr_dma + XGENE_DMA_INT_MASK);
1543}
1544
1545static void xgene_dma_unmask_interrupts(struct xgene_dma *pdma)
1546{
1547 /*
1548 * Unmask DMA ring overflow, underflow and
1549 * AXI write/read error interrupts
1550 */
1551 iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1552 pdma->csr_dma + XGENE_DMA_RING_INT0_MASK);
1553 iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1554 pdma->csr_dma + XGENE_DMA_RING_INT1_MASK);
1555 iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1556 pdma->csr_dma + XGENE_DMA_RING_INT2_MASK);
1557 iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1558 pdma->csr_dma + XGENE_DMA_RING_INT3_MASK);
1559 iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1560 pdma->csr_dma + XGENE_DMA_RING_INT4_MASK);
1561
1562 /* Unmask DMA error interrupts */
1563 iowrite32(XGENE_DMA_INT_ALL_UNMASK,
1564 pdma->csr_dma + XGENE_DMA_INT_MASK);
1565}
1566
1567static void xgene_dma_init_hw(struct xgene_dma *pdma)
1568{
1569 u32 val;
1570
1571 /* Associate DMA ring to corresponding ring HW */
1572 iowrite32(XGENE_DMA_ASSOC_RING_MNGR1,
1573 pdma->csr_dma + XGENE_DMA_CFG_RING_WQ_ASSOC);
1574
1575 /* Configure RAID6 polynomial control setting */
1576 if (is_pq_enabled(pdma))
1577 iowrite32(XGENE_DMA_RAID6_MULTI_CTRL(0x1D),
1578 pdma->csr_dma + XGENE_DMA_RAID6_CONT);
1579 else
1580 dev_info(pdma->dev, "PQ is disabled in HW\n");
1581
1582 xgene_dma_enable(pdma);
1583 xgene_dma_unmask_interrupts(pdma);
1584
1585 /* Get DMA id and version info */
1586 val = ioread32(pdma->csr_dma + XGENE_DMA_IPBRR);
1587
1588 /* DMA device info */
1589 dev_info(pdma->dev,
1590 "X-Gene DMA v%d.%02d.%02d driver registered %d channels",
1591 XGENE_DMA_REV_NO_RD(val), XGENE_DMA_BUS_ID_RD(val),
1592 XGENE_DMA_DEV_ID_RD(val), XGENE_DMA_MAX_CHANNEL);
1593}
1594
kbuild test robota3f92e82015-04-02 17:50:56 +08001595static int xgene_dma_init_ring_mngr(struct xgene_dma *pdma)
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301596{
1597 if (ioread32(pdma->csr_ring + XGENE_DMA_RING_CLKEN) &&
1598 (!ioread32(pdma->csr_ring + XGENE_DMA_RING_SRST)))
1599 return 0;
1600
1601 iowrite32(0x3, pdma->csr_ring + XGENE_DMA_RING_CLKEN);
1602 iowrite32(0x0, pdma->csr_ring + XGENE_DMA_RING_SRST);
1603
1604 /* Bring up memory */
1605 iowrite32(0x0, pdma->csr_ring + XGENE_DMA_RING_MEM_RAM_SHUTDOWN);
1606
1607 /* Force a barrier */
1608 ioread32(pdma->csr_ring + XGENE_DMA_RING_MEM_RAM_SHUTDOWN);
1609
1610 /* reset may take up to 1ms */
1611 usleep_range(1000, 1100);
1612
1613 if (ioread32(pdma->csr_ring + XGENE_DMA_RING_BLK_MEM_RDY)
1614 != XGENE_DMA_RING_BLK_MEM_RDY_VAL) {
1615 dev_err(pdma->dev,
1616 "Failed to release ring mngr memory from shutdown\n");
1617 return -ENODEV;
1618 }
1619
1620 /* program threshold set 1 and all hysteresis */
1621 iowrite32(XGENE_DMA_RING_THRESLD0_SET1_VAL,
1622 pdma->csr_ring + XGENE_DMA_RING_THRESLD0_SET1);
1623 iowrite32(XGENE_DMA_RING_THRESLD1_SET1_VAL,
1624 pdma->csr_ring + XGENE_DMA_RING_THRESLD1_SET1);
1625 iowrite32(XGENE_DMA_RING_HYSTERESIS_VAL,
1626 pdma->csr_ring + XGENE_DMA_RING_HYSTERESIS);
1627
1628 /* Enable QPcore and assign error queue */
1629 iowrite32(XGENE_DMA_RING_ENABLE,
1630 pdma->csr_ring + XGENE_DMA_RING_CONFIG);
1631
1632 return 0;
1633}
1634
1635static int xgene_dma_init_mem(struct xgene_dma *pdma)
1636{
1637 int ret;
1638
1639 ret = xgene_dma_init_ring_mngr(pdma);
1640 if (ret)
1641 return ret;
1642
1643 /* Bring up memory */
1644 iowrite32(0x0, pdma->csr_dma + XGENE_DMA_MEM_RAM_SHUTDOWN);
1645
1646 /* Force a barrier */
1647 ioread32(pdma->csr_dma + XGENE_DMA_MEM_RAM_SHUTDOWN);
1648
1649 /* reset may take up to 1ms */
1650 usleep_range(1000, 1100);
1651
1652 if (ioread32(pdma->csr_dma + XGENE_DMA_BLK_MEM_RDY)
1653 != XGENE_DMA_BLK_MEM_RDY_VAL) {
1654 dev_err(pdma->dev,
1655 "Failed to release DMA memory from shutdown\n");
1656 return -ENODEV;
1657 }
1658
1659 return 0;
1660}
1661
1662static int xgene_dma_request_irqs(struct xgene_dma *pdma)
1663{
1664 struct xgene_dma_chan *chan;
1665 int ret, i, j;
1666
1667 /* Register DMA error irq */
1668 ret = devm_request_irq(pdma->dev, pdma->err_irq, xgene_dma_err_isr,
1669 0, "dma_error", pdma);
1670 if (ret) {
1671 dev_err(pdma->dev,
1672 "Failed to register error IRQ %d\n", pdma->err_irq);
1673 return ret;
1674 }
1675
1676 /* Register DMA channel rx irq */
1677 for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1678 chan = &pdma->chan[i];
1679 ret = devm_request_irq(chan->dev, chan->rx_irq,
1680 xgene_dma_chan_ring_isr,
1681 0, chan->name, chan);
1682 if (ret) {
1683 chan_err(chan, "Failed to register Rx IRQ %d\n",
1684 chan->rx_irq);
1685 devm_free_irq(pdma->dev, pdma->err_irq, pdma);
1686
1687 for (j = 0; j < i; j++) {
1688 chan = &pdma->chan[i];
1689 devm_free_irq(chan->dev, chan->rx_irq, chan);
1690 }
1691
1692 return ret;
1693 }
1694 }
1695
1696 return 0;
1697}
1698
1699static void xgene_dma_free_irqs(struct xgene_dma *pdma)
1700{
1701 struct xgene_dma_chan *chan;
1702 int i;
1703
1704 /* Free DMA device error irq */
1705 devm_free_irq(pdma->dev, pdma->err_irq, pdma);
1706
1707 for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1708 chan = &pdma->chan[i];
1709 devm_free_irq(chan->dev, chan->rx_irq, chan);
1710 }
1711}
1712
1713static void xgene_dma_set_caps(struct xgene_dma_chan *chan,
1714 struct dma_device *dma_dev)
1715{
1716 /* Initialize DMA device capability mask */
1717 dma_cap_zero(dma_dev->cap_mask);
1718
1719 /* Set DMA device capability */
1720 dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
1721 dma_cap_set(DMA_SG, dma_dev->cap_mask);
1722
1723 /* Basically here, the X-Gene SoC DMA engine channel 0 supports XOR
1724 * and channel 1 supports XOR, PQ both. First thing here is we have
1725 * mechanism in hw to enable/disable PQ/XOR supports on channel 1,
1726 * we can make sure this by reading SoC Efuse register.
1727 * Second thing, we have hw errata that if we run channel 0 and
1728 * channel 1 simultaneously with executing XOR and PQ request,
1729 * suddenly DMA engine hangs, So here we enable XOR on channel 0 only
1730 * if XOR and PQ supports on channel 1 is disabled.
1731 */
1732 if ((chan->id == XGENE_DMA_PQ_CHANNEL) &&
1733 is_pq_enabled(chan->pdma)) {
1734 dma_cap_set(DMA_PQ, dma_dev->cap_mask);
1735 dma_cap_set(DMA_XOR, dma_dev->cap_mask);
1736 } else if ((chan->id == XGENE_DMA_XOR_CHANNEL) &&
1737 !is_pq_enabled(chan->pdma)) {
1738 dma_cap_set(DMA_XOR, dma_dev->cap_mask);
1739 }
1740
1741 /* Set base and prep routines */
1742 dma_dev->dev = chan->dev;
1743 dma_dev->device_alloc_chan_resources = xgene_dma_alloc_chan_resources;
1744 dma_dev->device_free_chan_resources = xgene_dma_free_chan_resources;
1745 dma_dev->device_issue_pending = xgene_dma_issue_pending;
1746 dma_dev->device_tx_status = xgene_dma_tx_status;
1747 dma_dev->device_prep_dma_memcpy = xgene_dma_prep_memcpy;
1748 dma_dev->device_prep_dma_sg = xgene_dma_prep_sg;
1749
1750 if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1751 dma_dev->device_prep_dma_xor = xgene_dma_prep_xor;
1752 dma_dev->max_xor = XGENE_DMA_MAX_XOR_SRC;
Maxime Ripard77a68e52015-07-20 10:41:32 +02001753 dma_dev->xor_align = DMAENGINE_ALIGN_64_BYTES;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301754 }
1755
1756 if (dma_has_cap(DMA_PQ, dma_dev->cap_mask)) {
1757 dma_dev->device_prep_dma_pq = xgene_dma_prep_pq;
1758 dma_dev->max_pq = XGENE_DMA_MAX_XOR_SRC;
Maxime Ripard77a68e52015-07-20 10:41:32 +02001759 dma_dev->pq_align = DMAENGINE_ALIGN_64_BYTES;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301760 }
1761}
1762
1763static int xgene_dma_async_register(struct xgene_dma *pdma, int id)
1764{
1765 struct xgene_dma_chan *chan = &pdma->chan[id];
1766 struct dma_device *dma_dev = &pdma->dma_dev[id];
1767 int ret;
1768
1769 chan->dma_chan.device = dma_dev;
1770
1771 spin_lock_init(&chan->lock);
1772 INIT_LIST_HEAD(&chan->ld_pending);
1773 INIT_LIST_HEAD(&chan->ld_running);
1774 INIT_LIST_HEAD(&chan->ld_completed);
1775 tasklet_init(&chan->tasklet, xgene_dma_tasklet_cb,
1776 (unsigned long)chan);
1777
1778 chan->pending = 0;
1779 chan->desc_pool = NULL;
1780 dma_cookie_init(&chan->dma_chan);
1781
1782 /* Setup dma device capabilities and prep routines */
1783 xgene_dma_set_caps(chan, dma_dev);
1784
1785 /* Initialize DMA device list head */
1786 INIT_LIST_HEAD(&dma_dev->channels);
1787 list_add_tail(&chan->dma_chan.device_node, &dma_dev->channels);
1788
1789 /* Register with Linux async DMA framework*/
1790 ret = dma_async_device_register(dma_dev);
1791 if (ret) {
1792 chan_err(chan, "Failed to register async device %d", ret);
1793 tasklet_kill(&chan->tasklet);
1794
1795 return ret;
1796 }
1797
1798 /* DMA capability info */
1799 dev_info(pdma->dev,
1800 "%s: CAPABILITY ( %s%s%s%s)\n", dma_chan_name(&chan->dma_chan),
1801 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "MEMCPY " : "",
1802 dma_has_cap(DMA_SG, dma_dev->cap_mask) ? "SGCPY " : "",
1803 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "XOR " : "",
1804 dma_has_cap(DMA_PQ, dma_dev->cap_mask) ? "PQ " : "");
1805
1806 return 0;
1807}
1808
1809static int xgene_dma_init_async(struct xgene_dma *pdma)
1810{
1811 int ret, i, j;
1812
1813 for (i = 0; i < XGENE_DMA_MAX_CHANNEL ; i++) {
1814 ret = xgene_dma_async_register(pdma, i);
1815 if (ret) {
1816 for (j = 0; j < i; j++) {
1817 dma_async_device_unregister(&pdma->dma_dev[j]);
1818 tasklet_kill(&pdma->chan[j].tasklet);
1819 }
1820
1821 return ret;
1822 }
1823 }
1824
1825 return ret;
1826}
1827
1828static void xgene_dma_async_unregister(struct xgene_dma *pdma)
1829{
1830 int i;
1831
1832 for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++)
1833 dma_async_device_unregister(&pdma->dma_dev[i]);
1834}
1835
1836static void xgene_dma_init_channels(struct xgene_dma *pdma)
1837{
1838 struct xgene_dma_chan *chan;
1839 int i;
1840
1841 pdma->ring_num = XGENE_DMA_RING_NUM;
1842
1843 for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
1844 chan = &pdma->chan[i];
1845 chan->dev = pdma->dev;
1846 chan->pdma = pdma;
1847 chan->id = i;
Dan Carpentered1f0412015-04-09 12:05:04 +03001848 snprintf(chan->name, sizeof(chan->name), "dmachan%d", chan->id);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301849 }
1850}
1851
1852static int xgene_dma_get_resources(struct platform_device *pdev,
1853 struct xgene_dma *pdma)
1854{
1855 struct resource *res;
1856 int irq, i;
1857
1858 /* Get DMA csr region */
1859 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1860 if (!res) {
1861 dev_err(&pdev->dev, "Failed to get csr region\n");
1862 return -ENXIO;
1863 }
1864
1865 pdma->csr_dma = devm_ioremap(&pdev->dev, res->start,
1866 resource_size(res));
Dan Carpenter9c361b12015-04-09 12:03:31 +03001867 if (!pdma->csr_dma) {
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301868 dev_err(&pdev->dev, "Failed to ioremap csr region");
Dan Carpenter9c361b12015-04-09 12:03:31 +03001869 return -ENOMEM;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301870 }
1871
1872 /* Get DMA ring csr region */
1873 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1874 if (!res) {
1875 dev_err(&pdev->dev, "Failed to get ring csr region\n");
1876 return -ENXIO;
1877 }
1878
1879 pdma->csr_ring = devm_ioremap(&pdev->dev, res->start,
1880 resource_size(res));
Dan Carpenter9c361b12015-04-09 12:03:31 +03001881 if (!pdma->csr_ring) {
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301882 dev_err(&pdev->dev, "Failed to ioremap ring csr region");
Dan Carpenter9c361b12015-04-09 12:03:31 +03001883 return -ENOMEM;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301884 }
1885
1886 /* Get DMA ring cmd csr region */
1887 res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
1888 if (!res) {
1889 dev_err(&pdev->dev, "Failed to get ring cmd csr region\n");
1890 return -ENXIO;
1891 }
1892
1893 pdma->csr_ring_cmd = devm_ioremap(&pdev->dev, res->start,
1894 resource_size(res));
Dan Carpenter9c361b12015-04-09 12:03:31 +03001895 if (!pdma->csr_ring_cmd) {
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301896 dev_err(&pdev->dev, "Failed to ioremap ring cmd csr region");
Dan Carpenter9c361b12015-04-09 12:03:31 +03001897 return -ENOMEM;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301898 }
1899
Rameshwar Prasad Sahucda8e932015-07-07 15:34:25 +05301900 pdma->csr_ring_cmd += XGENE_DMA_RING_CMD_SM_OFFSET;
1901
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301902 /* Get efuse csr region */
1903 res = platform_get_resource(pdev, IORESOURCE_MEM, 3);
1904 if (!res) {
1905 dev_err(&pdev->dev, "Failed to get efuse csr region\n");
1906 return -ENXIO;
1907 }
1908
1909 pdma->csr_efuse = devm_ioremap(&pdev->dev, res->start,
1910 resource_size(res));
Dan Carpenter9c361b12015-04-09 12:03:31 +03001911 if (!pdma->csr_efuse) {
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301912 dev_err(&pdev->dev, "Failed to ioremap efuse csr region");
Dan Carpenter9c361b12015-04-09 12:03:31 +03001913 return -ENOMEM;
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301914 }
1915
1916 /* Get DMA error interrupt */
1917 irq = platform_get_irq(pdev, 0);
1918 if (irq <= 0) {
1919 dev_err(&pdev->dev, "Failed to get Error IRQ\n");
1920 return -ENXIO;
1921 }
1922
1923 pdma->err_irq = irq;
1924
1925 /* Get DMA Rx ring descriptor interrupts for all DMA channels */
1926 for (i = 1; i <= XGENE_DMA_MAX_CHANNEL; i++) {
1927 irq = platform_get_irq(pdev, i);
1928 if (irq <= 0) {
1929 dev_err(&pdev->dev, "Failed to get Rx IRQ\n");
1930 return -ENXIO;
1931 }
1932
1933 pdma->chan[i - 1].rx_irq = irq;
1934 }
1935
1936 return 0;
1937}
1938
1939static int xgene_dma_probe(struct platform_device *pdev)
1940{
1941 struct xgene_dma *pdma;
1942 int ret, i;
1943
1944 pdma = devm_kzalloc(&pdev->dev, sizeof(*pdma), GFP_KERNEL);
1945 if (!pdma)
1946 return -ENOMEM;
1947
1948 pdma->dev = &pdev->dev;
1949 platform_set_drvdata(pdev, pdma);
1950
1951 ret = xgene_dma_get_resources(pdev, pdma);
1952 if (ret)
1953 return ret;
1954
1955 pdma->clk = devm_clk_get(&pdev->dev, NULL);
Rameshwar Prasad Sahu89079492015-07-21 18:44:39 +05301956 if (IS_ERR(pdma->clk) && !ACPI_COMPANION(&pdev->dev)) {
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301957 dev_err(&pdev->dev, "Failed to get clk\n");
1958 return PTR_ERR(pdma->clk);
1959 }
1960
1961 /* Enable clk before accessing registers */
Rameshwar Prasad Sahu89079492015-07-21 18:44:39 +05301962 if (!IS_ERR(pdma->clk)) {
1963 ret = clk_prepare_enable(pdma->clk);
1964 if (ret) {
1965 dev_err(&pdev->dev, "Failed to enable clk %d\n", ret);
1966 return ret;
1967 }
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05301968 }
1969
1970 /* Remove DMA RAM out of shutdown */
1971 ret = xgene_dma_init_mem(pdma);
1972 if (ret)
1973 goto err_clk_enable;
1974
1975 ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(42));
1976 if (ret) {
1977 dev_err(&pdev->dev, "No usable DMA configuration\n");
1978 goto err_dma_mask;
1979 }
1980
1981 /* Initialize DMA channels software state */
1982 xgene_dma_init_channels(pdma);
1983
1984 /* Configue DMA rings */
1985 ret = xgene_dma_init_rings(pdma);
1986 if (ret)
1987 goto err_clk_enable;
1988
1989 ret = xgene_dma_request_irqs(pdma);
1990 if (ret)
1991 goto err_request_irq;
1992
1993 /* Configure and enable DMA engine */
1994 xgene_dma_init_hw(pdma);
1995
1996 /* Register DMA device with linux async framework */
1997 ret = xgene_dma_init_async(pdma);
1998 if (ret)
1999 goto err_async_init;
2000
2001 return 0;
2002
2003err_async_init:
2004 xgene_dma_free_irqs(pdma);
2005
2006err_request_irq:
2007 for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++)
2008 xgene_dma_delete_chan_rings(&pdma->chan[i]);
2009
2010err_dma_mask:
2011err_clk_enable:
Rameshwar Prasad Sahu89079492015-07-21 18:44:39 +05302012 if (!IS_ERR(pdma->clk))
2013 clk_disable_unprepare(pdma->clk);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05302014
2015 return ret;
2016}
2017
2018static int xgene_dma_remove(struct platform_device *pdev)
2019{
2020 struct xgene_dma *pdma = platform_get_drvdata(pdev);
2021 struct xgene_dma_chan *chan;
2022 int i;
2023
2024 xgene_dma_async_unregister(pdma);
2025
2026 /* Mask interrupts and disable DMA engine */
2027 xgene_dma_mask_interrupts(pdma);
2028 xgene_dma_disable(pdma);
2029 xgene_dma_free_irqs(pdma);
2030
2031 for (i = 0; i < XGENE_DMA_MAX_CHANNEL; i++) {
2032 chan = &pdma->chan[i];
2033 tasklet_kill(&chan->tasklet);
2034 xgene_dma_delete_chan_rings(chan);
2035 }
2036
Rameshwar Prasad Sahu89079492015-07-21 18:44:39 +05302037 if (!IS_ERR(pdma->clk))
2038 clk_disable_unprepare(pdma->clk);
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05302039
2040 return 0;
2041}
2042
Rameshwar Prasad Sahu89079492015-07-21 18:44:39 +05302043#ifdef CONFIG_ACPI
2044static const struct acpi_device_id xgene_dma_acpi_match_ptr[] = {
2045 {"APMC0D43", 0},
2046 {},
2047};
2048MODULE_DEVICE_TABLE(acpi, xgene_dma_acpi_match_ptr);
2049#endif
2050
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05302051static const struct of_device_id xgene_dma_of_match_ptr[] = {
2052 {.compatible = "apm,xgene-storm-dma",},
2053 {},
2054};
2055MODULE_DEVICE_TABLE(of, xgene_dma_of_match_ptr);
2056
2057static struct platform_driver xgene_dma_driver = {
2058 .probe = xgene_dma_probe,
2059 .remove = xgene_dma_remove,
2060 .driver = {
2061 .name = "X-Gene-DMA",
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05302062 .of_match_table = xgene_dma_of_match_ptr,
Rameshwar Prasad Sahu89079492015-07-21 18:44:39 +05302063 .acpi_match_table = ACPI_PTR(xgene_dma_acpi_match_ptr),
Rameshwar Prasad Sahu9f2fd0d2015-03-18 19:17:34 +05302064 },
2065};
2066
2067module_platform_driver(xgene_dma_driver);
2068
2069MODULE_DESCRIPTION("APM X-Gene SoC DMA driver");
2070MODULE_AUTHOR("Rameshwar Prasad Sahu <rsahu@apm.com>");
2071MODULE_AUTHOR("Loc Ho <lho@apm.com>");
2072MODULE_LICENSE("GPL");
2073MODULE_VERSION("1.0");