blob: 802086dce70740527524496c309e7ba37e254de6 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: rt2800pci device specific routines.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/platform_device.h>
35#include <linux/eeprom_93cx6.h>
36
37#include "rt2x00.h"
38#include "rt2x00pci.h"
39#include "rt2x00soc.h"
40#include "rt2800pci.h"
41
42#ifdef CONFIG_RT2800PCI_PCI_MODULE
43#define CONFIG_RT2800PCI_PCI
44#endif
45
46#ifdef CONFIG_RT2800PCI_WISOC_MODULE
47#define CONFIG_RT2800PCI_WISOC
48#endif
49
50/*
51 * Allow hardware encryption to be disabled.
52 */
53static int modparam_nohwcrypt = 1;
54module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
55MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
56
57/*
58 * Register access.
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010059 * All access to the CSR registers will go through the methods
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010060 * rt2800_register_read and rt2800_register_write.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020061 * BBP and RF register require indirect register access,
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010062 * and use the CSR registers BBPCSR and RFCSR to achieve this.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020063 * These indirect registers work with busy bits,
64 * and we will try maximal REGISTER_BUSY_COUNT times to access
65 * the register while taking a REGISTER_BUSY_DELAY us delay
66 * between each attampt. When the busy bit is still set at that time,
67 * the access attempt is considered to have failed,
68 * and we will print an error.
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010069 * The _lock versions must be used if you already hold the csr_mutex
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020070 */
71#define WAIT_FOR_BBP(__dev, __reg) \
72 rt2x00pci_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
73#define WAIT_FOR_RFCSR(__dev, __reg) \
74 rt2x00pci_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
75#define WAIT_FOR_RF(__dev, __reg) \
76 rt2x00pci_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
77#define WAIT_FOR_MCU(__dev, __reg) \
78 rt2x00pci_regbusy_read((__dev), H2M_MAILBOX_CSR, \
79 H2M_MAILBOX_CSR_OWNER, (__reg))
80
81static void rt2800pci_bbp_write(struct rt2x00_dev *rt2x00dev,
82 const unsigned int word, const u8 value)
83{
84 u32 reg;
85
86 mutex_lock(&rt2x00dev->csr_mutex);
87
88 /*
89 * Wait until the BBP becomes available, afterwards we
90 * can safely write the new data into the register.
91 */
92 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
93 reg = 0;
94 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
95 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
96 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
97 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
99
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100100 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200101 }
102
103 mutex_unlock(&rt2x00dev->csr_mutex);
104}
105
106static void rt2800pci_bbp_read(struct rt2x00_dev *rt2x00dev,
107 const unsigned int word, u8 *value)
108{
109 u32 reg;
110
111 mutex_lock(&rt2x00dev->csr_mutex);
112
113 /*
114 * Wait until the BBP becomes available, afterwards we
115 * can safely write the read request into the register.
116 * After the data has been written, we wait until hardware
117 * returns the correct value, if at any time the register
118 * doesn't become available in time, reg will be 0xffffffff
119 * which means we return 0xff to the caller.
120 */
121 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
122 reg = 0;
123 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
124 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
125 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
126 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
127
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100128 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200129
130 WAIT_FOR_BBP(rt2x00dev, &reg);
131 }
132
133 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
134
135 mutex_unlock(&rt2x00dev->csr_mutex);
136}
137
138static void rt2800pci_rfcsr_write(struct rt2x00_dev *rt2x00dev,
139 const unsigned int word, const u8 value)
140{
141 u32 reg;
142
143 mutex_lock(&rt2x00dev->csr_mutex);
144
145 /*
146 * Wait until the RFCSR becomes available, afterwards we
147 * can safely write the new data into the register.
148 */
149 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
150 reg = 0;
151 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
152 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
153 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
154 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
155
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100156 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200157 }
158
159 mutex_unlock(&rt2x00dev->csr_mutex);
160}
161
162static void rt2800pci_rfcsr_read(struct rt2x00_dev *rt2x00dev,
163 const unsigned int word, u8 *value)
164{
165 u32 reg;
166
167 mutex_lock(&rt2x00dev->csr_mutex);
168
169 /*
170 * Wait until the RFCSR becomes available, afterwards we
171 * can safely write the read request into the register.
172 * After the data has been written, we wait until hardware
173 * returns the correct value, if at any time the register
174 * doesn't become available in time, reg will be 0xffffffff
175 * which means we return 0xff to the caller.
176 */
177 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
178 reg = 0;
179 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
180 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
181 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
182
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100183 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200184
185 WAIT_FOR_RFCSR(rt2x00dev, &reg);
186 }
187
188 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
189
190 mutex_unlock(&rt2x00dev->csr_mutex);
191}
192
193static void rt2800pci_rf_write(struct rt2x00_dev *rt2x00dev,
194 const unsigned int word, const u32 value)
195{
196 u32 reg;
197
198 mutex_lock(&rt2x00dev->csr_mutex);
199
200 /*
201 * Wait until the RF becomes available, afterwards we
202 * can safely write the new data into the register.
203 */
204 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
205 reg = 0;
206 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
207 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
208 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
209 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
210
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100211 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200212 rt2x00_rf_write(rt2x00dev, word, value);
213 }
214
215 mutex_unlock(&rt2x00dev->csr_mutex);
216}
217
218static void rt2800pci_mcu_request(struct rt2x00_dev *rt2x00dev,
219 const u8 command, const u8 token,
220 const u8 arg0, const u8 arg1)
221{
222 u32 reg;
223
224 /*
225 * RT2880 and RT3052 don't support MCU requests.
226 */
227 if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
228 rt2x00_rt(&rt2x00dev->chip, RT3052))
229 return;
230
231 mutex_lock(&rt2x00dev->csr_mutex);
232
233 /*
234 * Wait until the MCU becomes available, afterwards we
235 * can safely write the new data into the register.
236 */
237 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
238 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
239 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
240 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
241 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100242 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200243
244 reg = 0;
245 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100246 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200247 }
248
249 mutex_unlock(&rt2x00dev->csr_mutex);
250}
251
252static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
253{
254 unsigned int i;
255 u32 reg;
256
257 for (i = 0; i < 200; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100258 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200259
260 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
261 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
262 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
263 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
264 break;
265
266 udelay(REGISTER_BUSY_DELAY);
267 }
268
269 if (i == 200)
270 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
271
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100272 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
273 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200274}
275
276#ifdef CONFIG_RT2800PCI_WISOC
277static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
278{
279 u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
280
281 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
282}
283#else
284static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
285{
286}
287#endif /* CONFIG_RT2800PCI_WISOC */
288
289#ifdef CONFIG_RT2800PCI_PCI
290static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
291{
292 struct rt2x00_dev *rt2x00dev = eeprom->data;
293 u32 reg;
294
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100295 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200296
297 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
298 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
299 eeprom->reg_data_clock =
300 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
301 eeprom->reg_chip_select =
302 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
303}
304
305static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
306{
307 struct rt2x00_dev *rt2x00dev = eeprom->data;
308 u32 reg = 0;
309
310 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
311 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
312 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
313 !!eeprom->reg_data_clock);
314 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
315 !!eeprom->reg_chip_select);
316
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100317 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200318}
319
320static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
321{
322 struct eeprom_93cx6 eeprom;
323 u32 reg;
324
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100325 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200326
327 eeprom.data = rt2x00dev;
328 eeprom.register_read = rt2800pci_eepromregister_read;
329 eeprom.register_write = rt2800pci_eepromregister_write;
330 eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
331 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
332 eeprom.reg_data_in = 0;
333 eeprom.reg_data_out = 0;
334 eeprom.reg_data_clock = 0;
335 eeprom.reg_chip_select = 0;
336
337 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
338 EEPROM_SIZE / sizeof(u16));
339}
340
341static void rt2800pci_efuse_read(struct rt2x00_dev *rt2x00dev,
342 unsigned int i)
343{
344 u32 reg;
345
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100346 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200347 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
348 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
349 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100350 rt2800_register_write(rt2x00dev, EFUSE_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200351
352 /* Wait until the EEPROM has been loaded */
353 rt2x00pci_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
354
355 /* Apparently the data is read from end to start */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100356 rt2800_register_read(rt2x00dev, EFUSE_DATA3,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200357 (u32 *)&rt2x00dev->eeprom[i]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100358 rt2800_register_read(rt2x00dev, EFUSE_DATA2,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200359 (u32 *)&rt2x00dev->eeprom[i + 2]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100360 rt2800_register_read(rt2x00dev, EFUSE_DATA1,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200361 (u32 *)&rt2x00dev->eeprom[i + 4]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100362 rt2800_register_read(rt2x00dev, EFUSE_DATA0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200363 (u32 *)&rt2x00dev->eeprom[i + 6]);
364}
365
366static void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
367{
368 unsigned int i;
369
370 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
371 rt2800pci_efuse_read(rt2x00dev, i);
372}
373#else
374static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
375{
376}
377
378static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
379{
380}
381#endif /* CONFIG_RT2800PCI_PCI */
382
383#ifdef CONFIG_RT2X00_LIB_DEBUGFS
384static const struct rt2x00debug rt2800pci_rt2x00debug = {
385 .owner = THIS_MODULE,
386 .csr = {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100387 .read = rt2800_register_read,
388 .write = rt2800_register_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200389 .flags = RT2X00DEBUGFS_OFFSET,
390 .word_base = CSR_REG_BASE,
391 .word_size = sizeof(u32),
392 .word_count = CSR_REG_SIZE / sizeof(u32),
393 },
394 .eeprom = {
395 .read = rt2x00_eeprom_read,
396 .write = rt2x00_eeprom_write,
397 .word_base = EEPROM_BASE,
398 .word_size = sizeof(u16),
399 .word_count = EEPROM_SIZE / sizeof(u16),
400 },
401 .bbp = {
402 .read = rt2800pci_bbp_read,
403 .write = rt2800pci_bbp_write,
404 .word_base = BBP_BASE,
405 .word_size = sizeof(u8),
406 .word_count = BBP_SIZE / sizeof(u8),
407 },
408 .rf = {
409 .read = rt2x00_rf_read,
410 .write = rt2800pci_rf_write,
411 .word_base = RF_BASE,
412 .word_size = sizeof(u32),
413 .word_count = RF_SIZE / sizeof(u32),
414 },
415};
416#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
417
418static int rt2800pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
419{
420 u32 reg;
421
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100422 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200423 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
424}
425
426#ifdef CONFIG_RT2X00_LIB_LEDS
427static void rt2800pci_brightness_set(struct led_classdev *led_cdev,
428 enum led_brightness brightness)
429{
430 struct rt2x00_led *led =
431 container_of(led_cdev, struct rt2x00_led, led_dev);
432 unsigned int enabled = brightness != LED_OFF;
433 unsigned int bg_mode =
434 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
435 unsigned int polarity =
436 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
437 EEPROM_FREQ_LED_POLARITY);
438 unsigned int ledmode =
439 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
440 EEPROM_FREQ_LED_MODE);
441
442 if (led->type == LED_TYPE_RADIO) {
443 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
444 enabled ? 0x20 : 0);
445 } else if (led->type == LED_TYPE_ASSOC) {
446 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
447 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
448 } else if (led->type == LED_TYPE_QUALITY) {
449 /*
450 * The brightness is divided into 6 levels (0 - 5),
451 * The specs tell us the following levels:
452 * 0, 1 ,3, 7, 15, 31
453 * to determine the level in a simple way we can simply
454 * work with bitshifting:
455 * (1 << level) - 1
456 */
457 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
458 (1 << brightness / (LED_FULL / 6)) - 1,
459 polarity);
460 }
461}
462
463static int rt2800pci_blink_set(struct led_classdev *led_cdev,
464 unsigned long *delay_on,
465 unsigned long *delay_off)
466{
467 struct rt2x00_led *led =
468 container_of(led_cdev, struct rt2x00_led, led_dev);
469 u32 reg;
470
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100471 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200472 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
473 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
474 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
475 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
476 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
477 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
478 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100479 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200480
481 return 0;
482}
483
484static void rt2800pci_init_led(struct rt2x00_dev *rt2x00dev,
485 struct rt2x00_led *led,
486 enum led_type type)
487{
488 led->rt2x00dev = rt2x00dev;
489 led->type = type;
490 led->led_dev.brightness_set = rt2800pci_brightness_set;
491 led->led_dev.blink_set = rt2800pci_blink_set;
492 led->flags = LED_INITIALIZED;
493}
494#endif /* CONFIG_RT2X00_LIB_LEDS */
495
496/*
497 * Configuration handlers.
498 */
499static void rt2800pci_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
500 struct rt2x00lib_crypto *crypto,
501 struct ieee80211_key_conf *key)
502{
503 struct mac_wcid_entry wcid_entry;
504 struct mac_iveiv_entry iveiv_entry;
505 u32 offset;
506 u32 reg;
507
508 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
509
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100510 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200511 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
512 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
513 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
514 (crypto->cmd == SET_KEY) * crypto->cipher);
515 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
516 (crypto->cmd == SET_KEY) * crypto->bssidx);
517 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100518 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200519
520 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
521
522 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
523 if ((crypto->cipher == CIPHER_TKIP) ||
524 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
525 (crypto->cipher == CIPHER_AES))
526 iveiv_entry.iv[3] |= 0x20;
527 iveiv_entry.iv[3] |= key->keyidx << 6;
528 rt2x00pci_register_multiwrite(rt2x00dev, offset,
529 &iveiv_entry, sizeof(iveiv_entry));
530
531 offset = MAC_WCID_ENTRY(key->hw_key_idx);
532
533 memset(&wcid_entry, 0, sizeof(wcid_entry));
534 if (crypto->cmd == SET_KEY)
535 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
536 rt2x00pci_register_multiwrite(rt2x00dev, offset,
537 &wcid_entry, sizeof(wcid_entry));
538}
539
540static int rt2800pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
541 struct rt2x00lib_crypto *crypto,
542 struct ieee80211_key_conf *key)
543{
544 struct hw_key_entry key_entry;
545 struct rt2x00_field32 field;
546 u32 offset;
547 u32 reg;
548
549 if (crypto->cmd == SET_KEY) {
550 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
551
552 memcpy(key_entry.key, crypto->key,
553 sizeof(key_entry.key));
554 memcpy(key_entry.tx_mic, crypto->tx_mic,
555 sizeof(key_entry.tx_mic));
556 memcpy(key_entry.rx_mic, crypto->rx_mic,
557 sizeof(key_entry.rx_mic));
558
559 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
560 rt2x00pci_register_multiwrite(rt2x00dev, offset,
561 &key_entry, sizeof(key_entry));
562 }
563
564 /*
565 * The cipher types are stored over multiple registers
566 * starting with SHARED_KEY_MODE_BASE each word will have
567 * 32 bits and contains the cipher types for 2 bssidx each.
568 * Using the correct defines correctly will cause overhead,
569 * so just calculate the correct offset.
570 */
571 field.bit_offset = 4 * (key->hw_key_idx % 8);
572 field.bit_mask = 0x7 << field.bit_offset;
573
574 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
575
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100576 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200577 rt2x00_set_field32(&reg, field,
578 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100579 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200580
581 /*
582 * Update WCID information
583 */
584 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
585
586 return 0;
587}
588
589static int rt2800pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
590 struct rt2x00lib_crypto *crypto,
591 struct ieee80211_key_conf *key)
592{
593 struct hw_key_entry key_entry;
594 u32 offset;
595
596 if (crypto->cmd == SET_KEY) {
597 /*
598 * 1 pairwise key is possible per AID, this means that the AID
599 * equals our hw_key_idx. Make sure the WCID starts _after_ the
600 * last possible shared key entry.
601 */
602 if (crypto->aid > (256 - 32))
603 return -ENOSPC;
604
605 key->hw_key_idx = 32 + crypto->aid;
606
607
608 memcpy(key_entry.key, crypto->key,
609 sizeof(key_entry.key));
610 memcpy(key_entry.tx_mic, crypto->tx_mic,
611 sizeof(key_entry.tx_mic));
612 memcpy(key_entry.rx_mic, crypto->rx_mic,
613 sizeof(key_entry.rx_mic));
614
615 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
616 rt2x00pci_register_multiwrite(rt2x00dev, offset,
617 &key_entry, sizeof(key_entry));
618 }
619
620 /*
621 * Update WCID information
622 */
623 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
624
625 return 0;
626}
627
628static void rt2800pci_config_filter(struct rt2x00_dev *rt2x00dev,
629 const unsigned int filter_flags)
630{
631 u32 reg;
632
633 /*
634 * Start configuration steps.
635 * Note that the version error will always be dropped
636 * and broadcast frames will always be accepted since
637 * there is no filter for it at this time.
638 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100639 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200640 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
641 !(filter_flags & FIF_FCSFAIL));
642 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
643 !(filter_flags & FIF_PLCPFAIL));
644 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
645 !(filter_flags & FIF_PROMISC_IN_BSS));
646 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
647 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
648 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
649 !(filter_flags & FIF_ALLMULTI));
650 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
651 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
652 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
653 !(filter_flags & FIF_CONTROL));
654 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
655 !(filter_flags & FIF_CONTROL));
656 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
657 !(filter_flags & FIF_CONTROL));
658 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
659 !(filter_flags & FIF_CONTROL));
660 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
661 !(filter_flags & FIF_CONTROL));
662 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
663 !(filter_flags & FIF_PSPOLL));
664 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
665 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
666 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
667 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100668 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200669}
670
671static void rt2800pci_config_intf(struct rt2x00_dev *rt2x00dev,
672 struct rt2x00_intf *intf,
673 struct rt2x00intf_conf *conf,
674 const unsigned int flags)
675{
676 unsigned int beacon_base;
677 u32 reg;
678
679 if (flags & CONFIG_UPDATE_TYPE) {
680 /*
681 * Clear current synchronisation setup.
682 * For the Beacon base registers we only need to clear
683 * the first byte since that byte contains the VALID and OWNER
684 * bits which (when set to 0) will invalidate the entire beacon.
685 */
686 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100687 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200688
689 /*
690 * Enable synchronisation.
691 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100692 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200693 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
694 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
695 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100696 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200697 }
698
699 if (flags & CONFIG_UPDATE_MAC) {
700 reg = le32_to_cpu(conf->mac[1]);
701 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
702 conf->mac[1] = cpu_to_le32(reg);
703
704 rt2x00pci_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
705 conf->mac, sizeof(conf->mac));
706 }
707
708 if (flags & CONFIG_UPDATE_BSSID) {
709 reg = le32_to_cpu(conf->bssid[1]);
710 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
711 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
712 conf->bssid[1] = cpu_to_le32(reg);
713
714 rt2x00pci_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
715 conf->bssid, sizeof(conf->bssid));
716 }
717}
718
719static void rt2800pci_config_erp(struct rt2x00_dev *rt2x00dev,
720 struct rt2x00lib_erp *erp)
721{
722 u32 reg;
723
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100724 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200725 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100726 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200727
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100728 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200729 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
730 !!erp->short_preamble);
731 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
732 !!erp->short_preamble);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100733 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200734
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100735 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200736 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
737 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100738 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200739
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100740 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200741 erp->basic_rates);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100742 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200743
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100744 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200745 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
746 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100747 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200748
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100749 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200750 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
751 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
752 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
753 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
754 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100755 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200756
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100757 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200758 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
759 erp->beacon_int * 16);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100760 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200761}
762
763static void rt2800pci_config_ant(struct rt2x00_dev *rt2x00dev,
764 struct antenna_setup *ant)
765{
766 u8 r1;
767 u8 r3;
768
769 rt2800pci_bbp_read(rt2x00dev, 1, &r1);
770 rt2800pci_bbp_read(rt2x00dev, 3, &r3);
771
772 /*
773 * Configure the TX antenna.
774 */
775 switch ((int)ant->tx) {
776 case 1:
777 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
778 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
779 break;
780 case 2:
781 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
782 break;
783 case 3:
784 /* Do nothing */
785 break;
786 }
787
788 /*
789 * Configure the RX antenna.
790 */
791 switch ((int)ant->rx) {
792 case 1:
793 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
794 break;
795 case 2:
796 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
797 break;
798 case 3:
799 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
800 break;
801 }
802
803 rt2800pci_bbp_write(rt2x00dev, 3, r3);
804 rt2800pci_bbp_write(rt2x00dev, 1, r1);
805}
806
807static void rt2800pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
808 struct rt2x00lib_conf *libconf)
809{
810 u16 eeprom;
811 short lna_gain;
812
813 if (libconf->rf.channel <= 14) {
814 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
815 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
816 } else if (libconf->rf.channel <= 64) {
817 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
818 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
819 } else if (libconf->rf.channel <= 128) {
820 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
821 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
822 } else {
823 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
824 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
825 }
826
827 rt2x00dev->lna_gain = lna_gain;
828}
829
830static void rt2800pci_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
831 struct ieee80211_conf *conf,
832 struct rf_channel *rf,
833 struct channel_info *info)
834{
835 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
836
837 if (rt2x00dev->default_ant.tx == 1)
838 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
839
840 if (rt2x00dev->default_ant.rx == 1) {
841 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
842 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
843 } else if (rt2x00dev->default_ant.rx == 2)
844 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
845
846 if (rf->channel > 14) {
847 /*
848 * When TX power is below 0, we should increase it by 7 to
849 * make it a positive value (Minumum value is -7).
850 * However this means that values between 0 and 7 have
851 * double meaning, and we should set a 7DBm boost flag.
852 */
853 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
854 (info->tx_power1 >= 0));
855
856 if (info->tx_power1 < 0)
857 info->tx_power1 += 7;
858
859 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
860 TXPOWER_A_TO_DEV(info->tx_power1));
861
862 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
863 (info->tx_power2 >= 0));
864
865 if (info->tx_power2 < 0)
866 info->tx_power2 += 7;
867
868 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
869 TXPOWER_A_TO_DEV(info->tx_power2));
870 } else {
871 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
872 TXPOWER_G_TO_DEV(info->tx_power1));
873 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
874 TXPOWER_G_TO_DEV(info->tx_power2));
875 }
876
877 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
878
879 rt2800pci_rf_write(rt2x00dev, 1, rf->rf1);
880 rt2800pci_rf_write(rt2x00dev, 2, rf->rf2);
881 rt2800pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
882 rt2800pci_rf_write(rt2x00dev, 4, rf->rf4);
883
884 udelay(200);
885
886 rt2800pci_rf_write(rt2x00dev, 1, rf->rf1);
887 rt2800pci_rf_write(rt2x00dev, 2, rf->rf2);
888 rt2800pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
889 rt2800pci_rf_write(rt2x00dev, 4, rf->rf4);
890
891 udelay(200);
892
893 rt2800pci_rf_write(rt2x00dev, 1, rf->rf1);
894 rt2800pci_rf_write(rt2x00dev, 2, rf->rf2);
895 rt2800pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
896 rt2800pci_rf_write(rt2x00dev, 4, rf->rf4);
897}
898
899static void rt2800pci_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
900 struct ieee80211_conf *conf,
901 struct rf_channel *rf,
902 struct channel_info *info)
903{
904 u8 rfcsr;
905
906 rt2800pci_rfcsr_write(rt2x00dev, 2, rf->rf1);
907 rt2800pci_rfcsr_write(rt2x00dev, 2, rf->rf3);
908
909 rt2800pci_rfcsr_read(rt2x00dev, 6, &rfcsr);
910 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
911 rt2800pci_rfcsr_write(rt2x00dev, 6, rfcsr);
912
913 rt2800pci_rfcsr_read(rt2x00dev, 12, &rfcsr);
914 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
915 TXPOWER_G_TO_DEV(info->tx_power1));
916 rt2800pci_rfcsr_write(rt2x00dev, 12, rfcsr);
917
918 rt2800pci_rfcsr_read(rt2x00dev, 23, &rfcsr);
919 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
920 rt2800pci_rfcsr_write(rt2x00dev, 23, rfcsr);
921
922 rt2800pci_rfcsr_write(rt2x00dev, 24,
923 rt2x00dev->calibration[conf_is_ht40(conf)]);
924
925 rt2800pci_rfcsr_read(rt2x00dev, 23, &rfcsr);
926 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
927 rt2800pci_rfcsr_write(rt2x00dev, 23, rfcsr);
928}
929
930static void rt2800pci_config_channel(struct rt2x00_dev *rt2x00dev,
931 struct ieee80211_conf *conf,
932 struct rf_channel *rf,
933 struct channel_info *info)
934{
935 u32 reg;
936 unsigned int tx_pin;
937 u8 bbp;
938
939 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
940 rt2800pci_config_channel_rt2x(rt2x00dev, conf, rf, info);
941 else
942 rt2800pci_config_channel_rt3x(rt2x00dev, conf, rf, info);
943
944 /*
945 * Change BBP settings
946 */
947 rt2800pci_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
948 rt2800pci_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
949 rt2800pci_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
950 rt2800pci_bbp_write(rt2x00dev, 86, 0);
951
952 if (rf->channel <= 14) {
953 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
954 rt2800pci_bbp_write(rt2x00dev, 82, 0x62);
955 rt2800pci_bbp_write(rt2x00dev, 75, 0x46);
956 } else {
957 rt2800pci_bbp_write(rt2x00dev, 82, 0x84);
958 rt2800pci_bbp_write(rt2x00dev, 75, 0x50);
959 }
960 } else {
961 rt2800pci_bbp_write(rt2x00dev, 82, 0xf2);
962
963 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
964 rt2800pci_bbp_write(rt2x00dev, 75, 0x46);
965 else
966 rt2800pci_bbp_write(rt2x00dev, 75, 0x50);
967 }
968
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100969 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200970 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
971 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
972 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100973 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200974
975 tx_pin = 0;
976
977 /* Turn on unused PA or LNA when not using 1T or 1R */
978 if (rt2x00dev->default_ant.tx != 1) {
979 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
980 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
981 }
982
983 /* Turn on unused PA or LNA when not using 1T or 1R */
984 if (rt2x00dev->default_ant.rx != 1) {
985 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
986 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
987 }
988
989 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
990 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
991 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
992 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
993 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
994 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
995
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100996 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200997
998 rt2800pci_bbp_read(rt2x00dev, 4, &bbp);
999 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1000 rt2800pci_bbp_write(rt2x00dev, 4, bbp);
1001
1002 rt2800pci_bbp_read(rt2x00dev, 3, &bbp);
1003 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
1004 rt2800pci_bbp_write(rt2x00dev, 3, bbp);
1005
1006 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
1007 if (conf_is_ht40(conf)) {
1008 rt2800pci_bbp_write(rt2x00dev, 69, 0x1a);
1009 rt2800pci_bbp_write(rt2x00dev, 70, 0x0a);
1010 rt2800pci_bbp_write(rt2x00dev, 73, 0x16);
1011 } else {
1012 rt2800pci_bbp_write(rt2x00dev, 69, 0x16);
1013 rt2800pci_bbp_write(rt2x00dev, 70, 0x08);
1014 rt2800pci_bbp_write(rt2x00dev, 73, 0x11);
1015 }
1016 }
1017
1018 msleep(1);
1019}
1020
1021static void rt2800pci_config_txpower(struct rt2x00_dev *rt2x00dev,
1022 const int txpower)
1023{
1024 u32 reg;
1025 u32 value = TXPOWER_G_TO_DEV(txpower);
1026 u8 r1;
1027
1028 rt2800pci_bbp_read(rt2x00dev, 1, &r1);
1029 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
1030 rt2800pci_bbp_write(rt2x00dev, 1, r1);
1031
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001032 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001033 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
1034 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
1035 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
1036 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
1037 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
1038 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
1039 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
1040 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001041 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001042
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001043 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001044 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
1045 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
1046 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
1047 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
1048 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
1049 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
1050 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
1051 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001052 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001053
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001054 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001055 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
1056 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
1057 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
1058 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
1059 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
1060 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
1061 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
1062 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001063 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001064
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001065 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001066 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
1067 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
1068 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
1069 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
1070 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
1071 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
1072 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
1073 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001074 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001075
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001076 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001077 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
1078 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
1079 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
1080 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001081 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001082}
1083
1084static void rt2800pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1085 struct rt2x00lib_conf *libconf)
1086{
1087 u32 reg;
1088
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001089 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001090 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1091 libconf->conf->short_frame_max_tx_count);
1092 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1093 libconf->conf->long_frame_max_tx_count);
1094 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1095 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1096 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1097 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001098 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001099}
1100
1101static void rt2800pci_config_ps(struct rt2x00_dev *rt2x00dev,
1102 struct rt2x00lib_conf *libconf)
1103{
1104 enum dev_state state =
1105 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1106 STATE_SLEEP : STATE_AWAKE;
1107 u32 reg;
1108
1109 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001110 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001111
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001112 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001113 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1114 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1115 libconf->conf->listen_interval - 1);
1116 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001117 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001118
1119 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1120 } else {
1121 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1122
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001123 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001124 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1125 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1126 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001127 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001128 }
1129}
1130
1131static void rt2800pci_config(struct rt2x00_dev *rt2x00dev,
1132 struct rt2x00lib_conf *libconf,
1133 const unsigned int flags)
1134{
1135 /* Always recalculate LNA gain before changing configuration */
1136 rt2800pci_config_lna_gain(rt2x00dev, libconf);
1137
1138 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1139 rt2800pci_config_channel(rt2x00dev, libconf->conf,
1140 &libconf->rf, &libconf->channel);
1141 if (flags & IEEE80211_CONF_CHANGE_POWER)
1142 rt2800pci_config_txpower(rt2x00dev, libconf->conf->power_level);
1143 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1144 rt2800pci_config_retry_limit(rt2x00dev, libconf);
1145 if (flags & IEEE80211_CONF_CHANGE_PS)
1146 rt2800pci_config_ps(rt2x00dev, libconf);
1147}
1148
1149/*
1150 * Link tuning
1151 */
1152static void rt2800pci_link_stats(struct rt2x00_dev *rt2x00dev,
1153 struct link_qual *qual)
1154{
1155 u32 reg;
1156
1157 /*
1158 * Update FCS error count from register.
1159 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001160 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001161 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1162}
1163
1164static u8 rt2800pci_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1165{
1166 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ)
1167 return 0x2e + rt2x00dev->lna_gain;
1168
1169 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1170 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1171 else
1172 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1173}
1174
1175static inline void rt2800pci_set_vgc(struct rt2x00_dev *rt2x00dev,
1176 struct link_qual *qual, u8 vgc_level)
1177{
1178 if (qual->vgc_level != vgc_level) {
1179 rt2800pci_bbp_write(rt2x00dev, 66, vgc_level);
1180 qual->vgc_level = vgc_level;
1181 qual->vgc_level_reg = vgc_level;
1182 }
1183}
1184
1185static void rt2800pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
1186 struct link_qual *qual)
1187{
1188 rt2800pci_set_vgc(rt2x00dev, qual,
1189 rt2800pci_get_default_vgc(rt2x00dev));
1190}
1191
1192static void rt2800pci_link_tuner(struct rt2x00_dev *rt2x00dev,
1193 struct link_qual *qual, const u32 count)
1194{
1195 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1196 return;
1197
1198 /*
1199 * When RSSI is better then -80 increase VGC level with 0x10
1200 */
1201 rt2800pci_set_vgc(rt2x00dev, qual,
1202 rt2800pci_get_default_vgc(rt2x00dev) +
1203 ((qual->rssi > -80) * 0x10));
1204}
1205
1206/*
1207 * Firmware functions
1208 */
1209static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1210{
1211 return FIRMWARE_RT2860;
1212}
1213
1214static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1215 const u8 *data, const size_t len)
1216{
1217 u16 fw_crc;
1218 u16 crc;
1219
1220 /*
1221 * Only support 8kb firmware files.
1222 */
1223 if (len != 8192)
1224 return FW_BAD_LENGTH;
1225
1226 /*
1227 * The last 2 bytes in the firmware array are the crc checksum itself,
1228 * this means that we should never pass those 2 bytes to the crc
1229 * algorithm.
1230 */
1231 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1232
1233 /*
1234 * Use the crc ccitt algorithm.
1235 * This will return the same value as the legacy driver which
1236 * used bit ordering reversion on the both the firmware bytes
1237 * before input input as well as on the final output.
1238 * Obviously using crc ccitt directly is much more efficient.
1239 */
1240 crc = crc_ccitt(~0, data, len - 2);
1241
1242 /*
1243 * There is a small difference between the crc-itu-t + bitrev and
1244 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1245 * will be swapped, use swab16 to convert the crc to the correct
1246 * value.
1247 */
1248 crc = swab16(crc);
1249
1250 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1251}
1252
1253static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1254 const u8 *data, const size_t len)
1255{
1256 unsigned int i;
1257 u32 reg;
1258
1259 /*
1260 * Wait for stable hardware.
1261 */
1262 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001263 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001264 if (reg && reg != ~0)
1265 break;
1266 msleep(1);
1267 }
1268
1269 if (i == REGISTER_BUSY_COUNT) {
1270 ERROR(rt2x00dev, "Unstable hardware.\n");
1271 return -EBUSY;
1272 }
1273
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001274 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
1275 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001276
1277 /*
1278 * Disable DMA, will be reenabled later when enabling
1279 * the radio.
1280 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001281 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001282 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1283 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1284 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1285 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1286 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001287 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001288
1289 /*
1290 * enable Host program ram write selection
1291 */
1292 reg = 0;
1293 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001294 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001295
1296 /*
1297 * Write firmware to device.
1298 */
1299 rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
1300 data, len);
1301
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001302 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
1303 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001304
1305 /*
1306 * Wait for device to stabilize.
1307 */
1308 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001309 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001310 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1311 break;
1312 msleep(1);
1313 }
1314
1315 if (i == REGISTER_BUSY_COUNT) {
1316 ERROR(rt2x00dev, "PBF system register not ready.\n");
1317 return -EBUSY;
1318 }
1319
1320 /*
1321 * Disable interrupts
1322 */
1323 rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
1324
1325 /*
1326 * Initialize BBP R/W access agent
1327 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001328 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1329 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001330
1331 return 0;
1332}
1333
1334/*
1335 * Initialization functions.
1336 */
1337static bool rt2800pci_get_entry_state(struct queue_entry *entry)
1338{
1339 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1340 u32 word;
1341
1342 if (entry->queue->qid == QID_RX) {
1343 rt2x00_desc_read(entry_priv->desc, 1, &word);
1344
1345 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
1346 } else {
1347 rt2x00_desc_read(entry_priv->desc, 1, &word);
1348
1349 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
1350 }
1351}
1352
1353static void rt2800pci_clear_entry(struct queue_entry *entry)
1354{
1355 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1356 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1357 u32 word;
1358
1359 if (entry->queue->qid == QID_RX) {
1360 rt2x00_desc_read(entry_priv->desc, 0, &word);
1361 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
1362 rt2x00_desc_write(entry_priv->desc, 0, word);
1363
1364 rt2x00_desc_read(entry_priv->desc, 1, &word);
1365 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
1366 rt2x00_desc_write(entry_priv->desc, 1, word);
1367 } else {
1368 rt2x00_desc_read(entry_priv->desc, 1, &word);
1369 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
1370 rt2x00_desc_write(entry_priv->desc, 1, word);
1371 }
1372}
1373
1374static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
1375{
1376 struct queue_entry_priv_pci *entry_priv;
1377 u32 reg;
1378
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001379 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001380 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1381 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1382 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1383 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1384 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1385 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1386 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001387 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001388
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001389 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1390 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001391
1392 /*
1393 * Initialize registers.
1394 */
1395 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001396 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
1397 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
1398 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
1399 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001400
1401 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001402 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
1403 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
1404 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
1405 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001406
1407 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001408 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
1409 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
1410 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
1411 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001412
1413 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001414 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
1415 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
1416 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
1417 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001418
1419 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001420 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
1421 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
1422 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
1423 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001424
1425 /*
1426 * Enable global DMA configuration
1427 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001428 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001429 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1430 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1431 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001432 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001433
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001434 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001435
1436 return 0;
1437}
1438
1439static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
1440{
1441 u32 reg;
1442 unsigned int i;
1443
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001444 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001445
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001446 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001447 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1448 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001449 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001450
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001451 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001452
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001453 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001454 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1455 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1456 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1457 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001458 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001459
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001460 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001461 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1462 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1463 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1464 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001465 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001466
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001467 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1468 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001469
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001470 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001471
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001472 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001473 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1474 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1475 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1476 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1477 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1478 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001479 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001480
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001481 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1482 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001483
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001484 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001485 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1486 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1487 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1488 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1489 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1490 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1491 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1492 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001493 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001494
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001495 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001496 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1497 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001498 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001499
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001500 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001501 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1502 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1503 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1504 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1505 else
1506 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1507 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1508 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001509 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001510
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001511 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001512
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001513 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001514 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1515 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1516 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1517 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1518 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001519 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001520
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001521 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001522 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1523 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1524 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1525 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1526 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1527 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1528 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1529 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1530 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001531 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001532
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001533 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001534 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1535 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1536 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1537 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1538 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1539 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1540 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1541 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1542 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001543 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001544
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001545 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001546 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1547 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1548 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1549 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1550 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1551 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1552 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1553 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1554 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001555 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001556
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001557 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001558 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1559 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1560 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1561 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1562 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1563 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1564 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1565 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1566 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001567 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001568
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001569 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001570 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1571 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1572 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1573 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1574 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1575 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1576 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1577 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1578 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001579 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001580
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001581 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001582 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1583 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1584 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1585 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1586 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1587 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1588 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1589 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1590 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001591 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001592
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001593 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1594 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001595
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001596 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001597 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1598 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1599 IEEE80211_MAX_RTS_THRESHOLD);
1600 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001601 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001602
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001603 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1604 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001605
1606 /*
1607 * ASIC will keep garbage value after boot, clear encryption keys.
1608 */
1609 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001610 rt2800_register_write(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001611 SHARED_KEY_MODE_ENTRY(i), 0);
1612
1613 for (i = 0; i < 256; i++) {
1614 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1615 rt2x00pci_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1616 wcid, sizeof(wcid));
1617
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001618 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1619 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001620 }
1621
1622 /*
1623 * Clear all beacons
1624 * For the Beacon base registers we only need to clear
1625 * the first byte since that byte contains the VALID and OWNER
1626 * bits which (when set to 0) will invalidate the entire beacon.
1627 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001628 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1629 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1630 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1631 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1632 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1633 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1634 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1635 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001636
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001637 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001638 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1639 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1640 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1641 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1642 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1643 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1644 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1645 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001646 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001647
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001648 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001649 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1650 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1651 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1652 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1653 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1654 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1655 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1656 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001657 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001658
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001659 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001660 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1661 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1662 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1663 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1664 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1665 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1666 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1667 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001668 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001669
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001670 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001671 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1672 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1673 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1674 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001675 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001676
1677 /*
1678 * We must clear the error counters.
1679 * These registers are cleared on read,
1680 * so we may pass a useless variable to store the value.
1681 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001682 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1683 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1684 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1685 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1686 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1687 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001688
1689 return 0;
1690}
1691
1692static int rt2800pci_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1693{
1694 unsigned int i;
1695 u32 reg;
1696
1697 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001698 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001699 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1700 return 0;
1701
1702 udelay(REGISTER_BUSY_DELAY);
1703 }
1704
1705 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1706 return -EACCES;
1707}
1708
1709static int rt2800pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1710{
1711 unsigned int i;
1712 u8 value;
1713
1714 /*
1715 * BBP was enabled after firmware was loaded,
1716 * but we need to reactivate it now.
1717 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001718 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1719 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001720 msleep(1);
1721
1722 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1723 rt2800pci_bbp_read(rt2x00dev, 0, &value);
1724 if ((value != 0xff) && (value != 0x00))
1725 return 0;
1726 udelay(REGISTER_BUSY_DELAY);
1727 }
1728
1729 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1730 return -EACCES;
1731}
1732
1733static int rt2800pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1734{
1735 unsigned int i;
1736 u16 eeprom;
1737 u8 reg_id;
1738 u8 value;
1739
1740 if (unlikely(rt2800pci_wait_bbp_rf_ready(rt2x00dev) ||
1741 rt2800pci_wait_bbp_ready(rt2x00dev)))
1742 return -EACCES;
1743
1744 rt2800pci_bbp_write(rt2x00dev, 65, 0x2c);
1745 rt2800pci_bbp_write(rt2x00dev, 66, 0x38);
1746 rt2800pci_bbp_write(rt2x00dev, 69, 0x12);
1747 rt2800pci_bbp_write(rt2x00dev, 70, 0x0a);
1748 rt2800pci_bbp_write(rt2x00dev, 73, 0x10);
1749 rt2800pci_bbp_write(rt2x00dev, 81, 0x37);
1750 rt2800pci_bbp_write(rt2x00dev, 82, 0x62);
1751 rt2800pci_bbp_write(rt2x00dev, 83, 0x6a);
1752 rt2800pci_bbp_write(rt2x00dev, 84, 0x99);
1753 rt2800pci_bbp_write(rt2x00dev, 86, 0x00);
1754 rt2800pci_bbp_write(rt2x00dev, 91, 0x04);
1755 rt2800pci_bbp_write(rt2x00dev, 92, 0x00);
1756 rt2800pci_bbp_write(rt2x00dev, 103, 0x00);
1757 rt2800pci_bbp_write(rt2x00dev, 105, 0x05);
1758
1759 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
1760 rt2800pci_bbp_write(rt2x00dev, 69, 0x16);
1761 rt2800pci_bbp_write(rt2x00dev, 73, 0x12);
1762 }
1763
1764 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
1765 rt2800pci_bbp_write(rt2x00dev, 84, 0x19);
1766
1767 if (rt2x00_rt(&rt2x00dev->chip, RT3052)) {
1768 rt2800pci_bbp_write(rt2x00dev, 31, 0x08);
1769 rt2800pci_bbp_write(rt2x00dev, 78, 0x0e);
1770 rt2800pci_bbp_write(rt2x00dev, 80, 0x08);
1771 }
1772
1773 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1774 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1775
1776 if (eeprom != 0xffff && eeprom != 0x0000) {
1777 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1778 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1779 rt2800pci_bbp_write(rt2x00dev, reg_id, value);
1780 }
1781 }
1782
1783 return 0;
1784}
1785
1786static u8 rt2800pci_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1787 bool bw40, u8 rfcsr24, u8 filter_target)
1788{
1789 unsigned int i;
1790 u8 bbp;
1791 u8 rfcsr;
1792 u8 passband;
1793 u8 stopband;
1794 u8 overtuned = 0;
1795
1796 rt2800pci_rfcsr_write(rt2x00dev, 24, rfcsr24);
1797
1798 rt2800pci_bbp_read(rt2x00dev, 4, &bbp);
1799 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
1800 rt2800pci_bbp_write(rt2x00dev, 4, bbp);
1801
1802 rt2800pci_rfcsr_read(rt2x00dev, 22, &rfcsr);
1803 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
1804 rt2800pci_rfcsr_write(rt2x00dev, 22, rfcsr);
1805
1806 /*
1807 * Set power & frequency of passband test tone
1808 */
1809 rt2800pci_bbp_write(rt2x00dev, 24, 0);
1810
1811 for (i = 0; i < 100; i++) {
1812 rt2800pci_bbp_write(rt2x00dev, 25, 0x90);
1813 msleep(1);
1814
1815 rt2800pci_bbp_read(rt2x00dev, 55, &passband);
1816 if (passband)
1817 break;
1818 }
1819
1820 /*
1821 * Set power & frequency of stopband test tone
1822 */
1823 rt2800pci_bbp_write(rt2x00dev, 24, 0x06);
1824
1825 for (i = 0; i < 100; i++) {
1826 rt2800pci_bbp_write(rt2x00dev, 25, 0x90);
1827 msleep(1);
1828
1829 rt2800pci_bbp_read(rt2x00dev, 55, &stopband);
1830
1831 if ((passband - stopband) <= filter_target) {
1832 rfcsr24++;
1833 overtuned += ((passband - stopband) == filter_target);
1834 } else
1835 break;
1836
1837 rt2800pci_rfcsr_write(rt2x00dev, 24, rfcsr24);
1838 }
1839
1840 rfcsr24 -= !!overtuned;
1841
1842 rt2800pci_rfcsr_write(rt2x00dev, 24, rfcsr24);
1843 return rfcsr24;
1844}
1845
1846static int rt2800pci_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1847{
1848 u8 rfcsr;
1849 u8 bbp;
1850
1851 if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
1852 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
1853 !rt2x00_rf(&rt2x00dev->chip, RF3022))
1854 return 0;
1855
1856 /*
1857 * Init RF calibration.
1858 */
1859 rt2800pci_rfcsr_read(rt2x00dev, 30, &rfcsr);
1860 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1861 rt2800pci_rfcsr_write(rt2x00dev, 30, rfcsr);
1862 msleep(1);
1863 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1864 rt2800pci_rfcsr_write(rt2x00dev, 30, rfcsr);
1865
1866 rt2800pci_rfcsr_write(rt2x00dev, 0, 0x50);
1867 rt2800pci_rfcsr_write(rt2x00dev, 1, 0x01);
1868 rt2800pci_rfcsr_write(rt2x00dev, 2, 0xf7);
1869 rt2800pci_rfcsr_write(rt2x00dev, 3, 0x75);
1870 rt2800pci_rfcsr_write(rt2x00dev, 4, 0x40);
1871 rt2800pci_rfcsr_write(rt2x00dev, 5, 0x03);
1872 rt2800pci_rfcsr_write(rt2x00dev, 6, 0x02);
1873 rt2800pci_rfcsr_write(rt2x00dev, 7, 0x50);
1874 rt2800pci_rfcsr_write(rt2x00dev, 8, 0x39);
1875 rt2800pci_rfcsr_write(rt2x00dev, 9, 0x0f);
1876 rt2800pci_rfcsr_write(rt2x00dev, 10, 0x60);
1877 rt2800pci_rfcsr_write(rt2x00dev, 11, 0x21);
1878 rt2800pci_rfcsr_write(rt2x00dev, 12, 0x75);
1879 rt2800pci_rfcsr_write(rt2x00dev, 13, 0x75);
1880 rt2800pci_rfcsr_write(rt2x00dev, 14, 0x90);
1881 rt2800pci_rfcsr_write(rt2x00dev, 15, 0x58);
1882 rt2800pci_rfcsr_write(rt2x00dev, 16, 0xb3);
1883 rt2800pci_rfcsr_write(rt2x00dev, 17, 0x92);
1884 rt2800pci_rfcsr_write(rt2x00dev, 18, 0x2c);
1885 rt2800pci_rfcsr_write(rt2x00dev, 19, 0x02);
1886 rt2800pci_rfcsr_write(rt2x00dev, 20, 0xba);
1887 rt2800pci_rfcsr_write(rt2x00dev, 21, 0xdb);
1888 rt2800pci_rfcsr_write(rt2x00dev, 22, 0x00);
1889 rt2800pci_rfcsr_write(rt2x00dev, 23, 0x31);
1890 rt2800pci_rfcsr_write(rt2x00dev, 24, 0x08);
1891 rt2800pci_rfcsr_write(rt2x00dev, 25, 0x01);
1892 rt2800pci_rfcsr_write(rt2x00dev, 26, 0x25);
1893 rt2800pci_rfcsr_write(rt2x00dev, 27, 0x23);
1894 rt2800pci_rfcsr_write(rt2x00dev, 28, 0x13);
1895 rt2800pci_rfcsr_write(rt2x00dev, 29, 0x83);
1896
1897 /*
1898 * Set RX Filter calibration for 20MHz and 40MHz
1899 */
1900 rt2x00dev->calibration[0] =
1901 rt2800pci_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1902 rt2x00dev->calibration[1] =
1903 rt2800pci_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1904
1905 /*
1906 * Set back to initial state
1907 */
1908 rt2800pci_bbp_write(rt2x00dev, 24, 0);
1909
1910 rt2800pci_rfcsr_read(rt2x00dev, 22, &rfcsr);
1911 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
1912 rt2800pci_rfcsr_write(rt2x00dev, 22, rfcsr);
1913
1914 /*
1915 * set BBP back to BW20
1916 */
1917 rt2800pci_bbp_read(rt2x00dev, 4, &bbp);
1918 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
1919 rt2800pci_bbp_write(rt2x00dev, 4, bbp);
1920
1921 return 0;
1922}
1923
1924/*
1925 * Device state switch handlers.
1926 */
1927static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1928 enum dev_state state)
1929{
1930 u32 reg;
1931
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001932 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001933 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1934 (state == STATE_RADIO_RX_ON) ||
1935 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001936 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001937}
1938
1939static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1940 enum dev_state state)
1941{
1942 int mask = (state == STATE_RADIO_IRQ_ON);
1943 u32 reg;
1944
1945 /*
1946 * When interrupts are being enabled, the interrupt registers
1947 * should clear the register to assure a clean state.
1948 */
1949 if (state == STATE_RADIO_IRQ_ON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001950 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1951 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001952 }
1953
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001954 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001955 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
1956 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
1957 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
1958 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
1959 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
1960 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
1961 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
1962 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
1963 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
1964 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
1965 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
1966 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
1967 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
1968 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
1969 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
1970 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
1971 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
1972 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001973 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001974}
1975
1976static int rt2800pci_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
1977{
1978 unsigned int i;
1979 u32 reg;
1980
1981 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001982 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001983 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
1984 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
1985 return 0;
1986
1987 msleep(1);
1988 }
1989
1990 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
1991 return -EACCES;
1992}
1993
1994static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1995{
1996 u32 reg;
1997 u16 word;
1998
1999 /*
2000 * Initialize all registers.
2001 */
2002 if (unlikely(rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2003 rt2800pci_init_queues(rt2x00dev) ||
2004 rt2800pci_init_registers(rt2x00dev) ||
2005 rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2006 rt2800pci_init_bbp(rt2x00dev) ||
2007 rt2800pci_init_rfcsr(rt2x00dev)))
2008 return -EIO;
2009
2010 /*
2011 * Send signal to firmware during boot time.
2012 */
2013 rt2800pci_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
2014
2015 /*
2016 * Enable RX.
2017 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002018 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002019 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2020 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002021 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002022
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002023 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002024 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
2025 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
2026 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
2027 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002028 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002029
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002030 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002031 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2032 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002033 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002034
2035 /*
2036 * Initialize LED control
2037 */
2038 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
2039 rt2800pci_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
2040 word & 0xff, (word >> 8) & 0xff);
2041
2042 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
2043 rt2800pci_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
2044 word & 0xff, (word >> 8) & 0xff);
2045
2046 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
2047 rt2800pci_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
2048 word & 0xff, (word >> 8) & 0xff);
2049
2050 return 0;
2051}
2052
2053static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
2054{
2055 u32 reg;
2056
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002057 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002058 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2059 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2060 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2061 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2062 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002063 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002064
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002065 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
2066 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
2067 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002068
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002069 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002070
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002071 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002072 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
2073 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
2074 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
2075 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
2076 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
2077 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
2078 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002079 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002080
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002081 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
2082 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002083
2084 /* Wait for DMA, ignore error */
2085 rt2800pci_wait_wpdma_ready(rt2x00dev);
2086}
2087
2088static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
2089 enum dev_state state)
2090{
2091 /*
2092 * Always put the device to sleep (even when we intend to wakeup!)
2093 * if the device is booting and wasn't asleep it will return
2094 * failure when attempting to wakeup.
2095 */
2096 rt2800pci_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
2097
2098 if (state == STATE_AWAKE) {
2099 rt2800pci_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
2100 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
2101 }
2102
2103 return 0;
2104}
2105
2106static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
2107 enum dev_state state)
2108{
2109 int retval = 0;
2110
2111 switch (state) {
2112 case STATE_RADIO_ON:
2113 /*
2114 * Before the radio can be enabled, the device first has
2115 * to be woken up. After that it needs a bit of time
2116 * to be fully awake and then the radio can be enabled.
2117 */
2118 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
2119 msleep(1);
2120 retval = rt2800pci_enable_radio(rt2x00dev);
2121 break;
2122 case STATE_RADIO_OFF:
2123 /*
2124 * After the radio has been disabled, the device should
2125 * be put to sleep for powersaving.
2126 */
2127 rt2800pci_disable_radio(rt2x00dev);
2128 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
2129 break;
2130 case STATE_RADIO_RX_ON:
2131 case STATE_RADIO_RX_ON_LINK:
2132 case STATE_RADIO_RX_OFF:
2133 case STATE_RADIO_RX_OFF_LINK:
2134 rt2800pci_toggle_rx(rt2x00dev, state);
2135 break;
2136 case STATE_RADIO_IRQ_ON:
2137 case STATE_RADIO_IRQ_OFF:
2138 rt2800pci_toggle_irq(rt2x00dev, state);
2139 break;
2140 case STATE_DEEP_SLEEP:
2141 case STATE_SLEEP:
2142 case STATE_STANDBY:
2143 case STATE_AWAKE:
2144 retval = rt2800pci_set_state(rt2x00dev, state);
2145 break;
2146 default:
2147 retval = -ENOTSUPP;
2148 break;
2149 }
2150
2151 if (unlikely(retval))
2152 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
2153 state, retval);
2154
2155 return retval;
2156}
2157
2158/*
2159 * TX descriptor initialization
2160 */
2161static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
2162 struct sk_buff *skb,
2163 struct txentry_desc *txdesc)
2164{
2165 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
2166 __le32 *txd = skbdesc->desc;
2167 __le32 *txwi = (__le32 *)(skb->data - rt2x00dev->hw->extra_tx_headroom);
2168 u32 word;
2169
2170 /*
2171 * Initialize TX Info descriptor
2172 */
2173 rt2x00_desc_read(txwi, 0, &word);
2174 rt2x00_set_field32(&word, TXWI_W0_FRAG,
2175 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2176 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
2177 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
2178 rt2x00_set_field32(&word, TXWI_W0_TS,
2179 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
2180 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
2181 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
2182 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
2183 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
2184 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
2185 rt2x00_set_field32(&word, TXWI_W0_BW,
2186 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2187 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2188 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2189 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2190 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2191 rt2x00_desc_write(txwi, 0, word);
2192
2193 rt2x00_desc_read(txwi, 1, &word);
2194 rt2x00_set_field32(&word, TXWI_W1_ACK,
2195 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2196 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2197 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2198 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2199 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2200 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Bartlomiej Zolnierkiewiczf644fea2009-11-04 18:32:24 +01002201 txdesc->key_idx : 0xff);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002202 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2203 skb->len - txdesc->l2pad);
2204 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
2205 skbdesc->entry->queue->qid + 1);
2206 rt2x00_desc_write(txwi, 1, word);
2207
2208 /*
2209 * Always write 0 to IV/EIV fields, hardware will insert the IV
Bartlomiej Zolnierkiewicz77dba492009-11-04 18:32:40 +01002210 * from the IVEIV register when TXD_W3_WIV is set to 0.
2211 * When TXD_W3_WIV is set to 1 it will use the IV data
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002212 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2213 * crypto entry in the registers should be used to encrypt the frame.
2214 */
2215 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2216 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2217
2218 /*
2219 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
2220 * must contains a TXWI structure + 802.11 header + padding + 802.11
2221 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
2222 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
2223 * data. It means that LAST_SEC0 is always 0.
2224 */
2225
2226 /*
2227 * Initialize TX descriptor
2228 */
2229 rt2x00_desc_read(txd, 0, &word);
2230 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
2231 rt2x00_desc_write(txd, 0, word);
2232
2233 rt2x00_desc_read(txd, 1, &word);
2234 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
2235 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
2236 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2237 rt2x00_set_field32(&word, TXD_W1_BURST,
2238 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2239 rt2x00_set_field32(&word, TXD_W1_SD_LEN0,
2240 rt2x00dev->hw->extra_tx_headroom);
2241 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
2242 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
2243 rt2x00_desc_write(txd, 1, word);
2244
2245 rt2x00_desc_read(txd, 2, &word);
2246 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
2247 skbdesc->skb_dma + rt2x00dev->hw->extra_tx_headroom);
2248 rt2x00_desc_write(txd, 2, word);
2249
2250 rt2x00_desc_read(txd, 3, &word);
2251 rt2x00_set_field32(&word, TXD_W3_WIV,
2252 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2253 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
2254 rt2x00_desc_write(txd, 3, word);
2255}
2256
2257/*
2258 * TX data initialization
2259 */
2260static void rt2800pci_write_beacon(struct queue_entry *entry)
2261{
2262 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2263 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2264 unsigned int beacon_base;
2265 u32 reg;
2266
2267 /*
2268 * Disable beaconing while we are reloading the beacon data,
2269 * otherwise we might be sending out invalid data.
2270 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002271 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002272 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002273 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002274
2275 /*
2276 * Write entire beacon with descriptor to register.
2277 */
2278 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
2279 rt2x00pci_register_multiwrite(rt2x00dev,
2280 beacon_base,
2281 skbdesc->desc, skbdesc->desc_len);
2282 rt2x00pci_register_multiwrite(rt2x00dev,
2283 beacon_base + skbdesc->desc_len,
2284 entry->skb->data, entry->skb->len);
2285
2286 /*
2287 * Clean up beacon skb.
2288 */
2289 dev_kfree_skb_any(entry->skb);
2290 entry->skb = NULL;
2291}
2292
2293static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2294 const enum data_queue_qid queue_idx)
2295{
2296 struct data_queue *queue;
2297 unsigned int idx, qidx = 0;
2298 u32 reg;
2299
2300 if (queue_idx == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002301 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002302 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2303 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2304 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2305 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002306 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002307 }
2308 return;
2309 }
2310
2311 if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
2312 return;
2313
2314 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2315 idx = queue->index[Q_INDEX];
2316
2317 if (queue_idx == QID_MGMT)
2318 qidx = 5;
2319 else
2320 qidx = queue_idx;
2321
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002322 rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002323}
2324
2325static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
2326 const enum data_queue_qid qid)
2327{
2328 u32 reg;
2329
2330 if (qid == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002331 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002332 return;
2333 }
2334
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002335 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002336 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
2337 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
2338 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
2339 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002340 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002341}
2342
2343/*
2344 * RX control handlers
2345 */
2346static void rt2800pci_fill_rxdone(struct queue_entry *entry,
2347 struct rxdone_entry_desc *rxdesc)
2348{
2349 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2350 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2351 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
2352 __le32 *rxd = entry_priv->desc;
2353 __le32 *rxwi = (__le32 *)entry->skb->data;
2354 u32 rxd3;
2355 u32 rxwi0;
2356 u32 rxwi1;
2357 u32 rxwi2;
2358 u32 rxwi3;
2359
2360 rt2x00_desc_read(rxd, 3, &rxd3);
2361 rt2x00_desc_read(rxwi, 0, &rxwi0);
2362 rt2x00_desc_read(rxwi, 1, &rxwi1);
2363 rt2x00_desc_read(rxwi, 2, &rxwi2);
2364 rt2x00_desc_read(rxwi, 3, &rxwi3);
2365
2366 if (rt2x00_get_field32(rxd3, RXD_W3_CRC_ERROR))
2367 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2368
2369 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2370 /*
2371 * Unfortunately we don't know the cipher type used during
2372 * decryption. This prevents us from correct providing
2373 * correct statistics through debugfs.
2374 */
2375 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2376 rxdesc->cipher_status =
2377 rt2x00_get_field32(rxd3, RXD_W3_CIPHER_ERROR);
2378 }
2379
2380 if (rt2x00_get_field32(rxd3, RXD_W3_DECRYPTED)) {
2381 /*
2382 * Hardware has stripped IV/EIV data from 802.11 frame during
2383 * decryption. Unfortunately the descriptor doesn't contain
2384 * any fields with the EIV/IV data either, so they can't
2385 * be restored by rt2x00lib.
2386 */
2387 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2388
2389 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2390 rxdesc->flags |= RX_FLAG_DECRYPTED;
2391 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2392 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2393 }
2394
2395 if (rt2x00_get_field32(rxd3, RXD_W3_MY_BSS))
2396 rxdesc->dev_flags |= RXDONE_MY_BSS;
2397
2398 if (rt2x00_get_field32(rxd3, RXD_W3_L2PAD)) {
2399 rxdesc->dev_flags |= RXDONE_L2PAD;
2400 skbdesc->flags |= SKBDESC_L2_PADDED;
2401 }
2402
2403 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2404 rxdesc->flags |= RX_FLAG_SHORT_GI;
2405
2406 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2407 rxdesc->flags |= RX_FLAG_40MHZ;
2408
2409 /*
2410 * Detect RX rate, always use MCS as signal type.
2411 */
2412 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2413 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2414 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2415
2416 /*
2417 * Mask of 0x8 bit to remove the short preamble flag.
2418 */
2419 if (rxdesc->rate_mode == RATE_MODE_CCK)
2420 rxdesc->signal &= ~0x8;
2421
2422 rxdesc->rssi =
2423 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2424 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2425
2426 rxdesc->noise =
2427 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2428 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2429
2430 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2431
2432 /*
2433 * Set RX IDX in register to inform hardware that we have handled
2434 * this entry and it is available for reuse again.
2435 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002436 rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002437
2438 /*
2439 * Remove TXWI descriptor from start of buffer.
2440 */
2441 skb_pull(entry->skb, RXWI_DESC_SIZE);
2442 skb_trim(entry->skb, rxdesc->size);
2443}
2444
2445/*
2446 * Interrupt functions.
2447 */
2448static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
2449{
2450 struct data_queue *queue;
2451 struct queue_entry *entry;
2452 struct queue_entry *entry_done;
2453 struct queue_entry_priv_pci *entry_priv;
2454 struct txdone_entry_desc txdesc;
2455 u32 word;
2456 u32 reg;
2457 u32 old_reg;
2458 unsigned int type;
2459 unsigned int index;
2460 u16 mcs, real_mcs;
2461
2462 /*
2463 * During each loop we will compare the freshly read
2464 * TX_STA_FIFO register value with the value read from
2465 * the previous loop. If the 2 values are equal then
2466 * we should stop processing because the chance it
2467 * quite big that the device has been unplugged and
2468 * we risk going into an endless loop.
2469 */
2470 old_reg = 0;
2471
2472 while (1) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002473 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002474 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
2475 break;
2476
2477 if (old_reg == reg)
2478 break;
2479 old_reg = reg;
2480
2481 /*
2482 * Skip this entry when it contains an invalid
2483 * queue identication number.
2484 */
2485 type = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
2486 if (type >= QID_RX)
2487 continue;
2488
2489 queue = rt2x00queue_get_queue(rt2x00dev, type);
2490 if (unlikely(!queue))
2491 continue;
2492
2493 /*
2494 * Skip this entry when it contains an invalid
2495 * index number.
2496 */
2497 index = rt2x00_get_field32(reg, TX_STA_FIFO_WCID) - 1;
2498 if (unlikely(index >= queue->limit))
2499 continue;
2500
2501 entry = &queue->entries[index];
2502 entry_priv = entry->priv_data;
2503 rt2x00_desc_read((__le32 *)entry->skb->data, 0, &word);
2504
2505 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2506 while (entry != entry_done) {
2507 /*
2508 * Catch up.
2509 * Just report any entries we missed as failed.
2510 */
2511 WARNING(rt2x00dev,
2512 "TX status report missed for entry %d\n",
2513 entry_done->entry_idx);
2514
2515 txdesc.flags = 0;
2516 __set_bit(TXDONE_UNKNOWN, &txdesc.flags);
2517 txdesc.retry = 0;
2518
2519 rt2x00lib_txdone(entry_done, &txdesc);
2520 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2521 }
2522
2523 /*
2524 * Obtain the status about this packet.
2525 */
2526 txdesc.flags = 0;
2527 if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS))
2528 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
2529 else
2530 __set_bit(TXDONE_FAILURE, &txdesc.flags);
2531
2532 /*
2533 * Ralink has a retry mechanism using a global fallback
2534 * table. We setup this fallback table to try immediate
2535 * lower rate for all rates. In the TX_STA_FIFO,
2536 * the MCS field contains the MCS used for the successfull
2537 * transmission. If the first transmission succeed,
2538 * we have mcs == tx_mcs. On the second transmission,
2539 * we have mcs = tx_mcs - 1. So the number of
2540 * retry is (tx_mcs - mcs).
2541 */
2542 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
2543 real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
2544 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
2545 txdesc.retry = mcs - min(mcs, real_mcs);
2546
2547 rt2x00lib_txdone(entry, &txdesc);
2548 }
2549}
2550
2551static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
2552{
2553 struct rt2x00_dev *rt2x00dev = dev_instance;
2554 u32 reg;
2555
2556 /* Read status and ACK all interrupts */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002557 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2558 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002559
2560 if (!reg)
2561 return IRQ_NONE;
2562
2563 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2564 return IRQ_HANDLED;
2565
2566 /*
2567 * 1 - Rx ring done interrupt.
2568 */
2569 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
2570 rt2x00pci_rxdone(rt2x00dev);
2571
2572 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
2573 rt2800pci_txdone(rt2x00dev);
2574
2575 return IRQ_HANDLED;
2576}
2577
2578/*
2579 * Device probe functions.
2580 */
2581static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2582{
2583 u16 word;
2584 u8 *mac;
2585 u8 default_lna_gain;
2586
2587 /*
2588 * Read EEPROM into buffer
2589 */
2590 switch(rt2x00dev->chip.rt) {
2591 case RT2880:
2592 case RT3052:
2593 rt2800pci_read_eeprom_soc(rt2x00dev);
2594 break;
2595 case RT3090:
2596 rt2800pci_read_eeprom_efuse(rt2x00dev);
2597 break;
2598 default:
2599 rt2800pci_read_eeprom_pci(rt2x00dev);
2600 break;
2601 }
2602
2603 /*
2604 * Start validation of the data that has been read.
2605 */
2606 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2607 if (!is_valid_ether_addr(mac)) {
2608 random_ether_addr(mac);
2609 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2610 }
2611
2612 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2613 if (word == 0xffff) {
2614 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2615 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2616 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2617 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2618 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2619 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2620 /*
2621 * There is a max of 2 RX streams for RT2860 series
2622 */
2623 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2624 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2625 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2626 }
2627
2628 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2629 if (word == 0xffff) {
2630 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2631 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2632 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2633 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2634 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2635 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2636 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2637 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2638 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2639 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2640 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2641 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2642 }
2643
2644 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2645 if ((word & 0x00ff) == 0x00ff) {
2646 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2647 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2648 LED_MODE_TXRX_ACTIVITY);
2649 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2650 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2651 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2652 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2653 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2654 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2655 }
2656
2657 /*
2658 * During the LNA validation we are going to use
2659 * lna0 as correct value. Note that EEPROM_LNA
2660 * is never validated.
2661 */
2662 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2663 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2664
2665 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2666 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2667 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2668 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2669 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2670 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2671
2672 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2673 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2674 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2675 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2676 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2677 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2678 default_lna_gain);
2679 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2680
2681 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2682 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2683 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2684 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2685 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2686 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2687
2688 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2689 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2690 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2691 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2692 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2693 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2694 default_lna_gain);
2695 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2696
2697 return 0;
2698}
2699
2700static int rt2800pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2701{
2702 u32 reg;
2703 u16 value;
2704 u16 eeprom;
2705
2706 /*
2707 * Read EEPROM word for configuration.
2708 */
2709 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2710
2711 /*
2712 * Identify RF chipset.
2713 */
2714 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002715 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002716 rt2x00_set_chip_rf(rt2x00dev, value, reg);
2717
2718 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2719 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2720 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2721 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2722 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2723 !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
2724 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
2725 !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
2726 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2727 return -ENODEV;
2728 }
2729
2730 /*
2731 * Identify default antenna configuration.
2732 */
2733 rt2x00dev->default_ant.tx =
2734 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2735 rt2x00dev->default_ant.rx =
2736 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2737
2738 /*
2739 * Read frequency offset and RF programming sequence.
2740 */
2741 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2742 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2743
2744 /*
2745 * Read external LNA informations.
2746 */
2747 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2748
2749 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2750 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2751 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2752 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2753
2754 /*
2755 * Detect if this device has an hardware controlled radio.
2756 */
2757 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2758 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2759
2760 /*
2761 * Store led settings, for correct led behaviour.
2762 */
2763#ifdef CONFIG_RT2X00_LIB_LEDS
2764 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2765 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2766 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2767
2768 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2769#endif /* CONFIG_RT2X00_LIB_LEDS */
2770
2771 return 0;
2772}
2773
2774/*
2775 * RF value list for rt2860
2776 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2777 */
2778static const struct rf_channel rf_vals[] = {
2779 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2780 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2781 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2782 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2783 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2784 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2785 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2786 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2787 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2788 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2789 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2790 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2791 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2792 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2793
2794 /* 802.11 UNI / HyperLan 2 */
2795 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2796 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2797 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2798 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2799 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2800 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2801 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2802 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2803 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2804 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2805 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2806 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2807
2808 /* 802.11 HyperLan 2 */
2809 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2810 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2811 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2812 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2813 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2814 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2815 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2816 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2817 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2818 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2819 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2820 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2821 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2822 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2823 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2824 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2825
2826 /* 802.11 UNII */
2827 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2828 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2829 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2830 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2831 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2832 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2833 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2834
2835 /* 802.11 Japan */
2836 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2837 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2838 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2839 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2840 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2841 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2842 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2843};
2844
2845static int rt2800pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2846{
2847 struct hw_mode_spec *spec = &rt2x00dev->spec;
2848 struct channel_info *info;
2849 char *tx_power1;
2850 char *tx_power2;
2851 unsigned int i;
2852 u16 eeprom;
2853
2854 /*
2855 * Initialize all hw fields.
2856 */
2857 rt2x00dev->hw->flags =
2858 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2859 IEEE80211_HW_SIGNAL_DBM |
2860 IEEE80211_HW_SUPPORTS_PS |
2861 IEEE80211_HW_PS_NULLFUNC_STACK;
2862 rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
2863
2864 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2865 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2866 rt2x00_eeprom_addr(rt2x00dev,
2867 EEPROM_MAC_ADDR_0));
2868
2869 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2870
2871 /*
2872 * Initialize hw_mode information.
2873 */
2874 spec->supported_bands = SUPPORT_BAND_2GHZ;
2875 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2876
2877 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2878 rt2x00_rf(&rt2x00dev->chip, RF2720) ||
2879 rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2880 rt2x00_rf(&rt2x00dev->chip, RF3021) ||
2881 rt2x00_rf(&rt2x00dev->chip, RF3022) ||
2882 rt2x00_rf(&rt2x00dev->chip, RF2020) ||
2883 rt2x00_rf(&rt2x00dev->chip, RF3052)) {
2884 spec->num_channels = 14;
2885 spec->channels = rf_vals;
2886 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2887 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2888 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2889 spec->num_channels = ARRAY_SIZE(rf_vals);
2890 spec->channels = rf_vals;
2891 }
2892
2893 /*
2894 * Initialize HT information.
2895 */
2896 spec->ht.ht_supported = true;
2897 spec->ht.cap =
2898 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2899 IEEE80211_HT_CAP_GRN_FLD |
2900 IEEE80211_HT_CAP_SGI_20 |
2901 IEEE80211_HT_CAP_SGI_40 |
2902 IEEE80211_HT_CAP_TX_STBC |
2903 IEEE80211_HT_CAP_RX_STBC |
2904 IEEE80211_HT_CAP_PSMP_SUPPORT;
2905 spec->ht.ampdu_factor = 3;
2906 spec->ht.ampdu_density = 4;
2907 spec->ht.mcs.tx_params =
2908 IEEE80211_HT_MCS_TX_DEFINED |
2909 IEEE80211_HT_MCS_TX_RX_DIFF |
2910 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2911 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2912
2913 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2914 case 3:
2915 spec->ht.mcs.rx_mask[2] = 0xff;
2916 case 2:
2917 spec->ht.mcs.rx_mask[1] = 0xff;
2918 case 1:
2919 spec->ht.mcs.rx_mask[0] = 0xff;
2920 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2921 break;
2922 }
2923
2924 /*
2925 * Create channel information array
2926 */
2927 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2928 if (!info)
2929 return -ENOMEM;
2930
2931 spec->channels_info = info;
2932
2933 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2934 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2935
2936 for (i = 0; i < 14; i++) {
2937 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2938 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2939 }
2940
2941 if (spec->num_channels > 14) {
2942 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2943 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2944
2945 for (i = 14; i < spec->num_channels; i++) {
2946 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2947 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2948 }
2949 }
2950
2951 return 0;
2952}
2953
2954static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2955{
2956 int retval;
2957
2958 /*
2959 * Allocate eeprom data.
2960 */
2961 retval = rt2800pci_validate_eeprom(rt2x00dev);
2962 if (retval)
2963 return retval;
2964
2965 retval = rt2800pci_init_eeprom(rt2x00dev);
2966 if (retval)
2967 return retval;
2968
2969 /*
2970 * Initialize hw specifications.
2971 */
2972 retval = rt2800pci_probe_hw_mode(rt2x00dev);
2973 if (retval)
2974 return retval;
2975
2976 /*
2977 * This device has multiple filters for control frames
2978 * and has a separate filter for PS Poll frames.
2979 */
2980 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
2981 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
2982
2983 /*
2984 * This device requires firmware.
2985 */
2986 if (!rt2x00_rt(&rt2x00dev->chip, RT2880) &&
2987 !rt2x00_rt(&rt2x00dev->chip, RT3052))
2988 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
2989 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
2990 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
2991 if (!modparam_nohwcrypt)
2992 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
2993
2994 /*
2995 * Set the rssi offset.
2996 */
2997 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2998
2999 return 0;
3000}
3001
3002/*
3003 * IEEE80211 stack callback functions.
3004 */
3005static void rt2800pci_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
3006 u32 *iv32, u16 *iv16)
3007{
3008 struct rt2x00_dev *rt2x00dev = hw->priv;
3009 struct mac_iveiv_entry iveiv_entry;
3010 u32 offset;
3011
3012 offset = MAC_IVEIV_ENTRY(hw_key_idx);
3013 rt2x00pci_register_multiread(rt2x00dev, offset,
3014 &iveiv_entry, sizeof(iveiv_entry));
3015
3016 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
3017 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
3018}
3019
3020static int rt2800pci_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
3021{
3022 struct rt2x00_dev *rt2x00dev = hw->priv;
3023 u32 reg;
3024 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3025
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003026 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003027 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003028 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003029
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003030 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003031 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003032 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003033
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003034 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003035 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003036 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003037
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003038 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003039 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003040 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003041
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003042 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003043 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003044 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003045
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003046 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003047 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003048 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003049
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003050 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003051 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003052 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003053
3054 return 0;
3055}
3056
3057static int rt2800pci_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3058 const struct ieee80211_tx_queue_params *params)
3059{
3060 struct rt2x00_dev *rt2x00dev = hw->priv;
3061 struct data_queue *queue;
3062 struct rt2x00_field32 field;
3063 int retval;
3064 u32 reg;
3065 u32 offset;
3066
3067 /*
3068 * First pass the configuration through rt2x00lib, that will
3069 * update the queue settings and validate the input. After that
3070 * we are free to update the registers based on the value
3071 * in the queue parameter.
3072 */
3073 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3074 if (retval)
3075 return retval;
3076
3077 /*
3078 * We only need to perform additional register initialization
3079 * for WMM queues/
3080 */
3081 if (queue_idx >= 4)
3082 return 0;
3083
3084 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3085
3086 /* Update WMM TXOP register */
3087 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3088 field.bit_offset = (queue_idx & 1) * 16;
3089 field.bit_mask = 0xffff << field.bit_offset;
3090
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003091 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003092 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003093 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003094
3095 /* Update WMM registers */
3096 field.bit_offset = queue_idx * 4;
3097 field.bit_mask = 0xf << field.bit_offset;
3098
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003099 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003100 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003101 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003102
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003103 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003104 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003105 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003106
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003107 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003108 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003109 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003110
3111 /* Update EDCA registers */
3112 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3113
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003114 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003115 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3116 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3117 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3118 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003119 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003120
3121 return 0;
3122}
3123
3124static u64 rt2800pci_get_tsf(struct ieee80211_hw *hw)
3125{
3126 struct rt2x00_dev *rt2x00dev = hw->priv;
3127 u64 tsf;
3128 u32 reg;
3129
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003130 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003131 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003132 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003133 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3134
3135 return tsf;
3136}
3137
3138static const struct ieee80211_ops rt2800pci_mac80211_ops = {
3139 .tx = rt2x00mac_tx,
3140 .start = rt2x00mac_start,
3141 .stop = rt2x00mac_stop,
3142 .add_interface = rt2x00mac_add_interface,
3143 .remove_interface = rt2x00mac_remove_interface,
3144 .config = rt2x00mac_config,
3145 .configure_filter = rt2x00mac_configure_filter,
3146 .set_key = rt2x00mac_set_key,
3147 .get_stats = rt2x00mac_get_stats,
3148 .get_tkip_seq = rt2800pci_get_tkip_seq,
3149 .set_rts_threshold = rt2800pci_set_rts_threshold,
3150 .bss_info_changed = rt2x00mac_bss_info_changed,
3151 .conf_tx = rt2800pci_conf_tx,
3152 .get_tx_stats = rt2x00mac_get_tx_stats,
3153 .get_tsf = rt2800pci_get_tsf,
3154 .rfkill_poll = rt2x00mac_rfkill_poll,
3155};
3156
3157static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
3158 .irq_handler = rt2800pci_interrupt,
3159 .probe_hw = rt2800pci_probe_hw,
3160 .get_firmware_name = rt2800pci_get_firmware_name,
3161 .check_firmware = rt2800pci_check_firmware,
3162 .load_firmware = rt2800pci_load_firmware,
3163 .initialize = rt2x00pci_initialize,
3164 .uninitialize = rt2x00pci_uninitialize,
3165 .get_entry_state = rt2800pci_get_entry_state,
3166 .clear_entry = rt2800pci_clear_entry,
3167 .set_device_state = rt2800pci_set_device_state,
3168 .rfkill_poll = rt2800pci_rfkill_poll,
3169 .link_stats = rt2800pci_link_stats,
3170 .reset_tuner = rt2800pci_reset_tuner,
3171 .link_tuner = rt2800pci_link_tuner,
3172 .write_tx_desc = rt2800pci_write_tx_desc,
3173 .write_tx_data = rt2x00pci_write_tx_data,
3174 .write_beacon = rt2800pci_write_beacon,
3175 .kick_tx_queue = rt2800pci_kick_tx_queue,
3176 .kill_tx_queue = rt2800pci_kill_tx_queue,
3177 .fill_rxdone = rt2800pci_fill_rxdone,
3178 .config_shared_key = rt2800pci_config_shared_key,
3179 .config_pairwise_key = rt2800pci_config_pairwise_key,
3180 .config_filter = rt2800pci_config_filter,
3181 .config_intf = rt2800pci_config_intf,
3182 .config_erp = rt2800pci_config_erp,
3183 .config_ant = rt2800pci_config_ant,
3184 .config = rt2800pci_config,
3185};
3186
3187static const struct data_queue_desc rt2800pci_queue_rx = {
3188 .entry_num = RX_ENTRIES,
3189 .data_size = AGGREGATION_SIZE,
3190 .desc_size = RXD_DESC_SIZE,
3191 .priv_size = sizeof(struct queue_entry_priv_pci),
3192};
3193
3194static const struct data_queue_desc rt2800pci_queue_tx = {
3195 .entry_num = TX_ENTRIES,
3196 .data_size = AGGREGATION_SIZE,
3197 .desc_size = TXD_DESC_SIZE,
3198 .priv_size = sizeof(struct queue_entry_priv_pci),
3199};
3200
3201static const struct data_queue_desc rt2800pci_queue_bcn = {
3202 .entry_num = 8 * BEACON_ENTRIES,
3203 .data_size = 0, /* No DMA required for beacons */
3204 .desc_size = TXWI_DESC_SIZE,
3205 .priv_size = sizeof(struct queue_entry_priv_pci),
3206};
3207
3208static const struct rt2x00_ops rt2800pci_ops = {
3209 .name = KBUILD_MODNAME,
3210 .max_sta_intf = 1,
3211 .max_ap_intf = 8,
3212 .eeprom_size = EEPROM_SIZE,
3213 .rf_size = RF_SIZE,
3214 .tx_queues = NUM_TX_QUEUES,
3215 .rx = &rt2800pci_queue_rx,
3216 .tx = &rt2800pci_queue_tx,
3217 .bcn = &rt2800pci_queue_bcn,
3218 .lib = &rt2800pci_rt2x00_ops,
3219 .hw = &rt2800pci_mac80211_ops,
3220#ifdef CONFIG_RT2X00_LIB_DEBUGFS
3221 .debugfs = &rt2800pci_rt2x00debug,
3222#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
3223};
3224
3225/*
3226 * RT2800pci module information.
3227 */
3228static struct pci_device_id rt2800pci_device_table[] = {
3229 { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
3230 { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
3231 { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
3232 { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
3233 { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
3234 { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
3235 { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
3236 { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
3237 { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
3238 { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
3239 { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
3240 { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
3241 { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
3242 { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
3243 { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
3244 { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
3245 { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
3246 { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
3247 { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
3248 { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
3249 { 0, }
3250};
3251
3252MODULE_AUTHOR(DRV_PROJECT);
3253MODULE_VERSION(DRV_VERSION);
3254MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
3255MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
3256#ifdef CONFIG_RT2800PCI_PCI
3257MODULE_FIRMWARE(FIRMWARE_RT2860);
3258MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
3259#endif /* CONFIG_RT2800PCI_PCI */
3260MODULE_LICENSE("GPL");
3261
3262#ifdef CONFIG_RT2800PCI_WISOC
3263#if defined(CONFIG_RALINK_RT288X)
3264__rt2x00soc_probe(RT2880, &rt2800pci_ops);
3265#elif defined(CONFIG_RALINK_RT305X)
3266__rt2x00soc_probe(RT3052, &rt2800pci_ops);
3267#endif
3268
3269static struct platform_driver rt2800soc_driver = {
3270 .driver = {
3271 .name = "rt2800_wmac",
3272 .owner = THIS_MODULE,
3273 .mod_name = KBUILD_MODNAME,
3274 },
3275 .probe = __rt2x00soc_probe,
3276 .remove = __devexit_p(rt2x00soc_remove),
3277 .suspend = rt2x00soc_suspend,
3278 .resume = rt2x00soc_resume,
3279};
3280#endif /* CONFIG_RT2800PCI_WISOC */
3281
3282#ifdef CONFIG_RT2800PCI_PCI
3283static struct pci_driver rt2800pci_driver = {
3284 .name = KBUILD_MODNAME,
3285 .id_table = rt2800pci_device_table,
3286 .probe = rt2x00pci_probe,
3287 .remove = __devexit_p(rt2x00pci_remove),
3288 .suspend = rt2x00pci_suspend,
3289 .resume = rt2x00pci_resume,
3290};
3291#endif /* CONFIG_RT2800PCI_PCI */
3292
3293static int __init rt2800pci_init(void)
3294{
3295 int ret = 0;
3296
3297#ifdef CONFIG_RT2800PCI_WISOC
3298 ret = platform_driver_register(&rt2800soc_driver);
3299 if (ret)
3300 return ret;
3301#endif
3302#ifdef CONFIG_RT2800PCI_PCI
3303 ret = pci_register_driver(&rt2800pci_driver);
3304 if (ret) {
3305#ifdef CONFIG_RT2800PCI_WISOC
3306 platform_driver_unregister(&rt2800soc_driver);
3307#endif
3308 return ret;
3309 }
3310#endif
3311
3312 return ret;
3313}
3314
3315static void __exit rt2800pci_exit(void)
3316{
3317#ifdef CONFIG_RT2800PCI_PCI
3318 pci_unregister_driver(&rt2800pci_driver);
3319#endif
3320#ifdef CONFIG_RT2800PCI_WISOC
3321 platform_driver_unregister(&rt2800soc_driver);
3322#endif
3323}
3324
3325module_init(rt2800pci_init);
3326module_exit(rt2800pci_exit);