blob: f1f11d10e48533b5c9e4b3e3ef0128ef05254639 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010029#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Linus Torvalds612a9aa2012-10-03 23:29:23 -070035#include <drm/drm_dp_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010036
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010037/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
Chris Wilson481b6af2010-08-23 17:43:35 +010045#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010047 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040048 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010049 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010050 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 break; \
53 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070054 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010059 } \
60 ret__; \
61})
62
Chris Wilson481b6af2010-08-23 17:43:35 +010063#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010065#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010067
Chris Wilson021357a2010-09-07 20:54:59 +010068#define KHz(x) (1000*x)
69#define MHz(x) KHz(1000*x)
70
Jesse Barnes79e53942008-11-07 14:24:08 -080071/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
80#define INTELFB_CONN_LIMIT 4
81
82#define INTEL_I2C_BUS_DVO 1
83#define INTEL_I2C_BUS_SDVO 2
84
85/* these are outputs from the chip - integrated only
86 external chips are via DVO or SDVO output */
87#define INTEL_OUTPUT_UNUSED 0
88#define INTEL_OUTPUT_ANALOG 1
89#define INTEL_OUTPUT_DVO 2
90#define INTEL_OUTPUT_SDVO 3
91#define INTEL_OUTPUT_LVDS 4
92#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080093#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +080095#define INTEL_OUTPUT_EDP 8
Jani Nikula72ffa332013-08-27 15:12:17 +030096#define INTEL_OUTPUT_DSI 9
97#define INTEL_OUTPUT_UNKNOWN 10
Jesse Barnes79e53942008-11-07 14:24:08 -080098
99#define INTEL_DVO_CHIP_NONE 0
100#define INTEL_DVO_CHIP_LVDS 1
101#define INTEL_DVO_CHIP_TMDS 2
102#define INTEL_DVO_CHIP_TVOUT 4
103
Jani Nikula72ffa332013-08-27 15:12:17 +0300104#define INTEL_DSI_COMMAND_MODE 0
105#define INTEL_DSI_VIDEO_MODE 1
106
Jesse Barnes79e53942008-11-07 14:24:08 -0800107struct intel_framebuffer {
108 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000109 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800110};
111
Chris Wilson37811fc2010-08-25 22:45:57 +0100112struct intel_fbdev {
113 struct drm_fb_helper helper;
114 struct intel_framebuffer ifb;
115 struct list_head fbdev_list;
116 struct drm_display_mode *our_mode;
117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Eric Anholt21d40d32010-03-25 11:11:14 -0700119struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100120 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200121 /*
122 * The new crtc this encoder will be driven from. Only differs from
123 * base->crtc while a modeset is in progress.
124 */
125 struct intel_crtc *new_crtc;
126
Jesse Barnes79e53942008-11-07 14:24:08 -0800127 int type;
Daniel Vetter66a92782012-07-12 20:08:18 +0200128 /*
129 * Intel hw has only one MUX where encoders could be clone, hence a
130 * simple flag is enough to compute the possible_clones mask.
131 */
132 bool cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200133 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700134 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100135 bool (*compute_config)(struct intel_encoder *,
136 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100137 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200138 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200139 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100140 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200141 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200142 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200143 /* Read out the current hw state of this connector, returning true if
144 * the encoder is active. If the encoder is enabled it also set the pipe
145 * it is connected to in the pipe parameter. */
146 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700147 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200148 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800149 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
150 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700151 void (*get_config)(struct intel_encoder *,
152 struct intel_crtc_config *pipe_config);
Ma Lingf8aed702009-08-24 13:50:24 +0800153 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500154 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800155};
156
Jani Nikula1d508702012-10-19 14:51:49 +0300157struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300158 struct drm_display_mode *fixed_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300159 int fitting_mode;
Jani Nikula1d508702012-10-19 14:51:49 +0300160};
161
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800162struct intel_connector {
163 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200164 /*
165 * The fixed encoder this connector is connected to.
166 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100167 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200168
169 /*
170 * The new encoder this connector will be driven. Only differs from
171 * encoder while a modeset is in progress.
172 */
173 struct intel_encoder *new_encoder;
174
Daniel Vetterf0947c32012-07-02 13:10:34 +0200175 /* Reads out the current hw, returning true if the connector is enabled
176 * and active (i.e. dpms ON state). */
177 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300178
179 /* Panel info for eDP and LVDS */
180 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300181
182 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
183 struct edid *edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200184
185 /* since POLL and HPD connectors may use the same HPD line keep the native
186 state of connector->polled in case hotplug storm detection changes it */
187 u8 polled;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800188};
189
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300190typedef struct dpll {
191 /* given values */
192 int n;
193 int m1, m2;
194 int p1, p2;
195 /* derived values */
196 int dot;
197 int vco;
198 int m;
199 int p;
200} intel_clock_t;
201
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100202struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200203 /**
204 * quirks - bitfield with hw state readout quirks
205 *
206 * For various reasons the hw state readout code might not be able to
207 * completely faithfully read out the current state. These cases are
208 * tracked with quirk flags so that fastboot and state checker can act
209 * accordingly.
210 */
211#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
212 unsigned long quirks;
213
Ville Syrjälä5113bc92013-09-04 18:25:29 +0300214 /* User requested mode, only valid as a starting point to
215 * compute adjusted_mode, except in the case of (S)DVO where
216 * it's also for the output timings of the (S)DVO chip.
217 * adjusted_mode will then correspond to the S(DVO) chip's
218 * preferred input timings. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100219 struct drm_display_mode requested_mode;
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300220 /* Actual pipe timings ie. what we program into the pipe timing
221 * registers. adjusted_mode.clock is the pipe pixel clock. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100222 struct drm_display_mode adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300223
224 /* Pipe source size (ie. panel fitter input size)
225 * All planes will be positioned inside this space,
226 * and get clipped at the edges. */
227 int pipe_src_w, pipe_src_h;
228
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100229 /* Whether to set up the PCH/FDI. Note that we never allow sharing
230 * between pch encoders and cpu encoders. */
231 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100232
Daniel Vetter3b117c82013-04-17 20:15:07 +0200233 /* CPU Transcoder for the pipe. Currently this can only differ from the
234 * pipe on Haswell (where we have a special eDP transcoder). */
235 enum transcoder cpu_transcoder;
236
Daniel Vetter50f3b012013-03-27 00:44:56 +0100237 /*
238 * Use reduced/limited/broadcast rbg range, compressing from the full
239 * range fed into the crtcs.
240 */
241 bool limited_color_range;
242
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200243 /* DP has a bunch of special case unfortunately, so mark the pipe
244 * accordingly. */
245 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200246
247 /*
248 * Enable dithering, used when the selected pipe bpp doesn't match the
249 * plane bpp.
250 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100251 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100252
253 /* Controls for the clock computation, to override various stages. */
254 bool clock_set;
255
Daniel Vetter09ede542013-04-30 14:01:45 +0200256 /* SDVO TV has a bunch of special case. To make multifunction encoders
257 * work correctly, we need to track this at runtime.*/
258 bool sdvo_tv_clock;
259
Daniel Vettere29c22c2013-02-21 00:00:16 +0100260 /*
261 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
262 * required. This is set in the 2nd loop of calling encoder's
263 * ->compute_config if the first pick doesn't work out.
264 */
265 bool bw_constrained;
266
Daniel Vetterf47709a2013-03-28 10:42:02 +0100267 /* Settings for the intel dpll used on pretty much everything but
268 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300269 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100270
Daniel Vettera43f6e02013-06-07 23:10:32 +0200271 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
272 enum intel_dpll_id shared_dpll;
273
Daniel Vetter66e985c2013-06-05 13:34:20 +0200274 /* Actual register state of the dpll, for shared dpll cross-checking. */
275 struct intel_dpll_hw_state dpll_hw_state;
276
Daniel Vetter965e0c42013-03-27 00:44:57 +0100277 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200278 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200279
280 /*
281 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300282 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
283 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100284 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200285 int port_clock;
286
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100287 /* Used by SDVO (and if we ever fix it, HDMI). */
288 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700289
290 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700291 struct {
292 u32 control;
293 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200294 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700295 } gmch_pfit;
296
297 /* Panel fitter placement and size for Ironlake+ */
298 struct {
299 u32 pos;
300 u32 size;
301 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100302
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100303 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100304 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100305 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300306
307 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300308
309 bool double_wide;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100310};
311
Jesse Barnes79e53942008-11-07 14:24:08 -0800312struct intel_crtc {
313 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700314 enum pipe pipe;
315 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800316 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200317 /*
318 * Whether the crtc and the connected output pipeline is active. Implies
319 * that crtc->enabled is set, i.e. the current mode configuration has
320 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200321 */
322 bool active;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +0800323 bool eld_vld;
Chris Wilson93314b52012-06-13 17:36:55 +0100324 bool primary_disabled; /* is the crtc obscured by a plane? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700325 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200326 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500327 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100328
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000329 atomic_t unpin_work_count;
330
Daniel Vettere506a0c2012-07-05 12:17:29 +0200331 /* Display surface base address adjustement for pageflips. Note that on
332 * gen4+ this only adjusts up to a tile, offsets within a tile are
333 * handled in the hw itself (with the TILEOFF register). */
334 unsigned long dspaddr_offset;
335
Chris Wilson05394f32010-11-08 19:18:58 +0000336 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100337 uint32_t cursor_addr;
338 int16_t cursor_x, cursor_y;
339 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100340 bool cursor_visible;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700341
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100342 struct intel_crtc_config config;
343
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300344 uint32_t ddi_pll_sel;
Ville Syrjälä10d83732013-01-29 18:13:34 +0200345
346 /* reset counter value when the last flip was submitted */
347 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300348
349 /* Access to these should be protected by dev_priv->irq_lock. */
350 bool cpu_fifo_underrun_disabled;
351 bool pch_fifo_underrun_disabled;
Jesse Barnes79e53942008-11-07 14:24:08 -0800352};
353
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300354struct intel_plane_wm_parameters {
355 uint32_t horiz_pixels;
356 uint8_t bytes_per_pixel;
357 bool enabled;
358 bool scaled;
359};
360
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800361struct intel_plane {
362 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700363 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800364 enum pipe pipe;
365 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100366 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800367 int max_downscale;
368 u32 lut_r[1024], lut_g[1024], lut_b[1024];
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700369 int crtc_x, crtc_y;
370 unsigned int crtc_w, crtc_h;
371 uint32_t src_x, src_y;
372 uint32_t src_w, src_h;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300373
374 /* Since we need to change the watermarks before/after
375 * enabling/disabling the planes, we need to store the parameters here
376 * as the other pieces of the struct may not reflect the values we want
377 * for the watermark calculations. Currently only Haswell uses this.
378 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300379 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300380
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800381 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300382 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800383 struct drm_framebuffer *fb,
384 struct drm_i915_gem_object *obj,
385 int crtc_x, int crtc_y,
386 unsigned int crtc_w, unsigned int crtc_h,
387 uint32_t x, uint32_t y,
388 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300389 void (*disable_plane)(struct drm_plane *plane,
390 struct drm_crtc *crtc);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800391 int (*update_colorkey)(struct drm_plane *plane,
392 struct drm_intel_sprite_colorkey *key);
393 void (*get_colorkey)(struct drm_plane *plane,
394 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800395};
396
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300397struct intel_watermark_params {
398 unsigned long fifo_size;
399 unsigned long max_wm;
400 unsigned long default_wm;
401 unsigned long guard_size;
402 unsigned long cacheline_size;
403};
404
405struct cxsr_latency {
406 int is_desktop;
407 int is_ddr3;
408 unsigned long fsb_freq;
409 unsigned long mem_freq;
410 unsigned long display_sr;
411 unsigned long display_hpll_disable;
412 unsigned long cursor_sr;
413 unsigned long cursor_hpll_disable;
414};
415
Jesse Barnes79e53942008-11-07 14:24:08 -0800416#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800417#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100418#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800419#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800420#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300422struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300423 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300424 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300425 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200426 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300427 bool has_hdmi_sink;
428 bool has_audio;
429 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200430 bool rgb_quant_range_selectable;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300431 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100432 enum hdmi_infoframe_type type,
433 const uint8_t *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300434 void (*set_infoframes)(struct drm_encoder *encoder,
435 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300436};
437
Adam Jacksonb091cd92012-09-18 10:58:49 -0400438#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300439#define DP_LINK_CONFIGURATION_SIZE 9
440
441struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300442 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300443 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300444 uint32_t DP;
445 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
446 bool has_audio;
447 enum hdmi_force_audio force_audio;
448 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200449 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300450 uint8_t link_bw;
451 uint8_t lane_count;
452 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300453 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400454 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300455 struct i2c_adapter adapter;
456 struct i2c_algo_dp_aux_data algo;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300457 uint8_t train_set[4];
458 int panel_power_up_delay;
459 int panel_power_down_delay;
460 int panel_power_cycle_delay;
461 int backlight_on_delay;
462 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300463 struct delayed_work panel_vdd_work;
464 bool want_panel_vdd;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300465 bool psr_setup_done;
Jani Nikuladd06f902012-10-19 14:51:50 +0300466 struct intel_connector *attached_connector;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300467};
468
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200469struct intel_digital_port {
470 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200471 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700472 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200473 struct intel_dp dp;
474 struct intel_hdmi hdmi;
475};
476
Jesse Barnes89b667f2013-04-18 14:51:36 -0700477static inline int
478vlv_dport_to_channel(struct intel_digital_port *dport)
479{
480 switch (dport->port) {
481 case PORT_B:
482 return 0;
483 case PORT_C:
484 return 1;
485 default:
486 BUG();
487 }
488}
489
Chris Wilsonf875c152010-09-09 15:44:14 +0100490static inline struct drm_crtc *
491intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
492{
493 struct drm_i915_private *dev_priv = dev->dev_private;
494 return dev_priv->pipe_to_crtc_mapping[pipe];
495}
496
Chris Wilson417ae142011-01-19 15:04:42 +0000497static inline struct drm_crtc *
498intel_get_crtc_for_plane(struct drm_device *dev, int plane)
499{
500 struct drm_i915_private *dev_priv = dev->dev_private;
501 return dev_priv->plane_to_crtc_mapping[plane];
502}
503
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100504struct intel_unpin_work {
505 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000506 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000507 struct drm_i915_gem_object *old_fb_obj;
508 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100509 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000510 atomic_t pending;
511#define INTEL_FLIP_INACTIVE 0
512#define INTEL_FLIP_PENDING 1
513#define INTEL_FLIP_COMPLETE 2
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100514 bool enable_stall_check;
515};
516
Daniel Vetterd2acd212012-10-20 20:57:43 +0200517int intel_pch_rawclk(struct drm_device *dev);
518
Jani Nikula4eab8132012-08-13 13:22:34 +0300519int intel_connector_update_modes(struct drm_connector *connector,
520 struct edid *edid);
Zhenyu Wang335af9a2010-03-30 14:39:31 +0800521int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Eric Anholtf0217c42009-12-01 11:56:30 -0800522
Chris Wilson3f43c482011-05-12 22:17:24 +0100523extern void intel_attach_force_audio_property(struct drm_connector *connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000524extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
525
Paulo Zanoni86642812013-04-12 17:57:57 -0300526extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Jesse Barnes79e53942008-11-07 14:24:08 -0800527extern void intel_crt_init(struct drm_device *dev);
Daniel Vetter08d644a2012-07-12 20:19:59 +0200528extern void intel_hdmi_init(struct drm_device *dev,
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300529 int hdmi_reg, enum port port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200530extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
531 struct intel_connector *intel_connector);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300532extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100533extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
534 struct intel_crtc_config *pipe_config);
Daniel Vettereef4eac2012-03-23 23:43:35 +0100535extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
536 bool is_sdvob);
Jesse Barnes79e53942008-11-07 14:24:08 -0800537extern void intel_dvo_init(struct drm_device *dev);
538extern void intel_tv_init(struct drm_device *dev);
Chris Wilsonf047e392012-07-21 12:31:41 +0100539extern void intel_mark_busy(struct drm_device *dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -0300540extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
541 struct intel_ring_buffer *ring);
Chris Wilson725a5b52013-01-08 11:02:57 +0000542extern void intel_mark_idle(struct drm_device *dev);
Daniel Vetterc9093352013-06-06 22:22:47 +0200543extern void intel_lvds_init(struct drm_device *dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300544extern bool intel_dsi_init(struct drm_device *dev);
Daniel Vetter1974cad2012-11-26 17:22:09 +0100545extern bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoniab9d7c32012-07-17 17:53:45 -0300546extern void intel_dp_init(struct drm_device *dev, int output_reg,
547 enum port port);
Paulo Zanoni16c25532013-06-12 17:27:25 -0300548extern bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200549 struct intel_connector *intel_connector);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300550extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300551extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
552extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +0300553extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300554extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200555extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
556extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100557extern bool intel_dp_compute_config(struct intel_encoder *encoder,
558 struct intel_crtc_config *pipe_config);
Adam Jacksoncb0953d2010-07-16 14:46:29 -0400559extern bool intel_dpd_is_edp(struct drm_device *dev);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -0200560extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
561extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200562extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
563extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
564extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
565extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700566extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -0300567extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
568 enum plane plane);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800569
Chris Wilsona9573552010-08-22 13:18:16 +0100570/* intel_panel.c */
Jani Nikuladd06f902012-10-19 14:51:50 +0300571extern int intel_panel_init(struct intel_panel *panel,
572 struct drm_display_mode *fixed_mode);
Jani Nikula1d508702012-10-19 14:51:49 +0300573extern void intel_panel_fini(struct intel_panel *panel);
574
Ville Syrjälä4c6df4b2013-09-02 21:13:39 +0300575extern void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100576 struct drm_display_mode *adjusted_mode);
Jesse Barnesb074cec2013-04-25 12:55:02 -0700577extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
578 struct intel_crtc_config *pipe_config,
579 int fitting_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700580extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
581 struct intel_crtc_config *pipe_config,
582 int fitting_mode);
Jani Nikulad6540632013-04-12 15:18:36 +0300583extern void intel_panel_set_backlight(struct drm_device *dev,
584 u32 level, u32 max);
Jani Nikula0657b6b2012-10-19 14:51:46 +0300585extern int intel_panel_setup_backlight(struct drm_connector *connector);
Daniel Vetter24ded202012-06-05 12:14:54 +0200586extern void intel_panel_enable_backlight(struct drm_device *dev,
587 enum pipe pipe);
Chris Wilson47356eb2011-01-11 17:06:04 +0000588extern void intel_panel_disable_backlight(struct drm_device *dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200589extern void intel_panel_destroy_backlight(struct drm_device *dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +0000590extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100591
Daniel Vetterd9e55602012-07-04 22:16:09 +0200592struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200593 struct drm_encoder **save_connector_encoders;
594 struct drm_crtc **save_encoder_crtcs;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200595
596 bool fb_changed;
597 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200598};
599
Chris Wilsonc0c36b942012-12-19 16:08:43 +0000600extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800601extern void intel_crtc_load_lut(struct drm_crtc *crtc);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200602extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100603extern void intel_encoder_destroy(struct drm_encoder *encoder);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200604extern void intel_connector_dpms(struct drm_connector *, int mode);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200605extern bool intel_connector_get_hw_state(struct intel_connector *connector);
Daniel Vetterb9805142012-08-31 17:37:33 +0200606extern void intel_modeset_check_state(struct drm_device *dev);
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700607extern void intel_plane_restore(struct drm_plane *plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +0300608extern void intel_plane_disable(struct drm_plane *plane);
Daniel Vetterb9805142012-08-31 17:37:33 +0200609
Jesse Barnes79e53942008-11-07 14:24:08 -0800610
Chris Wilsondf0e9242010-09-09 16:20:55 +0100611static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
612{
613 return to_intel_connector(connector)->encoder;
614}
615
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200616static inline struct intel_digital_port *
617enc_to_dig_port(struct drm_encoder *encoder)
618{
619 return container_of(encoder, struct intel_digital_port, base.base);
620}
621
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300622static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
623{
624 return &enc_to_dig_port(encoder)->dp;
625}
626
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200627static inline struct intel_digital_port *
628dp_to_dig_port(struct intel_dp *intel_dp)
629{
630 return container_of(intel_dp, struct intel_digital_port, dp);
631}
632
633static inline struct intel_digital_port *
634hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
635{
636 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300637}
638
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000639bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
640 struct intel_digital_port *port);
641
Chris Wilsondf0e9242010-09-09 16:20:55 +0100642extern void intel_connector_attach_encoder(struct intel_connector *connector,
643 struct intel_encoder *encoder);
644extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
647 struct drm_crtc *crtc);
Carl Worth08d7b3d2009-04-29 14:43:54 -0700648int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
649 struct drm_file *file_priv);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200650extern enum transcoder
651intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
652 enum pipe pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700653extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100654extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
Paulo Zanonid4b19312012-11-29 11:29:32 -0200655extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Jesse Barnes89b667f2013-04-18 14:51:36 -0700656extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
Chris Wilson8261b192011-04-19 23:18:09 +0100657
658struct intel_load_detect_pipe {
Chris Wilsond2dff872011-04-19 08:36:26 +0100659 struct drm_framebuffer *release_fb;
Chris Wilson8261b192011-04-19 23:18:09 +0100660 bool load_detect_temp;
661 int dpms_mode;
662};
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200663extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +0100664 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +0100665 struct intel_load_detect_pipe *old);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200666extern void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +0100667 struct intel_load_detect_pipe *old);
Jesse Barnes79e53942008-11-07 14:24:08 -0800668
Jesse Barnes79e53942008-11-07 14:24:08 -0800669extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
670 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000671extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
672 u16 *blue, int regno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800673
Chris Wilson127bd2a2010-07-23 23:32:05 +0100674extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000675 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +0000676 struct intel_ring_buffer *pipelined);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100677extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Chris Wilson127bd2a2010-07-23 23:32:05 +0100678
Dave Airlie38651672010-03-30 05:34:13 +0000679extern int intel_framebuffer_init(struct drm_device *dev,
680 struct intel_framebuffer *ifb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800681 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +0000682 struct drm_i915_gem_object *obj);
Chris Wilsonddfe1562013-08-06 17:43:07 +0100683extern void intel_framebuffer_fini(struct intel_framebuffer *fb);
Dave Airlie38651672010-03-30 05:34:13 +0000684extern int intel_fbdev_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100685extern void intel_fbdev_initial_config(struct drm_device *dev);
Dave Airlie38651672010-03-30 05:34:13 +0000686extern void intel_fbdev_fini(struct drm_device *dev);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100687extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500688extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
689extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700690extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500691
Daniel Vetter02e792f2009-09-15 22:57:34 +0200692extern void intel_setup_overlay(struct drm_device *dev);
693extern void intel_cleanup_overlay(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +0000694extern int intel_overlay_switch_off(struct intel_overlay *overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200695extern int intel_overlay_put_image(struct drm_device *dev, void *data,
696 struct drm_file *file_priv);
697extern int intel_overlay_attrs(struct drm_device *dev, void *data,
698 struct drm_file *file_priv);
Dave Airlie4abe3522010-03-30 05:34:18 +0000699
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000700extern void intel_fb_output_poll_changed(struct drm_device *dev);
Dave Airliee8e7a2b2011-04-21 22:18:32 +0100701extern void intel_fb_restore_mode(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700702
Daniel Vetter55607e82013-06-16 21:42:39 +0200703struct intel_shared_dpll *
704intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
705
706void assert_shared_dpll(struct drm_i915_private *dev_priv,
707 struct intel_shared_dpll *pll,
708 bool state);
709#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
710#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
711void assert_pll(struct drm_i915_private *dev_priv,
712 enum pipe pipe, bool state);
713#define assert_pll_enabled(d, p) assert_pll(d, p, true)
714#define assert_pll_disabled(d, p) assert_pll(d, p, false)
715void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
716 enum pipe pipe, bool state);
717#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
718#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800719extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
720 bool state);
721#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
722#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
723
Jesse Barnes645c62a2011-05-11 09:49:31 -0700724extern void intel_init_clock_gating(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300725extern void intel_suspend_hw(struct drm_device *dev);
Wu Fengguange0dac652011-09-05 14:25:34 +0800726extern void intel_write_eld(struct drm_encoder *encoder,
727 struct drm_display_mode *mode);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300728extern void intel_prepare_ddi(struct drm_device *dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300729extern void hsw_fdi_link_train(struct drm_crtc *crtc);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300730extern void intel_ddi_init(struct drm_device *dev, enum port port);
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300731extern enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700732
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800733/* For use by IVB LP watermark workaround in intel_sprite.c */
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300734extern void intel_update_watermarks(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300735extern void intel_update_sprite_watermarks(struct drm_plane *plane,
736 struct drm_crtc *crtc,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300737 uint32_t sprite_width, int pixel_size,
738 bool enabled, bool scaled);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800739
Chris Wilsonbc752862013-02-21 20:04:31 +0000740extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
741 unsigned int tiling_mode,
742 unsigned int bpp,
743 unsigned int pitch);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100744
Jesse Barnes8ea30862012-01-03 08:05:39 -0800745extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
746 struct drm_file *file_priv);
747extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
748 struct drm_file *file_priv);
749
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300750/* Power-related functions, located in intel_pm.c */
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300751extern void intel_init_pm(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300752/* FBC */
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300753extern bool intel_fbc_enabled(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300754extern void intel_update_fbc(struct drm_device *dev);
Daniel Vettereb48eb02012-04-26 23:28:12 +0200755/* IPS */
756extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
757extern void intel_gpu_ips_teardown(void);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300758
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800759/* Power well */
760extern int i915_init_power_well(struct drm_device *dev);
761extern void i915_remove_power_well(struct drm_device *dev);
762
Paulo Zanonib97186f2013-05-03 12:15:36 -0300763extern bool intel_display_power_enabled(struct drm_device *dev,
764 enum intel_display_power_domain domain);
Paulo Zanonifa42e232013-01-25 16:59:11 -0200765extern void intel_init_power_well(struct drm_device *dev);
Paulo Zanonicb107992013-01-25 16:59:15 -0200766extern void intel_set_power_well(struct drm_device *dev, bool enable);
Ville Syrjälä9cdb8262013-09-16 17:38:27 +0300767extern void intel_resume_power_well(struct drm_device *dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200768extern void intel_enable_gt_powersave(struct drm_device *dev);
769extern void intel_disable_gt_powersave(struct drm_device *dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +0200770extern void ironlake_teardown_rc6(struct drm_device *dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300771void gen6_update_ring_freq(struct drm_device *dev);
Daniel Vetterb3daeae2012-04-26 23:28:13 +0200772
Daniel Vetter85234cd2012-07-02 13:27:29 +0200773extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
774 enum pipe *pipe);
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200775extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
Paulo Zanoni79f689a2012-10-05 12:05:52 -0300776extern void intel_ddi_pll_init(struct drm_device *dev);
Damien Lespiau8228c252013-03-07 15:30:27 +0000777extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200778extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
779 enum transcoder cpu_transcoder);
Paulo Zanonifc914632012-10-05 12:05:54 -0300780extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
781extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300782extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
Daniel Vetterff9a6752013-06-01 17:16:21 +0200783extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300784extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
Paulo Zanonidae84792012-10-15 15:51:30 -0300785extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300786extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -0200787extern bool
788intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
789extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300790
Ville Syrjälä96a02912013-02-18 19:08:49 +0200791extern void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanoni86642812013-04-12 17:57:57 -0300792extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
793 enum pipe pipe,
794 bool enable);
795extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
796 enum transcoder pch_transcoder,
797 bool enable);
Ville Syrjälä96a02912013-02-18 19:08:49 +0200798
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300799extern void intel_edp_psr_enable(struct intel_dp *intel_dp);
800extern void intel_edp_psr_disable(struct intel_dp *intel_dp);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -0300801extern void intel_edp_psr_update(struct drm_device *dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -0300802extern void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
803 bool switch_to_fclk, bool allow_power_down);
804extern void hsw_restore_lcpll(struct drm_i915_private *dev_priv);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300805extern void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
806extern void ilk_disable_gt_irq(struct drm_i915_private *dev_priv,
807 uint32_t mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300808extern void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
809extern void snb_disable_pm_irq(struct drm_i915_private *dev_priv,
810 uint32_t mask);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300811extern void hsw_enable_pc8_work(struct work_struct *__work);
812extern void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
813extern void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
814extern void hsw_pc8_disable_interrupts(struct drm_device *dev);
815extern void hsw_pc8_restore_interrupts(struct drm_device *dev);
816extern void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
817extern void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +0300818extern void intel_dp_get_m_n(struct intel_crtc *crtc,
819 struct intel_crtc_config *pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +0300820extern int intel_dotclock_calculate(int link_freq,
821 const struct intel_link_m_n *m_n);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300822extern void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
823 int dotclock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300824
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300825extern bool intel_crtc_active(struct drm_crtc *crtc);
826
Jesse Barnes79e53942008-11-07 14:24:08 -0800827#endif /* __INTEL_DRV_H__ */