blob: 65604dde972614cfb9c1926c3dcd89649cacc2cf [file] [log] [blame]
Hans Verkuil1a0adaf2007-04-27 12:31:25 -03001/* interrupt handling
2 Copyright (C) 2003-2004 Kevin Thayer <nufan_wfk at yahoo.com>
3 Copyright (C) 2004 Chris Kennedy <c@groovy.org>
4 Copyright (C) 2005-2007 Hans Verkuil <hverkuil@xs4all.nl>
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
21#include "ivtv-driver.h"
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030022#include "ivtv-queue.h"
23#include "ivtv-udma.h"
24#include "ivtv-irq.h"
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030025#include "ivtv-mailbox.h"
26#include "ivtv-vbi.h"
Hans Verkuil1e13f9e2007-03-10 06:52:02 -030027#include "ivtv-yuv.h"
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030028
29#define DMA_MAGIC_COOKIE 0x000001fe
30
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030031static void ivtv_dma_dec_start(struct ivtv_stream *s);
32
33static const int ivtv_stream_map[] = {
34 IVTV_ENC_STREAM_TYPE_MPG,
35 IVTV_ENC_STREAM_TYPE_YUV,
36 IVTV_ENC_STREAM_TYPE_PCM,
37 IVTV_ENC_STREAM_TYPE_VBI,
38};
39
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030040
Hans Verkuildc02d502007-05-19 14:07:16 -030041static void ivtv_pio_work_handler(struct ivtv *itv)
42{
43 struct ivtv_stream *s = &itv->streams[itv->cur_pio_stream];
44 struct ivtv_buffer *buf;
Hans Verkuildc02d502007-05-19 14:07:16 -030045 int i = 0;
46
Hans Verkuilbd58df62007-07-10 17:47:07 -030047 IVTV_DEBUG_HI_DMA("ivtv_pio_work_handler\n");
Hans Verkuildc02d502007-05-19 14:07:16 -030048 if (itv->cur_pio_stream < 0 || itv->cur_pio_stream >= IVTV_MAX_STREAMS ||
49 s->v4l2dev == NULL || !ivtv_use_pio(s)) {
50 itv->cur_pio_stream = -1;
51 /* trigger PIO complete user interrupt */
52 write_reg(IVTV_IRQ_ENC_PIO_COMPLETE, 0x44);
53 return;
54 }
Hans Verkuilbd58df62007-07-10 17:47:07 -030055 IVTV_DEBUG_HI_DMA("Process PIO %s\n", s->name);
Trent Piepho805a4392007-10-10 05:37:41 -030056 list_for_each_entry(buf, &s->q_dma.list, list) {
Hans Verkuil37093b12007-07-28 19:45:50 -030057 u32 size = s->sg_processing[i].size & 0x3ffff;
Hans Verkuildc02d502007-05-19 14:07:16 -030058
59 /* Copy the data from the card to the buffer */
60 if (s->type == IVTV_DEC_STREAM_TYPE_VBI) {
Hans Verkuil37093b12007-07-28 19:45:50 -030061 memcpy_fromio(buf->buf, itv->dec_mem + s->sg_processing[i].src - IVTV_DECODER_OFFSET, size);
Hans Verkuildc02d502007-05-19 14:07:16 -030062 }
63 else {
Hans Verkuil37093b12007-07-28 19:45:50 -030064 memcpy_fromio(buf->buf, itv->enc_mem + s->sg_processing[i].src, size);
Hans Verkuildc02d502007-05-19 14:07:16 -030065 }
Hans Verkuildc02d502007-05-19 14:07:16 -030066 i++;
Hans Verkuil37093b12007-07-28 19:45:50 -030067 if (i == s->sg_processing_size)
68 break;
Hans Verkuildc02d502007-05-19 14:07:16 -030069 }
70 write_reg(IVTV_IRQ_ENC_PIO_COMPLETE, 0x44);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030071}
72
Hans Verkuil1e13f9e2007-03-10 06:52:02 -030073void ivtv_irq_work_handler(struct work_struct *work)
74{
75 struct ivtv *itv = container_of(work, struct ivtv, irq_work_queue);
76
77 DEFINE_WAIT(wait);
78
Hans Verkuildc02d502007-05-19 14:07:16 -030079 if (test_and_clear_bit(IVTV_F_I_WORK_HANDLER_PIO, &itv->i_flags))
80 ivtv_pio_work_handler(itv);
81
Hans Verkuil1e13f9e2007-03-10 06:52:02 -030082 if (test_and_clear_bit(IVTV_F_I_WORK_HANDLER_VBI, &itv->i_flags))
Hans Verkuildc02d502007-05-19 14:07:16 -030083 ivtv_vbi_work_handler(itv);
Hans Verkuil1e13f9e2007-03-10 06:52:02 -030084
85 if (test_and_clear_bit(IVTV_F_I_WORK_HANDLER_YUV, &itv->i_flags))
86 ivtv_yuv_work_handler(itv);
87}
88
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030089/* Determine the required DMA size, setup enough buffers in the predma queue and
90 actually copy the data from the card to the buffers in case a PIO transfer is
91 required for this stream.
92 */
93static int stream_enc_dma_append(struct ivtv_stream *s, u32 data[CX2341X_MBOX_MAX_DATA])
94{
95 struct ivtv *itv = s->itv;
96 struct ivtv_buffer *buf;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -030097 u32 bytes_needed = 0;
98 u32 offset, size;
99 u32 UVoffset = 0, UVsize = 0;
100 int skip_bufs = s->q_predma.buffers;
Hans Verkuil37093b12007-07-28 19:45:50 -0300101 int idx = s->sg_pending_size;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300102 int rc;
103
104 /* sanity checks */
105 if (s->v4l2dev == NULL) {
106 IVTV_DEBUG_WARN("Stream %s not started\n", s->name);
107 return -1;
108 }
109 if (!test_bit(IVTV_F_S_CLAIMED, &s->s_flags)) {
110 IVTV_DEBUG_WARN("Stream %s not open\n", s->name);
111 return -1;
112 }
113
114 /* determine offset, size and PTS for the various streams */
115 switch (s->type) {
116 case IVTV_ENC_STREAM_TYPE_MPG:
117 offset = data[1];
118 size = data[2];
Hans Verkuil37093b12007-07-28 19:45:50 -0300119 s->pending_pts = 0;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300120 break;
121
122 case IVTV_ENC_STREAM_TYPE_YUV:
123 offset = data[1];
124 size = data[2];
125 UVoffset = data[3];
126 UVsize = data[4];
Hans Verkuil37093b12007-07-28 19:45:50 -0300127 s->pending_pts = ((u64) data[5] << 32) | data[6];
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300128 break;
129
130 case IVTV_ENC_STREAM_TYPE_PCM:
131 offset = data[1] + 12;
132 size = data[2] - 12;
Hans Verkuil37093b12007-07-28 19:45:50 -0300133 s->pending_pts = read_dec(offset - 8) |
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300134 ((u64)(read_dec(offset - 12)) << 32);
135 if (itv->has_cx23415)
136 offset += IVTV_DECODER_OFFSET;
137 break;
138
139 case IVTV_ENC_STREAM_TYPE_VBI:
140 size = itv->vbi.enc_size * itv->vbi.fpi;
141 offset = read_enc(itv->vbi.enc_start - 4) + 12;
142 if (offset == 12) {
143 IVTV_DEBUG_INFO("VBI offset == 0\n");
144 return -1;
145 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300146 s->pending_pts = read_enc(offset - 4) | ((u64)read_enc(offset - 8) << 32);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300147 break;
148
149 case IVTV_DEC_STREAM_TYPE_VBI:
150 size = read_dec(itv->vbi.dec_start + 4) + 8;
151 offset = read_dec(itv->vbi.dec_start) + itv->vbi.dec_start;
Hans Verkuil37093b12007-07-28 19:45:50 -0300152 s->pending_pts = 0;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300153 offset += IVTV_DECODER_OFFSET;
154 break;
155 default:
156 /* shouldn't happen */
157 return -1;
158 }
159
160 /* if this is the start of the DMA then fill in the magic cookie */
Hans Verkuil51a99c02007-08-18 15:16:00 -0300161 if (s->sg_pending_size == 0 && ivtv_use_dma(s)) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300162 if (itv->has_cx23415 && (s->type == IVTV_ENC_STREAM_TYPE_PCM ||
163 s->type == IVTV_DEC_STREAM_TYPE_VBI)) {
Hans Verkuil37093b12007-07-28 19:45:50 -0300164 s->pending_backup = read_dec(offset - IVTV_DECODER_OFFSET);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300165 write_dec_sync(cpu_to_le32(DMA_MAGIC_COOKIE), offset - IVTV_DECODER_OFFSET);
166 }
167 else {
Hans Verkuil37093b12007-07-28 19:45:50 -0300168 s->pending_backup = read_enc(offset);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300169 write_enc_sync(cpu_to_le32(DMA_MAGIC_COOKIE), offset);
170 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300171 s->pending_offset = offset;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300172 }
173
174 bytes_needed = size;
175 if (s->type == IVTV_ENC_STREAM_TYPE_YUV) {
176 /* The size for the Y samples needs to be rounded upwards to a
177 multiple of the buf_size. The UV samples then start in the
178 next buffer. */
179 bytes_needed = s->buf_size * ((bytes_needed + s->buf_size - 1) / s->buf_size);
180 bytes_needed += UVsize;
181 }
182
Hans Verkuilbd58df62007-07-10 17:47:07 -0300183 IVTV_DEBUG_HI_DMA("%s %s: 0x%08x bytes at 0x%08x\n",
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300184 ivtv_use_pio(s) ? "PIO" : "DMA", s->name, bytes_needed, offset);
185
186 rc = ivtv_queue_move(s, &s->q_free, &s->q_full, &s->q_predma, bytes_needed);
187 if (rc < 0) { /* Insufficient buffers */
188 IVTV_DEBUG_WARN("Cannot obtain %d bytes for %s data transfer\n",
189 bytes_needed, s->name);
190 return -1;
191 }
192 if (rc && !s->buffers_stolen && (s->s_flags & IVTV_F_S_APPL_IO)) {
193 IVTV_WARN("All %s stream buffers are full. Dropping data.\n", s->name);
194 IVTV_WARN("Cause: the application is not reading fast enough.\n");
195 }
196 s->buffers_stolen = rc;
197
Hans Verkuil37093b12007-07-28 19:45:50 -0300198 /* got the buffers, now fill in sg_pending */
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300199 buf = list_entry(s->q_predma.list.next, struct ivtv_buffer, list);
200 memset(buf->buf, 0, 128);
Trent Piepho805a4392007-10-10 05:37:41 -0300201 list_for_each_entry(buf, &s->q_predma.list, list) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300202 if (skip_bufs-- > 0)
203 continue;
Hans Verkuil37093b12007-07-28 19:45:50 -0300204 s->sg_pending[idx].dst = buf->dma_handle;
205 s->sg_pending[idx].src = offset;
206 s->sg_pending[idx].size = s->buf_size;
Richard Knutsson14d5deb2007-12-08 10:35:06 -0300207 buf->bytesused = min(size, s->buf_size);
Hans Verkuilf4071b82007-07-28 12:07:12 -0300208 buf->dma_xfer_cnt = s->dma_xfer_cnt;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300209
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300210 s->q_predma.bytesused += buf->bytesused;
211 size -= buf->bytesused;
212 offset += s->buf_size;
213
214 /* Sync SG buffers */
215 ivtv_buf_sync_for_device(s, buf);
216
217 if (size == 0) { /* YUV */
218 /* process the UV section */
219 offset = UVoffset;
220 size = UVsize;
221 }
222 idx++;
223 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300224 s->sg_pending_size = idx;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300225 return 0;
226}
227
228static void dma_post(struct ivtv_stream *s)
229{
230 struct ivtv *itv = s->itv;
231 struct ivtv_buffer *buf = NULL;
232 struct list_head *p;
233 u32 offset;
234 u32 *u32buf;
235 int x = 0;
236
Hans Verkuilbd58df62007-07-10 17:47:07 -0300237 IVTV_DEBUG_HI_DMA("%s %s completed (%x)\n", ivtv_use_pio(s) ? "PIO" : "DMA",
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300238 s->name, s->dma_offset);
239 list_for_each(p, &s->q_dma.list) {
240 buf = list_entry(p, struct ivtv_buffer, list);
241 u32buf = (u32 *)buf->buf;
242
243 /* Sync Buffer */
244 ivtv_buf_sync_for_cpu(s, buf);
245
Hans Verkuil51a99c02007-08-18 15:16:00 -0300246 if (x == 0 && ivtv_use_dma(s)) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300247 offset = s->dma_last_offset;
248 if (u32buf[offset / 4] != DMA_MAGIC_COOKIE)
249 {
250 for (offset = 0; offset < 64; offset++) {
251 if (u32buf[offset] == DMA_MAGIC_COOKIE) {
252 break;
253 }
254 }
255 offset *= 4;
256 if (offset == 256) {
257 IVTV_DEBUG_WARN("%s: Couldn't find start of buffer within the first 256 bytes\n", s->name);
258 offset = s->dma_last_offset;
259 }
260 if (s->dma_last_offset != offset)
261 IVTV_DEBUG_WARN("%s: offset %d -> %d\n", s->name, s->dma_last_offset, offset);
262 s->dma_last_offset = offset;
263 }
264 if (itv->has_cx23415 && (s->type == IVTV_ENC_STREAM_TYPE_PCM ||
265 s->type == IVTV_DEC_STREAM_TYPE_VBI)) {
266 write_dec_sync(0, s->dma_offset - IVTV_DECODER_OFFSET);
267 }
268 else {
269 write_enc_sync(0, s->dma_offset);
270 }
271 if (offset) {
272 buf->bytesused -= offset;
273 memcpy(buf->buf, buf->buf + offset, buf->bytesused + offset);
274 }
275 *u32buf = cpu_to_le32(s->dma_backup);
276 }
277 x++;
278 /* flag byteswap ABCD -> DCBA for MPG & VBI data outside irq */
279 if (s->type == IVTV_ENC_STREAM_TYPE_MPG ||
280 s->type == IVTV_ENC_STREAM_TYPE_VBI)
Hans Verkuilf4071b82007-07-28 12:07:12 -0300281 buf->b_flags |= IVTV_F_B_NEED_BUF_SWAP;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300282 }
283 if (buf)
284 buf->bytesused += s->dma_last_offset;
285 if (buf && s->type == IVTV_DEC_STREAM_TYPE_VBI) {
Trent Piepho805a4392007-10-10 05:37:41 -0300286 list_for_each_entry(buf, &s->q_dma.list, list) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300287 /* Parse and Groom VBI Data */
288 s->q_dma.bytesused -= buf->bytesused;
289 ivtv_process_vbi_data(itv, buf, 0, s->type);
290 s->q_dma.bytesused += buf->bytesused;
291 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300292 if (s->id == -1) {
293 ivtv_queue_move(s, &s->q_dma, NULL, &s->q_free, 0);
294 return;
295 }
296 }
297 ivtv_queue_move(s, &s->q_dma, NULL, &s->q_full, s->q_dma.bytesused);
298 if (s->id != -1)
299 wake_up(&s->waitq);
300}
301
302void ivtv_dma_stream_dec_prepare(struct ivtv_stream *s, u32 offset, int lock)
303{
304 struct ivtv *itv = s->itv;
Ian Armstrong77aded62007-11-05 14:27:09 -0300305 struct yuv_playback_info *yi = &itv->yuv_info;
306 u8 frame = yi->draw_frame;
307 struct yuv_frame_info *f = &yi->new_frame_info[frame];
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300308 struct ivtv_buffer *buf;
Ian Armstrong77aded62007-11-05 14:27:09 -0300309 u32 y_size = 720 * ((f->src_h + 31) & ~31);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300310 u32 uv_offset = offset + IVTV_YUV_BUFFER_UV_OFFSET;
311 int y_done = 0;
312 int bytes_written = 0;
313 unsigned long flags = 0;
314 int idx = 0;
315
Hans Verkuilbd58df62007-07-10 17:47:07 -0300316 IVTV_DEBUG_HI_DMA("DEC PREPARE DMA %s: %08x %08x\n", s->name, s->q_predma.bytesused, offset);
Ian Armstrong77aded62007-11-05 14:27:09 -0300317
318 /* Insert buffer block for YUV if needed */
319 if (s->type == IVTV_DEC_STREAM_TYPE_YUV && f->offset_y) {
320 if (yi->blanking_dmaptr) {
321 s->sg_pending[idx].src = yi->blanking_dmaptr;
322 s->sg_pending[idx].dst = offset;
323 s->sg_pending[idx].size = 720 * 16;
324 }
325 offset += 720 * 16;
326 idx++;
327 }
328
Trent Piepho805a4392007-10-10 05:37:41 -0300329 list_for_each_entry(buf, &s->q_predma.list, list) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300330 /* YUV UV Offset from Y Buffer */
Ian Armstrongc240ad02007-10-16 03:21:46 -0300331 if (s->type == IVTV_DEC_STREAM_TYPE_YUV && !y_done &&
332 (bytes_written + buf->bytesused) >= y_size) {
333 s->sg_pending[idx].src = buf->dma_handle;
334 s->sg_pending[idx].dst = offset;
335 s->sg_pending[idx].size = y_size - bytes_written;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300336 offset = uv_offset;
Ian Armstrongc240ad02007-10-16 03:21:46 -0300337 if (s->sg_pending[idx].size != buf->bytesused) {
338 idx++;
339 s->sg_pending[idx].src =
340 buf->dma_handle + s->sg_pending[idx - 1].size;
341 s->sg_pending[idx].dst = offset;
342 s->sg_pending[idx].size =
343 buf->bytesused - s->sg_pending[idx - 1].size;
344 offset += s->sg_pending[idx].size;
345 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300346 y_done = 1;
Ian Armstrongc240ad02007-10-16 03:21:46 -0300347 } else {
348 s->sg_pending[idx].src = buf->dma_handle;
349 s->sg_pending[idx].dst = offset;
350 s->sg_pending[idx].size = buf->bytesused;
351 offset += buf->bytesused;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300352 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300353 bytes_written += buf->bytesused;
354
355 /* Sync SG buffers */
356 ivtv_buf_sync_for_device(s, buf);
357 idx++;
358 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300359 s->sg_pending_size = idx;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300360
361 /* Sync Hardware SG List of buffers */
362 ivtv_stream_sync_for_device(s);
363 if (lock)
364 spin_lock_irqsave(&itv->dma_reg_lock, flags);
365 if (!test_bit(IVTV_F_I_DMA, &itv->i_flags)) {
366 ivtv_dma_dec_start(s);
367 }
368 else {
369 set_bit(IVTV_F_S_DMA_PENDING, &s->s_flags);
370 }
371 if (lock)
372 spin_unlock_irqrestore(&itv->dma_reg_lock, flags);
373}
374
Hans Verkuil37093b12007-07-28 19:45:50 -0300375static void ivtv_dma_enc_start_xfer(struct ivtv_stream *s)
376{
377 struct ivtv *itv = s->itv;
378
379 s->sg_dma->src = cpu_to_le32(s->sg_processing[s->sg_processed].src);
380 s->sg_dma->dst = cpu_to_le32(s->sg_processing[s->sg_processed].dst);
381 s->sg_dma->size = cpu_to_le32(s->sg_processing[s->sg_processed].size | 0x80000000);
382 s->sg_processed++;
383 /* Sync Hardware SG List of buffers */
384 ivtv_stream_sync_for_device(s);
385 write_reg(s->sg_handle, IVTV_REG_ENCDMAADDR);
386 write_reg_sync(read_reg(IVTV_REG_DMAXFER) | 0x02, IVTV_REG_DMAXFER);
387}
388
389static void ivtv_dma_dec_start_xfer(struct ivtv_stream *s)
390{
391 struct ivtv *itv = s->itv;
392
393 s->sg_dma->src = cpu_to_le32(s->sg_processing[s->sg_processed].src);
394 s->sg_dma->dst = cpu_to_le32(s->sg_processing[s->sg_processed].dst);
395 s->sg_dma->size = cpu_to_le32(s->sg_processing[s->sg_processed].size | 0x80000000);
396 s->sg_processed++;
397 /* Sync Hardware SG List of buffers */
398 ivtv_stream_sync_for_device(s);
399 write_reg(s->sg_handle, IVTV_REG_DECDMAADDR);
400 write_reg_sync(read_reg(IVTV_REG_DMAXFER) | 0x01, IVTV_REG_DMAXFER);
401}
402
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300403/* start the encoder DMA */
404static void ivtv_dma_enc_start(struct ivtv_stream *s)
405{
406 struct ivtv *itv = s->itv;
407 struct ivtv_stream *s_vbi = &itv->streams[IVTV_ENC_STREAM_TYPE_VBI];
408 int i;
409
Hans Verkuilbd58df62007-07-10 17:47:07 -0300410 IVTV_DEBUG_HI_DMA("start %s for %s\n", ivtv_use_dma(s) ? "DMA" : "PIO", s->name);
Hans Verkuildc02d502007-05-19 14:07:16 -0300411
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300412 if (s->q_predma.bytesused)
413 ivtv_queue_move(s, &s->q_predma, NULL, &s->q_dma, s->q_predma.bytesused);
Hans Verkuildc02d502007-05-19 14:07:16 -0300414
415 if (ivtv_use_dma(s))
Hans Verkuil37093b12007-07-28 19:45:50 -0300416 s->sg_pending[s->sg_pending_size - 1].size += 256;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300417
418 /* If this is an MPEG stream, and VBI data is also pending, then append the
419 VBI DMA to the MPEG DMA and transfer both sets of data at once.
420
421 VBI DMA is a second class citizen compared to MPEG and mixing them together
422 will confuse the firmware (the end of a VBI DMA is seen as the end of a
423 MPEG DMA, thus effectively dropping an MPEG frame). So instead we make
424 sure we only use the MPEG DMA to transfer the VBI DMA if both are in
425 use. This way no conflicts occur. */
426 clear_bit(IVTV_F_S_DMA_HAS_VBI, &s->s_flags);
Hans Verkuil37093b12007-07-28 19:45:50 -0300427 if (s->type == IVTV_ENC_STREAM_TYPE_MPG && s_vbi->sg_pending_size &&
428 s->sg_pending_size + s_vbi->sg_pending_size <= s->buffers) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300429 ivtv_queue_move(s_vbi, &s_vbi->q_predma, NULL, &s_vbi->q_dma, s_vbi->q_predma.bytesused);
Hans Verkuildc02d502007-05-19 14:07:16 -0300430 if (ivtv_use_dma(s_vbi))
Hans Verkuil37093b12007-07-28 19:45:50 -0300431 s_vbi->sg_pending[s_vbi->sg_pending_size - 1].size += 256;
432 for (i = 0; i < s_vbi->sg_pending_size; i++) {
433 s->sg_pending[s->sg_pending_size++] = s_vbi->sg_pending[i];
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300434 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300435 s_vbi->dma_offset = s_vbi->pending_offset;
436 s_vbi->sg_pending_size = 0;
Hans Verkuilf4071b82007-07-28 12:07:12 -0300437 s_vbi->dma_xfer_cnt++;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300438 set_bit(IVTV_F_S_DMA_HAS_VBI, &s->s_flags);
Hans Verkuil6b1e5672007-12-02 06:56:00 -0300439 IVTV_DEBUG_HI_DMA("include DMA for %s\n", s_vbi->name);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300440 }
441
Hans Verkuilf4071b82007-07-28 12:07:12 -0300442 s->dma_xfer_cnt++;
Hans Verkuil37093b12007-07-28 19:45:50 -0300443 memcpy(s->sg_processing, s->sg_pending, sizeof(struct ivtv_sg_element) * s->sg_pending_size);
444 s->sg_processing_size = s->sg_pending_size;
445 s->sg_pending_size = 0;
446 s->sg_processed = 0;
447 s->dma_offset = s->pending_offset;
448 s->dma_backup = s->pending_backup;
449 s->dma_pts = s->pending_pts;
Hans Verkuildd1e7292007-07-18 13:22:06 -0300450
Hans Verkuildc02d502007-05-19 14:07:16 -0300451 if (ivtv_use_pio(s)) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300452 set_bit(IVTV_F_I_WORK_HANDLER_PIO, &itv->i_flags);
453 set_bit(IVTV_F_I_HAVE_WORK, &itv->i_flags);
454 set_bit(IVTV_F_I_PIO, &itv->i_flags);
455 itv->cur_pio_stream = s->type;
456 }
457 else {
Hans Verkuil37093b12007-07-28 19:45:50 -0300458 itv->dma_retries = 0;
459 ivtv_dma_enc_start_xfer(s);
Hans Verkuildc02d502007-05-19 14:07:16 -0300460 set_bit(IVTV_F_I_DMA, &itv->i_flags);
461 itv->cur_dma_stream = s->type;
Mauro Carvalho Chehab201700d2007-07-19 11:21:04 -0300462 itv->dma_timer.expires = jiffies + msecs_to_jiffies(100);
Hans Verkuildc02d502007-05-19 14:07:16 -0300463 add_timer(&itv->dma_timer);
464 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300465}
466
467static void ivtv_dma_dec_start(struct ivtv_stream *s)
468{
469 struct ivtv *itv = s->itv;
470
471 if (s->q_predma.bytesused)
472 ivtv_queue_move(s, &s->q_predma, NULL, &s->q_dma, s->q_predma.bytesused);
Hans Verkuil37093b12007-07-28 19:45:50 -0300473 s->dma_xfer_cnt++;
474 memcpy(s->sg_processing, s->sg_pending, sizeof(struct ivtv_sg_element) * s->sg_pending_size);
475 s->sg_processing_size = s->sg_pending_size;
476 s->sg_pending_size = 0;
477 s->sg_processed = 0;
478
Hans Verkuilbd58df62007-07-10 17:47:07 -0300479 IVTV_DEBUG_HI_DMA("start DMA for %s\n", s->name);
Hans Verkuil37093b12007-07-28 19:45:50 -0300480 itv->dma_retries = 0;
481 ivtv_dma_dec_start_xfer(s);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300482 set_bit(IVTV_F_I_DMA, &itv->i_flags);
483 itv->cur_dma_stream = s->type;
Mauro Carvalho Chehab201700d2007-07-19 11:21:04 -0300484 itv->dma_timer.expires = jiffies + msecs_to_jiffies(100);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300485 add_timer(&itv->dma_timer);
486}
487
488static void ivtv_irq_dma_read(struct ivtv *itv)
489{
490 struct ivtv_stream *s = NULL;
491 struct ivtv_buffer *buf;
Hans Verkuil37093b12007-07-28 19:45:50 -0300492 int hw_stream_type = 0;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300493
Hans Verkuilbd58df62007-07-10 17:47:07 -0300494 IVTV_DEBUG_HI_IRQ("DEC DMA READ\n");
Hans Verkuil37093b12007-07-28 19:45:50 -0300495 if (!test_bit(IVTV_F_I_UDMA, &itv->i_flags) && itv->cur_dma_stream < 0) {
496 del_timer(&itv->dma_timer);
497 return;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300498 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300499
Hans Verkuil37093b12007-07-28 19:45:50 -0300500 if (!test_bit(IVTV_F_I_UDMA, &itv->i_flags)) {
501 s = &itv->streams[itv->cur_dma_stream];
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300502 ivtv_stream_sync_for_cpu(s);
503
Hans Verkuil37093b12007-07-28 19:45:50 -0300504 if (read_reg(IVTV_REG_DMASTATUS) & 0x14) {
505 IVTV_DEBUG_WARN("DEC DMA ERROR %x (xfer %d of %d, retry %d)\n",
506 read_reg(IVTV_REG_DMASTATUS),
507 s->sg_processed, s->sg_processing_size, itv->dma_retries);
508 write_reg(read_reg(IVTV_REG_DMASTATUS) & 3, IVTV_REG_DMASTATUS);
509 if (itv->dma_retries == 3) {
Hans Verkuile17a06b2007-08-18 15:48:42 -0300510 /* Too many retries, give up on this frame */
Hans Verkuil37093b12007-07-28 19:45:50 -0300511 itv->dma_retries = 0;
Hans Verkuile17a06b2007-08-18 15:48:42 -0300512 s->sg_processed = s->sg_processing_size;
Hans Verkuil37093b12007-07-28 19:45:50 -0300513 }
514 else {
515 /* Retry, starting with the first xfer segment.
516 Just retrying the current segment is not sufficient. */
517 s->sg_processed = 0;
518 itv->dma_retries++;
519 }
520 }
521 if (s->sg_processed < s->sg_processing_size) {
522 /* DMA next buffer */
523 ivtv_dma_dec_start_xfer(s);
524 return;
525 }
526 if (s->type == IVTV_DEC_STREAM_TYPE_YUV)
527 hw_stream_type = 2;
528 IVTV_DEBUG_HI_DMA("DEC DATA READ %s: %d\n", s->name, s->q_dma.bytesused);
529
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300530 /* For some reason must kick the firmware, like PIO mode,
531 I think this tells the firmware we are done and the size
532 of the xfer so it can calculate what we need next.
533 I think we can do this part ourselves but would have to
534 fully calculate xfer info ourselves and not use interrupts
535 */
536 ivtv_vapi(itv, CX2341X_DEC_SCHED_DMA_FROM_HOST, 3, 0, s->q_dma.bytesused,
537 hw_stream_type);
538
539 /* Free last DMA call */
540 while ((buf = ivtv_dequeue(s, &s->q_dma)) != NULL) {
541 ivtv_buf_sync_for_cpu(s, buf);
542 ivtv_enqueue(s, buf, &s->q_free);
543 }
544 wake_up(&s->waitq);
545 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300546 del_timer(&itv->dma_timer);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300547 clear_bit(IVTV_F_I_UDMA, &itv->i_flags);
548 clear_bit(IVTV_F_I_DMA, &itv->i_flags);
549 itv->cur_dma_stream = -1;
550 wake_up(&itv->dma_waitq);
551}
552
553static void ivtv_irq_enc_dma_complete(struct ivtv *itv)
554{
555 u32 data[CX2341X_MBOX_MAX_DATA];
556 struct ivtv_stream *s;
557
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300558 ivtv_api_get_data(&itv->enc_mbox, IVTV_MBOX_DMA_END, data);
Hans Verkuil37093b12007-07-28 19:45:50 -0300559 IVTV_DEBUG_HI_IRQ("ENC DMA COMPLETE %x %d (%d)\n", data[0], data[1], itv->cur_dma_stream);
560 if (itv->cur_dma_stream < 0) {
561 del_timer(&itv->dma_timer);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300562 return;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300563 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300564 s = &itv->streams[itv->cur_dma_stream];
565 ivtv_stream_sync_for_cpu(s);
566
567 if (data[0] & 0x18) {
568 IVTV_DEBUG_WARN("ENC DMA ERROR %x (offset %08x, xfer %d of %d, retry %d)\n", data[0],
569 s->dma_offset, s->sg_processed, s->sg_processing_size, itv->dma_retries);
570 write_reg(read_reg(IVTV_REG_DMASTATUS) & 3, IVTV_REG_DMASTATUS);
571 if (itv->dma_retries == 3) {
Hans Verkuile17a06b2007-08-18 15:48:42 -0300572 /* Too many retries, give up on this frame */
Hans Verkuil37093b12007-07-28 19:45:50 -0300573 itv->dma_retries = 0;
Hans Verkuile17a06b2007-08-18 15:48:42 -0300574 s->sg_processed = s->sg_processing_size;
Hans Verkuil37093b12007-07-28 19:45:50 -0300575 }
576 else {
577 /* Retry, starting with the first xfer segment.
578 Just retrying the current segment is not sufficient. */
579 s->sg_processed = 0;
580 itv->dma_retries++;
581 }
582 }
583 if (s->sg_processed < s->sg_processing_size) {
584 /* DMA next buffer */
585 ivtv_dma_enc_start_xfer(s);
586 return;
587 }
588 del_timer(&itv->dma_timer);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300589 clear_bit(IVTV_F_I_DMA, &itv->i_flags);
590 itv->cur_dma_stream = -1;
591 dma_post(s);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300592 if (test_and_clear_bit(IVTV_F_S_DMA_HAS_VBI, &s->s_flags)) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300593 s = &itv->streams[IVTV_ENC_STREAM_TYPE_VBI];
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300594 dma_post(s);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300595 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300596 s->sg_processing_size = 0;
597 s->sg_processed = 0;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300598 wake_up(&itv->dma_waitq);
599}
600
Hans Verkuildc02d502007-05-19 14:07:16 -0300601static void ivtv_irq_enc_pio_complete(struct ivtv *itv)
602{
603 struct ivtv_stream *s;
604
605 if (itv->cur_pio_stream < 0 || itv->cur_pio_stream >= IVTV_MAX_STREAMS) {
606 itv->cur_pio_stream = -1;
607 return;
608 }
609 s = &itv->streams[itv->cur_pio_stream];
Hans Verkuilbd58df62007-07-10 17:47:07 -0300610 IVTV_DEBUG_HI_IRQ("ENC PIO COMPLETE %s\n", s->name);
Hans Verkuildc02d502007-05-19 14:07:16 -0300611 clear_bit(IVTV_F_I_PIO, &itv->i_flags);
612 itv->cur_pio_stream = -1;
613 dma_post(s);
614 if (s->type == IVTV_ENC_STREAM_TYPE_MPG)
615 ivtv_vapi(itv, CX2341X_ENC_SCHED_DMA_TO_HOST, 3, 0, 0, 0);
616 else if (s->type == IVTV_ENC_STREAM_TYPE_YUV)
617 ivtv_vapi(itv, CX2341X_ENC_SCHED_DMA_TO_HOST, 3, 0, 0, 1);
618 else if (s->type == IVTV_ENC_STREAM_TYPE_PCM)
619 ivtv_vapi(itv, CX2341X_ENC_SCHED_DMA_TO_HOST, 3, 0, 0, 2);
620 clear_bit(IVTV_F_I_PIO, &itv->i_flags);
621 if (test_and_clear_bit(IVTV_F_S_DMA_HAS_VBI, &s->s_flags)) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300622 s = &itv->streams[IVTV_ENC_STREAM_TYPE_VBI];
Hans Verkuildc02d502007-05-19 14:07:16 -0300623 dma_post(s);
Hans Verkuildc02d502007-05-19 14:07:16 -0300624 }
625 wake_up(&itv->dma_waitq);
626}
627
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300628static void ivtv_irq_dma_err(struct ivtv *itv)
629{
630 u32 data[CX2341X_MBOX_MAX_DATA];
631
632 del_timer(&itv->dma_timer);
633 ivtv_api_get_data(&itv->enc_mbox, IVTV_MBOX_DMA_END, data);
634 IVTV_DEBUG_WARN("DMA ERROR %08x %08x %08x %d\n", data[0], data[1],
Hans Verkuil37093b12007-07-28 19:45:50 -0300635 read_reg(IVTV_REG_DMASTATUS), itv->cur_dma_stream);
636 write_reg(read_reg(IVTV_REG_DMASTATUS) & 3, IVTV_REG_DMASTATUS);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300637 if (!test_bit(IVTV_F_I_UDMA, &itv->i_flags) &&
638 itv->cur_dma_stream >= 0 && itv->cur_dma_stream < IVTV_MAX_STREAMS) {
639 struct ivtv_stream *s = &itv->streams[itv->cur_dma_stream];
640
641 /* retry */
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300642 if (s->type >= IVTV_DEC_STREAM_TYPE_MPG)
643 ivtv_dma_dec_start(s);
644 else
645 ivtv_dma_enc_start(s);
646 return;
647 }
Hans Verkuil37093b12007-07-28 19:45:50 -0300648 if (test_bit(IVTV_F_I_UDMA, &itv->i_flags)) {
649 ivtv_udma_start(itv);
650 return;
651 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300652 clear_bit(IVTV_F_I_UDMA, &itv->i_flags);
653 clear_bit(IVTV_F_I_DMA, &itv->i_flags);
654 itv->cur_dma_stream = -1;
655 wake_up(&itv->dma_waitq);
656}
657
658static void ivtv_irq_enc_start_cap(struct ivtv *itv)
659{
660 u32 data[CX2341X_MBOX_MAX_DATA];
661 struct ivtv_stream *s;
662
663 /* Get DMA destination and size arguments from card */
664 ivtv_api_get_data(&itv->enc_mbox, IVTV_MBOX_DMA, data);
Hans Verkuilbd58df62007-07-10 17:47:07 -0300665 IVTV_DEBUG_HI_IRQ("ENC START CAP %d: %08x %08x\n", data[0], data[1], data[2]);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300666
667 if (data[0] > 2 || data[1] == 0 || data[2] == 0) {
668 IVTV_DEBUG_WARN("Unknown input: %08x %08x %08x\n",
669 data[0], data[1], data[2]);
670 return;
671 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300672 s = &itv->streams[ivtv_stream_map[data[0]]];
673 if (!stream_enc_dma_append(s, data)) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300674 set_bit(ivtv_use_pio(s) ? IVTV_F_S_PIO_PENDING : IVTV_F_S_DMA_PENDING, &s->s_flags);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300675 }
676}
677
678static void ivtv_irq_enc_vbi_cap(struct ivtv *itv)
679{
680 struct ivtv_stream *s_mpg = &itv->streams[IVTV_ENC_STREAM_TYPE_MPG];
681 u32 data[CX2341X_MBOX_MAX_DATA];
682 struct ivtv_stream *s;
683
Hans Verkuilbd58df62007-07-10 17:47:07 -0300684 IVTV_DEBUG_HI_IRQ("ENC START VBI CAP\n");
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300685 s = &itv->streams[IVTV_ENC_STREAM_TYPE_VBI];
686
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300687 /* If more than two VBI buffers are pending, then
688 clear the old ones and start with this new one.
689 This can happen during transition stages when MPEG capturing is
690 started, but the first interrupts haven't arrived yet. During
691 that period VBI requests can accumulate without being able to
692 DMA the data. Since at most four VBI DMA buffers are available,
693 we just drop the old requests when there are already three
694 requests queued. */
Hans Verkuil37093b12007-07-28 19:45:50 -0300695 if (s->sg_pending_size > 2) {
Trent Piepho805a4392007-10-10 05:37:41 -0300696 struct ivtv_buffer *buf;
697 list_for_each_entry(buf, &s->q_predma.list, list)
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300698 ivtv_buf_sync_for_cpu(s, buf);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300699 ivtv_queue_move(s, &s->q_predma, NULL, &s->q_free, 0);
Hans Verkuil37093b12007-07-28 19:45:50 -0300700 s->sg_pending_size = 0;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300701 }
702 /* if we can append the data, and the MPEG stream isn't capturing,
703 then start a DMA request for just the VBI data. */
704 if (!stream_enc_dma_append(s, data) &&
705 !test_bit(IVTV_F_S_STREAMING, &s_mpg->s_flags)) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300706 set_bit(ivtv_use_pio(s) ? IVTV_F_S_PIO_PENDING : IVTV_F_S_DMA_PENDING, &s->s_flags);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300707 }
708}
709
Hans Verkuildc02d502007-05-19 14:07:16 -0300710static void ivtv_irq_dec_vbi_reinsert(struct ivtv *itv)
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300711{
712 u32 data[CX2341X_MBOX_MAX_DATA];
713 struct ivtv_stream *s = &itv->streams[IVTV_DEC_STREAM_TYPE_VBI];
714
Hans Verkuilbd58df62007-07-10 17:47:07 -0300715 IVTV_DEBUG_HI_IRQ("DEC VBI REINSERT\n");
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300716 if (test_bit(IVTV_F_S_CLAIMED, &s->s_flags) &&
717 !stream_enc_dma_append(s, data)) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300718 set_bit(IVTV_F_S_PIO_PENDING, &s->s_flags);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300719 }
720}
721
722static void ivtv_irq_dec_data_req(struct ivtv *itv)
723{
724 u32 data[CX2341X_MBOX_MAX_DATA];
725 struct ivtv_stream *s;
726
727 /* YUV or MPG */
728 ivtv_api_get_data(&itv->dec_mbox, IVTV_MBOX_DMA, data);
729
730 if (test_bit(IVTV_F_I_DEC_YUV, &itv->i_flags)) {
Ian Armstrong77aded62007-11-05 14:27:09 -0300731 itv->dma_data_req_size =
732 1080 * ((itv->yuv_info.v4l2_src_h + 31) & ~31);
733 itv->dma_data_req_offset = data[1];
734 if (atomic_read(&itv->yuv_info.next_dma_frame) >= 0)
735 ivtv_yuv_frame_complete(itv);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300736 s = &itv->streams[IVTV_DEC_STREAM_TYPE_YUV];
737 }
738 else {
Richard Knutsson14d5deb2007-12-08 10:35:06 -0300739 itv->dma_data_req_size = min_t(u32, data[2], 0x10000);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300740 itv->dma_data_req_offset = data[1];
741 s = &itv->streams[IVTV_DEC_STREAM_TYPE_MPG];
742 }
Hans Verkuilbd58df62007-07-10 17:47:07 -0300743 IVTV_DEBUG_HI_IRQ("DEC DATA REQ %s: %d %08x %u\n", s->name, s->q_full.bytesused,
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300744 itv->dma_data_req_offset, itv->dma_data_req_size);
745 if (itv->dma_data_req_size == 0 || s->q_full.bytesused < itv->dma_data_req_size) {
746 set_bit(IVTV_F_S_NEEDS_DATA, &s->s_flags);
747 }
748 else {
Ian Armstrong77aded62007-11-05 14:27:09 -0300749 if (test_bit(IVTV_F_I_DEC_YUV, &itv->i_flags))
750 ivtv_yuv_setup_stream_frame(itv);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300751 clear_bit(IVTV_F_S_NEEDS_DATA, &s->s_flags);
752 ivtv_queue_move(s, &s->q_full, NULL, &s->q_predma, itv->dma_data_req_size);
753 ivtv_dma_stream_dec_prepare(s, itv->dma_data_req_offset + IVTV_DECODER_OFFSET, 0);
754 }
755}
756
757static void ivtv_irq_vsync(struct ivtv *itv)
758{
759 /* The vsync interrupt is unusual in that it won't clear until
760 * the end of the first line for the current field, at which
761 * point it clears itself. This can result in repeated vsync
762 * interrupts, or a missed vsync. Read some of the registers
763 * to determine the line being displayed and ensure we handle
764 * one vsync per frame.
765 */
766 unsigned int frame = read_reg(0x28c0) & 1;
Ian Armstronga3e5f5e2007-10-20 14:52:55 -0300767 struct yuv_playback_info *yi = &itv->yuv_info;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300768 int last_dma_frame = atomic_read(&itv->yuv_info.next_dma_frame);
Ian Armstrong3b5c1c82007-10-22 14:24:26 -0300769 struct yuv_frame_info *f = &yi->new_frame_info[last_dma_frame];
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300770
771 if (0) IVTV_DEBUG_IRQ("DEC VSYNC\n");
772
Ian Armstrong3b5c1c82007-10-22 14:24:26 -0300773 if (((frame ^ f->sync_field) == 0 &&
774 ((itv->last_vsync_field & 1) ^ f->sync_field)) ||
775 (frame != (itv->last_vsync_field & 1) && !f->interlaced)) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300776 int next_dma_frame = last_dma_frame;
777
Ian Armstrong3b5c1c82007-10-22 14:24:26 -0300778 if (!(f->interlaced && f->delay && yi->fields_lapsed < 1)) {
Ian Armstronga3e5f5e2007-10-20 14:52:55 -0300779 if (next_dma_frame >= 0 && next_dma_frame != atomic_read(&yi->next_fill_frame)) {
Ian Armstrongbfd7bea2007-08-03 10:01:39 -0300780 write_reg(yuv_offset[next_dma_frame] >> 4, 0x82c);
781 write_reg((yuv_offset[next_dma_frame] + IVTV_YUV_BUFFER_UV_OFFSET) >> 4, 0x830);
782 write_reg(yuv_offset[next_dma_frame] >> 4, 0x834);
783 write_reg((yuv_offset[next_dma_frame] + IVTV_YUV_BUFFER_UV_OFFSET) >> 4, 0x838);
Ian Armstronga3e5f5e2007-10-20 14:52:55 -0300784 next_dma_frame = (next_dma_frame + 1) % IVTV_YUV_BUFFERS;
785 atomic_set(&yi->next_dma_frame, next_dma_frame);
786 yi->fields_lapsed = -1;
Ian Armstrongbfd7bea2007-08-03 10:01:39 -0300787 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300788 }
789 }
Hans Verkuila158f352007-08-23 11:31:57 -0300790 if (frame != (itv->last_vsync_field & 1)) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300791 struct ivtv_stream *s = ivtv_get_output_stream(itv);
792
Hans Verkuila158f352007-08-23 11:31:57 -0300793 itv->last_vsync_field += 1;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300794 if (frame == 0) {
795 clear_bit(IVTV_F_I_VALID_DEC_TIMINGS, &itv->i_flags);
796 clear_bit(IVTV_F_I_EV_VSYNC_FIELD, &itv->i_flags);
797 }
798 else {
799 set_bit(IVTV_F_I_EV_VSYNC_FIELD, &itv->i_flags);
800 }
801 if (test_bit(IVTV_F_I_EV_VSYNC_ENABLED, &itv->i_flags)) {
802 set_bit(IVTV_F_I_EV_VSYNC, &itv->i_flags);
803 wake_up(&itv->event_waitq);
804 }
805 wake_up(&itv->vsync_waitq);
806 if (s)
807 wake_up(&s->waitq);
808
809 /* Send VBI to saa7127 */
Hans Verkuil2f3a9892007-08-25 14:11:23 -0300810 if (frame && (itv->output_mode == OUT_PASSTHROUGH ||
811 test_bit(IVTV_F_I_UPDATE_WSS, &itv->i_flags) ||
812 test_bit(IVTV_F_I_UPDATE_VPS, &itv->i_flags) ||
813 test_bit(IVTV_F_I_UPDATE_CC, &itv->i_flags))) {
Hans Verkuil1e13f9e2007-03-10 06:52:02 -0300814 set_bit(IVTV_F_I_WORK_HANDLER_VBI, &itv->i_flags);
Hans Verkuildc02d502007-05-19 14:07:16 -0300815 set_bit(IVTV_F_I_HAVE_WORK, &itv->i_flags);
Hans Verkuil1e13f9e2007-03-10 06:52:02 -0300816 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300817
818 /* Check if we need to update the yuv registers */
Ian Armstrong3b5c1c82007-10-22 14:24:26 -0300819 if ((yi->yuv_forced_update || f->update) && last_dma_frame != -1) {
820 if (!f->update) {
Ian Armstrong166983c2007-10-21 08:09:10 -0300821 last_dma_frame = (u8)(last_dma_frame - 1) % IVTV_YUV_BUFFERS;
Ian Armstrong3b5c1c82007-10-22 14:24:26 -0300822 f = &yi->new_frame_info[last_dma_frame];
823 }
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300824
Ian Armstrong3b5c1c82007-10-22 14:24:26 -0300825 if (f->src_w) {
Ian Armstronga3e5f5e2007-10-20 14:52:55 -0300826 yi->update_frame = last_dma_frame;
Ian Armstrong3b5c1c82007-10-22 14:24:26 -0300827 f->update = 0;
Ian Armstronga3e5f5e2007-10-20 14:52:55 -0300828 yi->yuv_forced_update = 0;
Hans Verkuil1e13f9e2007-03-10 06:52:02 -0300829 set_bit(IVTV_F_I_WORK_HANDLER_YUV, &itv->i_flags);
Hans Verkuildc02d502007-05-19 14:07:16 -0300830 set_bit(IVTV_F_I_HAVE_WORK, &itv->i_flags);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300831 }
832 }
Ian Armstrongbfd7bea2007-08-03 10:01:39 -0300833
Ian Armstronga3e5f5e2007-10-20 14:52:55 -0300834 yi->fields_lapsed++;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300835 }
836}
837
Hans Verkuil2f3a9892007-08-25 14:11:23 -0300838#define IVTV_IRQ_DMA (IVTV_IRQ_DMA_READ | IVTV_IRQ_ENC_DMA_COMPLETE | IVTV_IRQ_DMA_ERR | IVTV_IRQ_ENC_START_CAP | IVTV_IRQ_ENC_VBI_CAP | IVTV_IRQ_DEC_DATA_REQ | IVTV_IRQ_DEC_VBI_RE_INSERT)
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300839
840irqreturn_t ivtv_irq_handler(int irq, void *dev_id)
841{
842 struct ivtv *itv = (struct ivtv *)dev_id;
843 u32 combo;
844 u32 stat;
845 int i;
846 u8 vsync_force = 0;
847
848 spin_lock(&itv->dma_reg_lock);
849 /* get contents of irq status register */
850 stat = read_reg(IVTV_REG_IRQSTATUS);
851
852 combo = ~itv->irqmask & stat;
853
854 /* Clear out IRQ */
855 if (combo) write_reg(combo, IVTV_REG_IRQSTATUS);
856
857 if (0 == combo) {
858 /* The vsync interrupt is unusual and clears itself. If we
859 * took too long, we may have missed it. Do some checks
860 */
861 if (~itv->irqmask & IVTV_IRQ_DEC_VSYNC) {
862 /* vsync is enabled, see if we're in a new field */
Hans Verkuila158f352007-08-23 11:31:57 -0300863 if ((itv->last_vsync_field & 1) != (read_reg(0x28c0) & 1)) {
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300864 /* New field, looks like we missed it */
865 IVTV_DEBUG_YUV("VSync interrupt missed %d\n",read_reg(0x28c0)>>16);
866 vsync_force = 1;
867 }
868 }
869
870 if (!vsync_force) {
871 /* No Vsync expected, wasn't for us */
872 spin_unlock(&itv->dma_reg_lock);
873 return IRQ_NONE;
874 }
875 }
876
877 /* Exclude interrupts noted below from the output, otherwise the log is flooded with
878 these messages */
879 if (combo & ~0xff6d0400)
Hans Verkuilbd58df62007-07-10 17:47:07 -0300880 IVTV_DEBUG_HI_IRQ("======= valid IRQ bits: 0x%08x ======\n", combo);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300881
882 if (combo & IVTV_IRQ_DEC_DMA_COMPLETE) {
Hans Verkuilbd58df62007-07-10 17:47:07 -0300883 IVTV_DEBUG_HI_IRQ("DEC DMA COMPLETE\n");
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300884 }
885
886 if (combo & IVTV_IRQ_DMA_READ) {
887 ivtv_irq_dma_read(itv);
888 }
889
890 if (combo & IVTV_IRQ_ENC_DMA_COMPLETE) {
891 ivtv_irq_enc_dma_complete(itv);
892 }
893
Hans Verkuildc02d502007-05-19 14:07:16 -0300894 if (combo & IVTV_IRQ_ENC_PIO_COMPLETE) {
895 ivtv_irq_enc_pio_complete(itv);
896 }
897
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300898 if (combo & IVTV_IRQ_DMA_ERR) {
899 ivtv_irq_dma_err(itv);
900 }
901
902 if (combo & IVTV_IRQ_ENC_START_CAP) {
903 ivtv_irq_enc_start_cap(itv);
904 }
905
906 if (combo & IVTV_IRQ_ENC_VBI_CAP) {
907 ivtv_irq_enc_vbi_cap(itv);
908 }
909
910 if (combo & IVTV_IRQ_DEC_VBI_RE_INSERT) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300911 ivtv_irq_dec_vbi_reinsert(itv);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300912 }
913
914 if (combo & IVTV_IRQ_ENC_EOS) {
915 IVTV_DEBUG_IRQ("ENC EOS\n");
916 set_bit(IVTV_F_I_EOS, &itv->i_flags);
Hans Verkuilfd8b2812007-08-23 10:13:15 -0300917 wake_up(&itv->eos_waitq);
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300918 }
919
920 if (combo & IVTV_IRQ_DEC_DATA_REQ) {
921 ivtv_irq_dec_data_req(itv);
922 }
923
924 /* Decoder Vertical Sync - We can't rely on 'combo', so check if vsync enabled */
925 if (~itv->irqmask & IVTV_IRQ_DEC_VSYNC) {
926 ivtv_irq_vsync(itv);
927 }
928
929 if (combo & IVTV_IRQ_ENC_VIM_RST) {
930 IVTV_DEBUG_IRQ("VIM RST\n");
931 /*ivtv_vapi(itv, CX2341X_ENC_REFRESH_INPUT, 0); */
932 }
933
934 if (combo & IVTV_IRQ_DEC_AUD_MODE_CHG) {
935 IVTV_DEBUG_INFO("Stereo mode changed\n");
936 }
937
938 if ((combo & IVTV_IRQ_DMA) && !test_bit(IVTV_F_I_DMA, &itv->i_flags)) {
Hans Verkuil33bc4de2007-08-18 11:36:09 -0300939 itv->irq_rr_idx++;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300940 for (i = 0; i < IVTV_MAX_STREAMS; i++) {
Hans Verkuil33bc4de2007-08-18 11:36:09 -0300941 int idx = (i + itv->irq_rr_idx) % IVTV_MAX_STREAMS;
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300942 struct ivtv_stream *s = &itv->streams[idx];
943
944 if (!test_and_clear_bit(IVTV_F_S_DMA_PENDING, &s->s_flags))
945 continue;
946 if (s->type >= IVTV_DEC_STREAM_TYPE_MPG)
947 ivtv_dma_dec_start(s);
948 else
949 ivtv_dma_enc_start(s);
950 break;
951 }
952 if (i == IVTV_MAX_STREAMS && test_and_clear_bit(IVTV_F_I_UDMA_PENDING, &itv->i_flags)) {
953 ivtv_udma_start(itv);
954 }
955 }
956
Hans Verkuildc02d502007-05-19 14:07:16 -0300957 if ((combo & IVTV_IRQ_DMA) && !test_bit(IVTV_F_I_PIO, &itv->i_flags)) {
Hans Verkuil33bc4de2007-08-18 11:36:09 -0300958 itv->irq_rr_idx++;
Hans Verkuildc02d502007-05-19 14:07:16 -0300959 for (i = 0; i < IVTV_MAX_STREAMS; i++) {
Hans Verkuil33bc4de2007-08-18 11:36:09 -0300960 int idx = (i + itv->irq_rr_idx) % IVTV_MAX_STREAMS;
Hans Verkuildc02d502007-05-19 14:07:16 -0300961 struct ivtv_stream *s = &itv->streams[idx];
962
963 if (!test_and_clear_bit(IVTV_F_S_PIO_PENDING, &s->s_flags))
964 continue;
965 if (s->type == IVTV_DEC_STREAM_TYPE_VBI || s->type < IVTV_DEC_STREAM_TYPE_MPG)
966 ivtv_dma_enc_start(s);
967 break;
968 }
969 }
970
Hans Verkuil2f3a9892007-08-25 14:11:23 -0300971 if (test_and_clear_bit(IVTV_F_I_HAVE_WORK, &itv->i_flags)) {
Hans Verkuildc02d502007-05-19 14:07:16 -0300972 queue_work(itv->irq_work_queues, &itv->irq_work_queue);
Hans Verkuil2f3a9892007-08-25 14:11:23 -0300973 }
Hans Verkuildc02d502007-05-19 14:07:16 -0300974
Hans Verkuil1a0adaf2007-04-27 12:31:25 -0300975 spin_unlock(&itv->dma_reg_lock);
976
977 /* If we've just handled a 'forced' vsync, it's safest to say it
978 * wasn't ours. Another device may have triggered it at just
979 * the right time.
980 */
981 return vsync_force ? IRQ_NONE : IRQ_HANDLED;
982}
983
984void ivtv_unfinished_dma(unsigned long arg)
985{
986 struct ivtv *itv = (struct ivtv *)arg;
987
988 if (!test_bit(IVTV_F_I_DMA, &itv->i_flags))
989 return;
990 IVTV_ERR("DMA TIMEOUT %08x %d\n", read_reg(IVTV_REG_DMASTATUS), itv->cur_dma_stream);
991
992 write_reg(read_reg(IVTV_REG_DMASTATUS) & 3, IVTV_REG_DMASTATUS);
993 clear_bit(IVTV_F_I_UDMA, &itv->i_flags);
994 clear_bit(IVTV_F_I_DMA, &itv->i_flags);
995 itv->cur_dma_stream = -1;
996 wake_up(&itv->dma_waitq);
997}