blob: 8f0e63e62996ae41efd1f6cc9d101c41fb7446ee [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26
27#include "nouveau_drv.h"
Ben Skeggs02a841d2012-07-04 23:44:54 +100028#include <core/mm.h>
29#include <engine/fifo.h>
Ben Skeggsb2b09932010-11-24 10:47:15 +100030
31static void nvc0_fifo_isr(struct drm_device *);
32
33struct nvc0_fifo_priv {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100034 struct nouveau_fifo_priv base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100035 struct nouveau_gpuobj *playlist[2];
36 int cur_playlist;
Ben Skeggs9da226f2012-07-13 16:54:45 +100037 struct {
38 struct nouveau_gpuobj *mem;
39 struct nouveau_vma bar;
40 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100041 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100042};
43
44struct nvc0_fifo_chan {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100045 struct nouveau_fifo_chan base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100046};
47
48static void
49nvc0_fifo_playlist_update(struct drm_device *dev)
50{
51 struct drm_nouveau_private *dev_priv = dev->dev_private;
52 struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
Ben Skeggsc420b2d2012-05-01 20:48:08 +100053 struct nvc0_fifo_priv *priv = nv_engine(dev, NVOBJ_ENGINE_FIFO);
Ben Skeggsb2b09932010-11-24 10:47:15 +100054 struct nouveau_gpuobj *cur;
55 int i, p;
56
57 cur = priv->playlist[priv->cur_playlist];
58 priv->cur_playlist = !priv->cur_playlist;
59
60 for (i = 0, p = 0; i < 128; i++) {
61 if (!(nv_rd32(dev, 0x3004 + (i * 8)) & 1))
62 continue;
63 nv_wo32(cur, p + 0, i);
64 nv_wo32(cur, p + 4, 0x00000004);
65 p += 8;
66 }
67 pinstmem->flush(dev);
68
69 nv_wr32(dev, 0x002270, cur->vinst >> 12);
70 nv_wr32(dev, 0x002274, 0x01f00000 | (p >> 3));
71 if (!nv_wait(dev, 0x00227c, 0x00100000, 0x00000000))
72 NV_ERROR(dev, "PFIFO - playlist update failed\n");
73}
Ben Skeggs4b223ee2010-08-03 10:00:56 +100074
Ben Skeggsc420b2d2012-05-01 20:48:08 +100075static int
76nvc0_fifo_context_new(struct nouveau_channel *chan, int engine)
Ben Skeggs4b223ee2010-08-03 10:00:56 +100077{
Ben Skeggsb2b09932010-11-24 10:47:15 +100078 struct drm_device *dev = chan->dev;
79 struct drm_nouveau_private *dev_priv = dev->dev_private;
80 struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
Ben Skeggsc420b2d2012-05-01 20:48:08 +100081 struct nvc0_fifo_priv *priv = nv_engine(dev, engine);
82 struct nvc0_fifo_chan *fctx;
Ben Skeggs9da226f2012-07-13 16:54:45 +100083 u64 usermem = priv->user.mem->vinst + chan->id * 0x1000;
Ben Skeggs1233bd82011-04-13 13:55:17 +100084 u64 ib_virt = chan->pushbuf_base + chan->dma.ib_base * 4;
Ben Skeggsc420b2d2012-05-01 20:48:08 +100085 int ret, i;
Ben Skeggsb2b09932010-11-24 10:47:15 +100086
Ben Skeggsc420b2d2012-05-01 20:48:08 +100087 fctx = chan->engctx[engine] = kzalloc(sizeof(*fctx), GFP_KERNEL);
88 if (!fctx)
Ben Skeggsb2b09932010-11-24 10:47:15 +100089 return -ENOMEM;
Ben Skeggsb2b09932010-11-24 10:47:15 +100090
91 chan->user = ioremap_wc(pci_resource_start(dev->pdev, 1) +
Ben Skeggs9da226f2012-07-13 16:54:45 +100092 priv->user.bar.offset + (chan->id * 0x1000),
Ben Skeggsb2b09932010-11-24 10:47:15 +100093 PAGE_SIZE);
94 if (!chan->user) {
95 ret = -ENOMEM;
96 goto error;
97 }
98
Ben Skeggsc420b2d2012-05-01 20:48:08 +100099 for (i = 0; i < 0x100; i += 4)
100 nv_wo32(chan->ramin, i, 0x00000000);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000101 nv_wo32(chan->ramin, 0x08, lower_32_bits(usermem));
102 nv_wo32(chan->ramin, 0x0c, upper_32_bits(usermem));
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000103 nv_wo32(chan->ramin, 0x10, 0x0000face);
104 nv_wo32(chan->ramin, 0x30, 0xfffff902);
105 nv_wo32(chan->ramin, 0x48, lower_32_bits(ib_virt));
106 nv_wo32(chan->ramin, 0x4c, drm_order(chan->dma.ib_max + 1) << 16 |
Ben Skeggsb2b09932010-11-24 10:47:15 +1000107 upper_32_bits(ib_virt));
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000108 nv_wo32(chan->ramin, 0x54, 0x00000002);
109 nv_wo32(chan->ramin, 0x84, 0x20400000);
110 nv_wo32(chan->ramin, 0x94, 0x30000001);
111 nv_wo32(chan->ramin, 0x9c, 0x00000100);
112 nv_wo32(chan->ramin, 0xa4, 0x1f1f1f1f);
113 nv_wo32(chan->ramin, 0xa8, 0x1f1f1f1f);
114 nv_wo32(chan->ramin, 0xac, 0x0000001f);
115 nv_wo32(chan->ramin, 0xb8, 0xf8000000);
116 nv_wo32(chan->ramin, 0xf8, 0x10003080); /* 0x002310 */
117 nv_wo32(chan->ramin, 0xfc, 0x10000010); /* 0x002350 */
Ben Skeggsb2b09932010-11-24 10:47:15 +1000118 pinstmem->flush(dev);
119
120 nv_wr32(dev, 0x003000 + (chan->id * 8), 0xc0000000 |
121 (chan->ramin->vinst >> 12));
122 nv_wr32(dev, 0x003004 + (chan->id * 8), 0x001f0001);
123 nvc0_fifo_playlist_update(dev);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000124
125error:
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000126 if (ret)
127 priv->base.base.context_del(chan, engine);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000128 return ret;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000129}
130
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000131static void
132nvc0_fifo_context_del(struct nouveau_channel *chan, int engine)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000133{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000134 struct nvc0_fifo_chan *fctx = chan->engctx[engine];
Ben Skeggsb2b09932010-11-24 10:47:15 +1000135 struct drm_device *dev = chan->dev;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000136
137 nv_mask(dev, 0x003004 + (chan->id * 8), 0x00000001, 0x00000000);
138 nv_wr32(dev, 0x002634, chan->id);
139 if (!nv_wait(dev, 0x0002634, 0xffffffff, chan->id))
140 NV_WARN(dev, "0x2634 != chid: 0x%08x\n", nv_rd32(dev, 0x2634));
Ben Skeggsb2b09932010-11-24 10:47:15 +1000141 nvc0_fifo_playlist_update(dev);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000142 nv_wr32(dev, 0x003000 + (chan->id * 8), 0x00000000);
143
144 if (chan->user) {
145 iounmap(chan->user);
146 chan->user = NULL;
147 }
148
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000149 chan->engctx[engine] = NULL;
150 kfree(fctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000151}
152
153static int
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000154nvc0_fifo_init(struct drm_device *dev, int engine)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000155{
156 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000157 struct nvc0_fifo_priv *priv = nv_engine(dev, engine);
Ben Skeggs0638df42011-04-12 19:38:06 +1000158 struct nouveau_channel *chan;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000159 int i;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000160
161 /* reset PFIFO, enable all available PSUBFIFO areas */
162 nv_mask(dev, 0x000200, 0x00000100, 0x00000000);
163 nv_mask(dev, 0x000200, 0x00000100, 0x00000100);
164 nv_wr32(dev, 0x000204, 0xffffffff);
165 nv_wr32(dev, 0x002204, 0xffffffff);
166
Ben Skeggsec9c0882010-12-31 12:10:49 +1000167 priv->spoon_nr = hweight32(nv_rd32(dev, 0x002204));
168 NV_DEBUG(dev, "PFIFO: %d subfifo(s)\n", priv->spoon_nr);
169
Ben Skeggsb2b09932010-11-24 10:47:15 +1000170 /* assign engines to subfifos */
Ben Skeggsec9c0882010-12-31 12:10:49 +1000171 if (priv->spoon_nr >= 3) {
172 nv_wr32(dev, 0x002208, ~(1 << 0)); /* PGRAPH */
173 nv_wr32(dev, 0x00220c, ~(1 << 1)); /* PVP */
174 nv_wr32(dev, 0x002210, ~(1 << 1)); /* PPP */
175 nv_wr32(dev, 0x002214, ~(1 << 1)); /* PBSP */
176 nv_wr32(dev, 0x002218, ~(1 << 2)); /* PCE0 */
177 nv_wr32(dev, 0x00221c, ~(1 << 1)); /* PCE1 */
178 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000179
180 /* PSUBFIFO[n] */
Ben Skeggs3dcbb022011-08-25 15:53:57 +1000181 for (i = 0; i < priv->spoon_nr; i++) {
Ben Skeggsb2b09932010-11-24 10:47:15 +1000182 nv_mask(dev, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
183 nv_wr32(dev, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
184 nv_wr32(dev, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTR_EN */
185 }
186
187 nv_mask(dev, 0x002200, 0x00000001, 0x00000001);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000188 nv_wr32(dev, 0x002254, 0x10000000 | priv->user.bar.offset >> 12);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000189
190 nv_wr32(dev, 0x002a00, 0xffffffff); /* clears PFIFO.INTR bit 30 */
191 nv_wr32(dev, 0x002100, 0xffffffff);
192 nv_wr32(dev, 0x002140, 0xbfffffff);
Ben Skeggs0638df42011-04-12 19:38:06 +1000193
194 /* restore PFIFO context table */
195 for (i = 0; i < 128; i++) {
196 chan = dev_priv->channels.ptr[i];
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000197 if (!chan || !chan->engctx[engine])
Ben Skeggs0638df42011-04-12 19:38:06 +1000198 continue;
199
200 nv_wr32(dev, 0x003000 + (i * 8), 0xc0000000 |
201 (chan->ramin->vinst >> 12));
202 nv_wr32(dev, 0x003004 + (i * 8), 0x001f0001);
203 }
204 nvc0_fifo_playlist_update(dev);
205
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000206 return 0;
207}
208
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000209static int
210nvc0_fifo_fini(struct drm_device *dev, int engine, bool suspend)
211{
212 int i;
213
214 for (i = 0; i < 128; i++) {
215 if (!(nv_rd32(dev, 0x003004 + (i * 8)) & 1))
216 continue;
217
218 nv_mask(dev, 0x003004 + (i * 8), 0x00000001, 0x00000000);
219 nv_wr32(dev, 0x002634, i);
220 if (!nv_wait(dev, 0x002634, 0xffffffff, i)) {
221 NV_INFO(dev, "PFIFO: kick ch %d failed: 0x%08x\n",
222 i, nv_rd32(dev, 0x002634));
223 return -EBUSY;
224 }
225 }
226
227 nv_wr32(dev, 0x002140, 0x00000000);
228 return 0;
229}
230
231
Ben Skeggsb2b09932010-11-24 10:47:15 +1000232struct nouveau_enum nvc0_fifo_fault_unit[] = {
Ben Skeggs7a313472011-03-29 00:52:59 +1000233 { 0x00, "PGRAPH" },
234 { 0x03, "PEEPHOLE" },
235 { 0x04, "BAR1" },
236 { 0x05, "BAR3" },
237 { 0x07, "PFIFO" },
238 { 0x10, "PBSP" },
239 { 0x11, "PPPP" },
240 { 0x13, "PCOUNTER" },
241 { 0x14, "PVP" },
242 { 0x15, "PCOPY0" },
243 { 0x16, "PCOPY1" },
244 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000245 {}
246};
247
248struct nouveau_enum nvc0_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000249 { 0x00, "PT_NOT_PRESENT" },
250 { 0x01, "PT_TOO_SHORT" },
251 { 0x02, "PAGE_NOT_PRESENT" },
252 { 0x03, "VM_LIMIT_EXCEEDED" },
253 { 0x04, "NO_CHANNEL" },
254 { 0x05, "PAGE_SYSTEM_ONLY" },
255 { 0x06, "PAGE_READ_ONLY" },
256 { 0x0a, "COMPRESSED_SYSRAM" },
257 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000258 {}
259};
260
Ben Skeggs7795bee2011-03-29 09:28:24 +1000261struct nouveau_enum nvc0_fifo_fault_hubclient[] = {
262 { 0x01, "PCOPY0" },
263 { 0x02, "PCOPY1" },
264 { 0x04, "DISPATCH" },
265 { 0x05, "CTXCTL" },
266 { 0x06, "PFIFO" },
267 { 0x07, "BAR_READ" },
268 { 0x08, "BAR_WRITE" },
269 { 0x0b, "PVP" },
270 { 0x0c, "PPPP" },
271 { 0x0d, "PBSP" },
272 { 0x11, "PCOUNTER" },
273 { 0x12, "PDAEMON" },
274 { 0x14, "CCACHE" },
275 { 0x15, "CCACHE_POST" },
276 {}
277};
278
279struct nouveau_enum nvc0_fifo_fault_gpcclient[] = {
280 { 0x01, "TEX" },
281 { 0x0c, "ESETUP" },
282 { 0x0e, "CTXCTL" },
283 { 0x0f, "PROP" },
284 {}
285};
286
Ben Skeggsb2b09932010-11-24 10:47:15 +1000287struct nouveau_bitfield nvc0_fifo_subfifo_intr[] = {
288/* { 0x00008000, "" } seen with null ib push */
289 { 0x00200000, "ILLEGAL_MTHD" },
290 { 0x00800000, "EMPTY_SUBC" },
291 {}
292};
293
294static void
295nvc0_fifo_isr_vm_fault(struct drm_device *dev, int unit)
296{
297 u32 inst = nv_rd32(dev, 0x2800 + (unit * 0x10));
298 u32 valo = nv_rd32(dev, 0x2804 + (unit * 0x10));
299 u32 vahi = nv_rd32(dev, 0x2808 + (unit * 0x10));
300 u32 stat = nv_rd32(dev, 0x280c + (unit * 0x10));
Ben Skeggs7795bee2011-03-29 09:28:24 +1000301 u32 client = (stat & 0x00001f00) >> 8;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000302
303 NV_INFO(dev, "PFIFO: %s fault at 0x%010llx [",
304 (stat & 0x00000080) ? "write" : "read", (u64)vahi << 32 | valo);
305 nouveau_enum_print(nvc0_fifo_fault_reason, stat & 0x0000000f);
306 printk("] from ");
307 nouveau_enum_print(nvc0_fifo_fault_unit, unit);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000308 if (stat & 0x00000040) {
309 printk("/");
310 nouveau_enum_print(nvc0_fifo_fault_hubclient, client);
311 } else {
312 printk("/GPC%d/", (stat & 0x1f000000) >> 24);
313 nouveau_enum_print(nvc0_fifo_fault_gpcclient, client);
314 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000315 printk(" on channel 0x%010llx\n", (u64)inst << 12);
316}
317
Ben Skeggsd5316e22012-03-21 13:53:49 +1000318static int
319nvc0_fifo_page_flip(struct drm_device *dev, u32 chid)
320{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000321 struct nvc0_fifo_priv *priv = nv_engine(dev, NVOBJ_ENGINE_FIFO);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000322 struct drm_nouveau_private *dev_priv = dev->dev_private;
323 struct nouveau_channel *chan = NULL;
324 unsigned long flags;
325 int ret = -EINVAL;
326
327 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000328 if (likely(chid >= 0 && chid < priv->base.channels)) {
Ben Skeggsd5316e22012-03-21 13:53:49 +1000329 chan = dev_priv->channels.ptr[chid];
330 if (likely(chan))
331 ret = nouveau_finish_page_flip(chan, NULL);
332 }
333 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
334 return ret;
335}
336
Ben Skeggsb2b09932010-11-24 10:47:15 +1000337static void
338nvc0_fifo_isr_subfifo_intr(struct drm_device *dev, int unit)
339{
340 u32 stat = nv_rd32(dev, 0x040108 + (unit * 0x2000));
341 u32 addr = nv_rd32(dev, 0x0400c0 + (unit * 0x2000));
342 u32 data = nv_rd32(dev, 0x0400c4 + (unit * 0x2000));
343 u32 chid = nv_rd32(dev, 0x040120 + (unit * 0x2000)) & 0x7f;
344 u32 subc = (addr & 0x00070000);
345 u32 mthd = (addr & 0x00003ffc);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000346 u32 show = stat;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000347
Ben Skeggsd5316e22012-03-21 13:53:49 +1000348 if (stat & 0x00200000) {
349 if (mthd == 0x0054) {
350 if (!nvc0_fifo_page_flip(dev, chid))
351 show &= ~0x00200000;
352 }
353 }
354
355 if (show) {
356 NV_INFO(dev, "PFIFO%d:", unit);
357 nouveau_bitfield_print(nvc0_fifo_subfifo_intr, show);
358 NV_INFO(dev, "PFIFO%d: ch %d subc %d mthd 0x%04x data 0x%08x\n",
359 unit, chid, subc, mthd, data);
360 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000361
362 nv_wr32(dev, 0x0400c0 + (unit * 0x2000), 0x80600008);
363 nv_wr32(dev, 0x040108 + (unit * 0x2000), stat);
364}
365
366static void
367nvc0_fifo_isr(struct drm_device *dev)
368{
Ben Skeggs833dd822012-09-27 09:13:43 +1000369 u32 mask = nv_rd32(dev, 0x002140);
370 u32 stat = nv_rd32(dev, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000371
Ben Skeggscc8cd642011-01-28 13:42:16 +1000372 if (stat & 0x00000100) {
373 NV_INFO(dev, "PFIFO: unknown status 0x00000100\n");
374 nv_wr32(dev, 0x002100, 0x00000100);
375 stat &= ~0x00000100;
376 }
377
Ben Skeggsb2b09932010-11-24 10:47:15 +1000378 if (stat & 0x10000000) {
379 u32 units = nv_rd32(dev, 0x00259c);
380 u32 u = units;
381
382 while (u) {
383 int i = ffs(u) - 1;
384 nvc0_fifo_isr_vm_fault(dev, i);
385 u &= ~(1 << i);
386 }
387
388 nv_wr32(dev, 0x00259c, units);
389 stat &= ~0x10000000;
390 }
391
392 if (stat & 0x20000000) {
393 u32 units = nv_rd32(dev, 0x0025a0);
394 u32 u = units;
395
396 while (u) {
397 int i = ffs(u) - 1;
398 nvc0_fifo_isr_subfifo_intr(dev, i);
399 u &= ~(1 << i);
400 }
401
402 nv_wr32(dev, 0x0025a0, units);
403 stat &= ~0x20000000;
404 }
405
Ben Skeggscc8cd642011-01-28 13:42:16 +1000406 if (stat & 0x40000000) {
407 NV_INFO(dev, "PFIFO: unknown status 0x40000000\n");
408 nv_mask(dev, 0x002a00, 0x00000000, 0x00000000);
409 stat &= ~0x40000000;
410 }
411
Ben Skeggsb2b09932010-11-24 10:47:15 +1000412 if (stat) {
413 NV_INFO(dev, "PFIFO: unhandled status 0x%08x\n", stat);
414 nv_wr32(dev, 0x002100, stat);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000415 nv_wr32(dev, 0x002140, 0);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000416 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000417}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000418
419static void
420nvc0_fifo_destroy(struct drm_device *dev, int engine)
421{
422 struct nvc0_fifo_priv *priv = nv_engine(dev, NVOBJ_ENGINE_FIFO);
423 struct drm_nouveau_private *dev_priv = dev->dev_private;
424
Ben Skeggs9da226f2012-07-13 16:54:45 +1000425 nouveau_vm_put(&priv->user.bar);
426 nouveau_gpuobj_ref(NULL, &priv->user.mem);
427
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000428 nouveau_gpuobj_ref(NULL, &priv->playlist[1]);
429 nouveau_gpuobj_ref(NULL, &priv->playlist[0]);
430
431 dev_priv->eng[engine] = NULL;
432 kfree(priv);
433}
434
435int
436nvc0_fifo_create(struct drm_device *dev)
437{
438 struct drm_nouveau_private *dev_priv = dev->dev_private;
439 struct nvc0_fifo_priv *priv;
440 int ret;
441
442 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
443 if (!priv)
444 return -ENOMEM;
445
446 priv->base.base.destroy = nvc0_fifo_destroy;
447 priv->base.base.init = nvc0_fifo_init;
448 priv->base.base.fini = nvc0_fifo_fini;
449 priv->base.base.context_new = nvc0_fifo_context_new;
450 priv->base.base.context_del = nvc0_fifo_context_del;
451 priv->base.channels = 128;
452 dev_priv->eng[NVOBJ_ENGINE_FIFO] = &priv->base.base;
453
454 ret = nouveau_gpuobj_new(dev, NULL, 4096, 4096, 0, &priv->playlist[0]);
455 if (ret)
456 goto error;
457
458 ret = nouveau_gpuobj_new(dev, NULL, 4096, 4096, 0, &priv->playlist[1]);
459 if (ret)
460 goto error;
461
Ben Skeggs9da226f2012-07-13 16:54:45 +1000462 ret = nouveau_gpuobj_new(dev, NULL, priv->base.channels * 4096, 0x1000,
463 NVOBJ_FLAG_ZERO_ALLOC, &priv->user.mem);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000464 if (ret)
465 goto error;
466
Ben Skeggs9da226f2012-07-13 16:54:45 +1000467 ret = nouveau_vm_get(dev_priv->bar1_vm, priv->user.mem->size,
468 12, NV_MEM_ACCESS_RW, &priv->user.bar);
469 if (ret)
470 goto error;
471
472 nouveau_vm_map(&priv->user.bar, *(struct nouveau_mem **)priv->user.mem->node);
473
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000474 nouveau_irq_register(dev, 8, nvc0_fifo_isr);
475error:
476 if (ret)
477 priv->base.base.destroy(dev, NVOBJ_ENGINE_FIFO);
478 return ret;
479}