blob: 03ddb2d8f974879a886f9aea140133bc47b6fa5c [file] [log] [blame]
Ian Munsief204e0b2014-10-08 19:55:02 +11001/*
2 * Copyright 2014 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 */
9
10#include <linux/pci_regs.h>
11#include <linux/pci_ids.h>
12#include <linux/device.h>
13#include <linux/module.h>
14#include <linux/kernel.h>
15#include <linux/slab.h>
16#include <linux/sort.h>
17#include <linux/pci.h>
18#include <linux/of.h>
19#include <linux/delay.h>
20#include <asm/opal.h>
21#include <asm/msi_bitmap.h>
22#include <asm/pci-bridge.h> /* for struct pci_controller */
23#include <asm/pnv-pci.h>
Ryan Grimm62fa19d2015-01-19 11:52:51 -060024#include <asm/io.h>
Ian Munsief204e0b2014-10-08 19:55:02 +110025
26#include "cxl.h"
Daniel Axtens9e8df8a2015-08-14 17:41:26 +100027#include <misc/cxl.h>
Ian Munsief204e0b2014-10-08 19:55:02 +110028
29
30#define CXL_PCI_VSEC_ID 0x1280
31#define CXL_VSEC_MIN_SIZE 0x80
32
33#define CXL_READ_VSEC_LENGTH(dev, vsec, dest) \
34 { \
35 pci_read_config_word(dev, vsec + 0x6, dest); \
36 *dest >>= 4; \
37 }
38#define CXL_READ_VSEC_NAFUS(dev, vsec, dest) \
39 pci_read_config_byte(dev, vsec + 0x8, dest)
40
41#define CXL_READ_VSEC_STATUS(dev, vsec, dest) \
42 pci_read_config_byte(dev, vsec + 0x9, dest)
43#define CXL_STATUS_SECOND_PORT 0x80
44#define CXL_STATUS_MSI_X_FULL 0x40
45#define CXL_STATUS_MSI_X_SINGLE 0x20
46#define CXL_STATUS_FLASH_RW 0x08
47#define CXL_STATUS_FLASH_RO 0x04
48#define CXL_STATUS_LOADABLE_AFU 0x02
49#define CXL_STATUS_LOADABLE_PSL 0x01
50/* If we see these features we won't try to use the card */
51#define CXL_UNSUPPORTED_FEATURES \
52 (CXL_STATUS_MSI_X_FULL | CXL_STATUS_MSI_X_SINGLE)
53
54#define CXL_READ_VSEC_MODE_CONTROL(dev, vsec, dest) \
55 pci_read_config_byte(dev, vsec + 0xa, dest)
56#define CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val) \
57 pci_write_config_byte(dev, vsec + 0xa, val)
58#define CXL_VSEC_PROTOCOL_MASK 0xe0
59#define CXL_VSEC_PROTOCOL_1024TB 0x80
60#define CXL_VSEC_PROTOCOL_512TB 0x40
61#define CXL_VSEC_PROTOCOL_256TB 0x20 /* Power 8 uses this */
62#define CXL_VSEC_PROTOCOL_ENABLE 0x01
63
64#define CXL_READ_VSEC_PSL_REVISION(dev, vsec, dest) \
65 pci_read_config_word(dev, vsec + 0xc, dest)
66#define CXL_READ_VSEC_CAIA_MINOR(dev, vsec, dest) \
67 pci_read_config_byte(dev, vsec + 0xe, dest)
68#define CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, dest) \
69 pci_read_config_byte(dev, vsec + 0xf, dest)
70#define CXL_READ_VSEC_BASE_IMAGE(dev, vsec, dest) \
71 pci_read_config_word(dev, vsec + 0x10, dest)
72
73#define CXL_READ_VSEC_IMAGE_STATE(dev, vsec, dest) \
74 pci_read_config_byte(dev, vsec + 0x13, dest)
75#define CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, val) \
76 pci_write_config_byte(dev, vsec + 0x13, val)
77#define CXL_VSEC_USER_IMAGE_LOADED 0x80 /* RO */
78#define CXL_VSEC_PERST_LOADS_IMAGE 0x20 /* RW */
79#define CXL_VSEC_PERST_SELECT_USER 0x10 /* RW */
80
81#define CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, dest) \
82 pci_read_config_dword(dev, vsec + 0x20, dest)
83#define CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, dest) \
84 pci_read_config_dword(dev, vsec + 0x24, dest)
85#define CXL_READ_VSEC_PS_OFF(dev, vsec, dest) \
86 pci_read_config_dword(dev, vsec + 0x28, dest)
87#define CXL_READ_VSEC_PS_SIZE(dev, vsec, dest) \
88 pci_read_config_dword(dev, vsec + 0x2c, dest)
89
90
91/* This works a little different than the p1/p2 register accesses to make it
92 * easier to pull out individual fields */
93#define AFUD_READ(afu, off) in_be64(afu->afu_desc_mmio + off)
Michael Neulingbfcdc8f2015-05-27 16:07:06 +100094#define AFUD_READ_LE(afu, off) in_le64(afu->afu_desc_mmio + off)
Ian Munsief204e0b2014-10-08 19:55:02 +110095#define EXTRACT_PPC_BIT(val, bit) (!!(val & PPC_BIT(bit)))
96#define EXTRACT_PPC_BITS(val, bs, be) ((val & PPC_BITMASK(bs, be)) >> PPC_BITLSHIFT(be))
97
98#define AFUD_READ_INFO(afu) AFUD_READ(afu, 0x0)
99#define AFUD_NUM_INTS_PER_PROC(val) EXTRACT_PPC_BITS(val, 0, 15)
100#define AFUD_NUM_PROCS(val) EXTRACT_PPC_BITS(val, 16, 31)
101#define AFUD_NUM_CRS(val) EXTRACT_PPC_BITS(val, 32, 47)
102#define AFUD_MULTIMODE(val) EXTRACT_PPC_BIT(val, 48)
103#define AFUD_PUSH_BLOCK_TRANSFER(val) EXTRACT_PPC_BIT(val, 55)
104#define AFUD_DEDICATED_PROCESS(val) EXTRACT_PPC_BIT(val, 59)
105#define AFUD_AFU_DIRECTED(val) EXTRACT_PPC_BIT(val, 61)
106#define AFUD_TIME_SLICED(val) EXTRACT_PPC_BIT(val, 63)
107#define AFUD_READ_CR(afu) AFUD_READ(afu, 0x20)
108#define AFUD_CR_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
109#define AFUD_READ_CR_OFF(afu) AFUD_READ(afu, 0x28)
110#define AFUD_READ_PPPSA(afu) AFUD_READ(afu, 0x30)
111#define AFUD_PPPSA_PP(val) EXTRACT_PPC_BIT(val, 6)
112#define AFUD_PPPSA_PSA(val) EXTRACT_PPC_BIT(val, 7)
113#define AFUD_PPPSA_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
114#define AFUD_READ_PPPSA_OFF(afu) AFUD_READ(afu, 0x38)
115#define AFUD_READ_EB(afu) AFUD_READ(afu, 0x40)
116#define AFUD_EB_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
117#define AFUD_READ_EB_OFF(afu) AFUD_READ(afu, 0x48)
118
Ian Munsieb087e612015-02-04 19:09:01 +1100119u16 cxl_afu_cr_read16(struct cxl_afu *afu, int cr, u64 off)
120{
121 u64 aligned_off = off & ~0x3L;
122 u32 val;
123
124 val = cxl_afu_cr_read32(afu, cr, aligned_off);
125 return (val >> ((off & 0x2) * 8)) & 0xffff;
126}
127
128u8 cxl_afu_cr_read8(struct cxl_afu *afu, int cr, u64 off)
129{
130 u64 aligned_off = off & ~0x3L;
131 u32 val;
132
133 val = cxl_afu_cr_read32(afu, cr, aligned_off);
134 return (val >> ((off & 0x3) * 8)) & 0xff;
135}
136
Ian Munsief204e0b2014-10-08 19:55:02 +1100137static DEFINE_PCI_DEVICE_TABLE(cxl_pci_tbl) = {
138 { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0477), },
139 { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x044b), },
140 { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x04cf), },
141 { PCI_DEVICE_CLASS(0x120000, ~0), },
142
143 { }
144};
145MODULE_DEVICE_TABLE(pci, cxl_pci_tbl);
146
147
148/*
149 * Mostly using these wrappers to avoid confusion:
150 * priv 1 is BAR2, while priv 2 is BAR0
151 */
152static inline resource_size_t p1_base(struct pci_dev *dev)
153{
154 return pci_resource_start(dev, 2);
155}
156
157static inline resource_size_t p1_size(struct pci_dev *dev)
158{
159 return pci_resource_len(dev, 2);
160}
161
162static inline resource_size_t p2_base(struct pci_dev *dev)
163{
164 return pci_resource_start(dev, 0);
165}
166
167static inline resource_size_t p2_size(struct pci_dev *dev)
168{
169 return pci_resource_len(dev, 0);
170}
171
172static int find_cxl_vsec(struct pci_dev *dev)
173{
174 int vsec = 0;
175 u16 val;
176
177 while ((vsec = pci_find_next_ext_capability(dev, vsec, PCI_EXT_CAP_ID_VNDR))) {
178 pci_read_config_word(dev, vsec + 0x4, &val);
179 if (val == CXL_PCI_VSEC_ID)
180 return vsec;
181 }
182 return 0;
183
184}
185
186static void dump_cxl_config_space(struct pci_dev *dev)
187{
188 int vsec;
189 u32 val;
190
191 dev_info(&dev->dev, "dump_cxl_config_space\n");
192
193 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &val);
194 dev_info(&dev->dev, "BAR0: %#.8x\n", val);
195 pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &val);
196 dev_info(&dev->dev, "BAR1: %#.8x\n", val);
197 pci_read_config_dword(dev, PCI_BASE_ADDRESS_2, &val);
198 dev_info(&dev->dev, "BAR2: %#.8x\n", val);
199 pci_read_config_dword(dev, PCI_BASE_ADDRESS_3, &val);
200 dev_info(&dev->dev, "BAR3: %#.8x\n", val);
201 pci_read_config_dword(dev, PCI_BASE_ADDRESS_4, &val);
202 dev_info(&dev->dev, "BAR4: %#.8x\n", val);
203 pci_read_config_dword(dev, PCI_BASE_ADDRESS_5, &val);
204 dev_info(&dev->dev, "BAR5: %#.8x\n", val);
205
206 dev_info(&dev->dev, "p1 regs: %#llx, len: %#llx\n",
207 p1_base(dev), p1_size(dev));
208 dev_info(&dev->dev, "p2 regs: %#llx, len: %#llx\n",
Michael Neulingf2931062015-06-18 15:15:10 +1000209 p2_base(dev), p2_size(dev));
Ian Munsief204e0b2014-10-08 19:55:02 +1100210 dev_info(&dev->dev, "BAR 4/5: %#llx, len: %#llx\n",
211 pci_resource_start(dev, 4), pci_resource_len(dev, 4));
212
213 if (!(vsec = find_cxl_vsec(dev)))
214 return;
215
216#define show_reg(name, what) \
217 dev_info(&dev->dev, "cxl vsec: %30s: %#x\n", name, what)
218
219 pci_read_config_dword(dev, vsec + 0x0, &val);
220 show_reg("Cap ID", (val >> 0) & 0xffff);
221 show_reg("Cap Ver", (val >> 16) & 0xf);
222 show_reg("Next Cap Ptr", (val >> 20) & 0xfff);
223 pci_read_config_dword(dev, vsec + 0x4, &val);
224 show_reg("VSEC ID", (val >> 0) & 0xffff);
225 show_reg("VSEC Rev", (val >> 16) & 0xf);
226 show_reg("VSEC Length", (val >> 20) & 0xfff);
227 pci_read_config_dword(dev, vsec + 0x8, &val);
228 show_reg("Num AFUs", (val >> 0) & 0xff);
229 show_reg("Status", (val >> 8) & 0xff);
230 show_reg("Mode Control", (val >> 16) & 0xff);
231 show_reg("Reserved", (val >> 24) & 0xff);
232 pci_read_config_dword(dev, vsec + 0xc, &val);
233 show_reg("PSL Rev", (val >> 0) & 0xffff);
234 show_reg("CAIA Ver", (val >> 16) & 0xffff);
235 pci_read_config_dword(dev, vsec + 0x10, &val);
236 show_reg("Base Image Rev", (val >> 0) & 0xffff);
237 show_reg("Reserved", (val >> 16) & 0x0fff);
238 show_reg("Image Control", (val >> 28) & 0x3);
239 show_reg("Reserved", (val >> 30) & 0x1);
240 show_reg("Image Loaded", (val >> 31) & 0x1);
241
242 pci_read_config_dword(dev, vsec + 0x14, &val);
243 show_reg("Reserved", val);
244 pci_read_config_dword(dev, vsec + 0x18, &val);
245 show_reg("Reserved", val);
246 pci_read_config_dword(dev, vsec + 0x1c, &val);
247 show_reg("Reserved", val);
248
249 pci_read_config_dword(dev, vsec + 0x20, &val);
250 show_reg("AFU Descriptor Offset", val);
251 pci_read_config_dword(dev, vsec + 0x24, &val);
252 show_reg("AFU Descriptor Size", val);
253 pci_read_config_dword(dev, vsec + 0x28, &val);
254 show_reg("Problem State Offset", val);
255 pci_read_config_dword(dev, vsec + 0x2c, &val);
256 show_reg("Problem State Size", val);
257
258 pci_read_config_dword(dev, vsec + 0x30, &val);
259 show_reg("Reserved", val);
260 pci_read_config_dword(dev, vsec + 0x34, &val);
261 show_reg("Reserved", val);
262 pci_read_config_dword(dev, vsec + 0x38, &val);
263 show_reg("Reserved", val);
264 pci_read_config_dword(dev, vsec + 0x3c, &val);
265 show_reg("Reserved", val);
266
267 pci_read_config_dword(dev, vsec + 0x40, &val);
268 show_reg("PSL Programming Port", val);
269 pci_read_config_dword(dev, vsec + 0x44, &val);
270 show_reg("PSL Programming Control", val);
271
272 pci_read_config_dword(dev, vsec + 0x48, &val);
273 show_reg("Reserved", val);
274 pci_read_config_dword(dev, vsec + 0x4c, &val);
275 show_reg("Reserved", val);
276
277 pci_read_config_dword(dev, vsec + 0x50, &val);
278 show_reg("Flash Address Register", val);
279 pci_read_config_dword(dev, vsec + 0x54, &val);
280 show_reg("Flash Size Register", val);
281 pci_read_config_dword(dev, vsec + 0x58, &val);
282 show_reg("Flash Status/Control Register", val);
283 pci_read_config_dword(dev, vsec + 0x58, &val);
284 show_reg("Flash Data Port", val);
285
286#undef show_reg
287}
288
289static void dump_afu_descriptor(struct cxl_afu *afu)
290{
Michael Neulingbfcdc8f2015-05-27 16:07:06 +1000291 u64 val, afu_cr_num, afu_cr_off, afu_cr_len;
292 int i;
Ian Munsief204e0b2014-10-08 19:55:02 +1100293
294#define show_reg(name, what) \
295 dev_info(&afu->dev, "afu desc: %30s: %#llx\n", name, what)
296
297 val = AFUD_READ_INFO(afu);
298 show_reg("num_ints_per_process", AFUD_NUM_INTS_PER_PROC(val));
299 show_reg("num_of_processes", AFUD_NUM_PROCS(val));
300 show_reg("num_of_afu_CRs", AFUD_NUM_CRS(val));
301 show_reg("req_prog_mode", val & 0xffffULL);
Michael Neulingbfcdc8f2015-05-27 16:07:06 +1000302 afu_cr_num = AFUD_NUM_CRS(val);
Ian Munsief204e0b2014-10-08 19:55:02 +1100303
304 val = AFUD_READ(afu, 0x8);
305 show_reg("Reserved", val);
306 val = AFUD_READ(afu, 0x10);
307 show_reg("Reserved", val);
308 val = AFUD_READ(afu, 0x18);
309 show_reg("Reserved", val);
310
311 val = AFUD_READ_CR(afu);
312 show_reg("Reserved", (val >> (63-7)) & 0xff);
313 show_reg("AFU_CR_len", AFUD_CR_LEN(val));
Michael Neulingbfcdc8f2015-05-27 16:07:06 +1000314 afu_cr_len = AFUD_CR_LEN(val) * 256;
Ian Munsief204e0b2014-10-08 19:55:02 +1100315
316 val = AFUD_READ_CR_OFF(afu);
Michael Neulingbfcdc8f2015-05-27 16:07:06 +1000317 afu_cr_off = val;
Ian Munsief204e0b2014-10-08 19:55:02 +1100318 show_reg("AFU_CR_offset", val);
319
320 val = AFUD_READ_PPPSA(afu);
321 show_reg("PerProcessPSA_control", (val >> (63-7)) & 0xff);
322 show_reg("PerProcessPSA Length", AFUD_PPPSA_LEN(val));
323
324 val = AFUD_READ_PPPSA_OFF(afu);
325 show_reg("PerProcessPSA_offset", val);
326
327 val = AFUD_READ_EB(afu);
328 show_reg("Reserved", (val >> (63-7)) & 0xff);
329 show_reg("AFU_EB_len", AFUD_EB_LEN(val));
330
331 val = AFUD_READ_EB_OFF(afu);
332 show_reg("AFU_EB_offset", val);
333
Michael Neulingbfcdc8f2015-05-27 16:07:06 +1000334 for (i = 0; i < afu_cr_num; i++) {
335 val = AFUD_READ_LE(afu, afu_cr_off + i * afu_cr_len);
336 show_reg("CR Vendor", val & 0xffff);
337 show_reg("CR Device", (val >> 16) & 0xffff);
338 }
Ian Munsief204e0b2014-10-08 19:55:02 +1100339#undef show_reg
340}
341
342static int init_implementation_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
343{
344 struct device_node *np;
345 const __be32 *prop;
346 u64 psl_dsnctl;
347 u64 chipid;
348
Ryan Grimm6f963ec2015-01-28 20:16:04 -0600349 if (!(np = pnv_pci_get_phb_node(dev)))
Ian Munsief204e0b2014-10-08 19:55:02 +1100350 return -ENODEV;
351
352 while (np && !(prop = of_get_property(np, "ibm,chip-id", NULL)))
353 np = of_get_next_parent(np);
354 if (!np)
355 return -ENODEV;
356 chipid = be32_to_cpup(prop);
357 of_node_put(np);
358
359 /* Tell PSL where to route data to */
360 psl_dsnctl = 0x02E8900002000000ULL | (chipid << (63-5));
361 cxl_p1_write(adapter, CXL_PSL_DSNDCTL, psl_dsnctl);
362 cxl_p1_write(adapter, CXL_PSL_RESLCKTO, 0x20000000200ULL);
363 /* snoop write mask */
364 cxl_p1_write(adapter, CXL_PSL_SNWRALLOC, 0x00000000FFFFFFFFULL);
365 /* set fir_accum */
366 cxl_p1_write(adapter, CXL_PSL_FIR_CNTL, 0x0800000000000000ULL);
367 /* for debugging with trace arrays */
368 cxl_p1_write(adapter, CXL_PSL_TRACE, 0x0000FF7C00000000ULL);
369
370 return 0;
371}
372
373static int init_implementation_afu_regs(struct cxl_afu *afu)
374{
375 /* read/write masks for this slice */
376 cxl_p1n_write(afu, CXL_PSL_APCALLOC_A, 0xFFFFFFFEFEFEFEFEULL);
377 /* APC read/write masks for this slice */
378 cxl_p1n_write(afu, CXL_PSL_COALLOC_A, 0xFF000000FEFEFEFEULL);
379 /* for debugging with trace arrays */
380 cxl_p1n_write(afu, CXL_PSL_SLICE_TRACE, 0x0000FFFF00000000ULL);
Ian Munsied6a6af22014-12-08 19:17:59 +1100381 cxl_p1n_write(afu, CXL_PSL_RXCTL_A, CXL_PSL_RXCTL_AFUHP_4S);
Ian Munsief204e0b2014-10-08 19:55:02 +1100382
383 return 0;
384}
385
386int cxl_setup_irq(struct cxl *adapter, unsigned int hwirq,
387 unsigned int virq)
388{
389 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
390
391 return pnv_cxl_ioda_msi_setup(dev, hwirq, virq);
392}
393
Ryan Grimm4beb5422015-01-19 11:52:48 -0600394int cxl_update_image_control(struct cxl *adapter)
395{
396 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
397 int rc;
398 int vsec;
399 u8 image_state;
400
401 if (!(vsec = find_cxl_vsec(dev))) {
402 dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
403 return -ENODEV;
404 }
405
406 if ((rc = CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state))) {
407 dev_err(&dev->dev, "failed to read image state: %i\n", rc);
408 return rc;
409 }
410
411 if (adapter->perst_loads_image)
412 image_state |= CXL_VSEC_PERST_LOADS_IMAGE;
413 else
414 image_state &= ~CXL_VSEC_PERST_LOADS_IMAGE;
415
416 if (adapter->perst_select_user)
417 image_state |= CXL_VSEC_PERST_SELECT_USER;
418 else
419 image_state &= ~CXL_VSEC_PERST_SELECT_USER;
420
421 if ((rc = CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, image_state))) {
422 dev_err(&dev->dev, "failed to update image control: %i\n", rc);
423 return rc;
424 }
425
426 return 0;
427}
428
Ian Munsief204e0b2014-10-08 19:55:02 +1100429int cxl_alloc_one_irq(struct cxl *adapter)
430{
431 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
432
433 return pnv_cxl_alloc_hwirqs(dev, 1);
434}
435
436void cxl_release_one_irq(struct cxl *adapter, int hwirq)
437{
438 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
439
440 return pnv_cxl_release_hwirqs(dev, hwirq, 1);
441}
442
443int cxl_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num)
444{
445 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
446
447 return pnv_cxl_alloc_hwirq_ranges(irqs, dev, num);
448}
449
450void cxl_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter)
451{
452 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
453
454 pnv_cxl_release_hwirq_ranges(irqs, dev);
455}
456
457static int setup_cxl_bars(struct pci_dev *dev)
458{
459 /* Safety check in case we get backported to < 3.17 without M64 */
460 if ((p1_base(dev) < 0x100000000ULL) ||
461 (p2_base(dev) < 0x100000000ULL)) {
462 dev_err(&dev->dev, "ABORTING: M32 BAR assignment incompatible with CXL\n");
463 return -ENODEV;
464 }
465
466 /*
467 * BAR 4/5 has a special meaning for CXL and must be programmed with a
468 * special value corresponding to the CXL protocol address range.
469 * For POWER 8 that means bits 48:49 must be set to 10
470 */
471 pci_write_config_dword(dev, PCI_BASE_ADDRESS_4, 0x00000000);
472 pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, 0x00020000);
473
474 return 0;
475}
476
477/* pciex node: ibm,opal-m64-window = <0x3d058 0x0 0x3d058 0x0 0x8 0x0>; */
478static int switch_card_to_cxl(struct pci_dev *dev)
479{
480 int vsec;
481 u8 val;
482 int rc;
483
484 dev_info(&dev->dev, "switch card to CXL\n");
485
486 if (!(vsec = find_cxl_vsec(dev))) {
487 dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
488 return -ENODEV;
489 }
490
491 if ((rc = CXL_READ_VSEC_MODE_CONTROL(dev, vsec, &val))) {
492 dev_err(&dev->dev, "failed to read current mode control: %i", rc);
493 return rc;
494 }
495 val &= ~CXL_VSEC_PROTOCOL_MASK;
496 val |= CXL_VSEC_PROTOCOL_256TB | CXL_VSEC_PROTOCOL_ENABLE;
497 if ((rc = CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val))) {
498 dev_err(&dev->dev, "failed to enable CXL protocol: %i", rc);
499 return rc;
500 }
501 /*
502 * The CAIA spec (v0.12 11.6 Bi-modal Device Support) states
503 * we must wait 100ms after this mode switch before touching
504 * PCIe config space.
505 */
506 msleep(100);
507
508 return 0;
509}
510
511static int cxl_map_slice_regs(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
512{
513 u64 p1n_base, p2n_base, afu_desc;
514 const u64 p1n_size = 0x100;
515 const u64 p2n_size = 0x1000;
516
517 p1n_base = p1_base(dev) + 0x10000 + (afu->slice * p1n_size);
518 p2n_base = p2_base(dev) + (afu->slice * p2n_size);
519 afu->psn_phys = p2_base(dev) + (adapter->ps_off + (afu->slice * adapter->ps_size));
520 afu_desc = p2_base(dev) + adapter->afu_desc_off + (afu->slice * adapter->afu_desc_size);
521
522 if (!(afu->p1n_mmio = ioremap(p1n_base, p1n_size)))
523 goto err;
524 if (!(afu->p2n_mmio = ioremap(p2n_base, p2n_size)))
525 goto err1;
526 if (afu_desc) {
527 if (!(afu->afu_desc_mmio = ioremap(afu_desc, adapter->afu_desc_size)))
528 goto err2;
529 }
530
531 return 0;
532err2:
533 iounmap(afu->p2n_mmio);
534err1:
535 iounmap(afu->p1n_mmio);
536err:
537 dev_err(&afu->dev, "Error mapping AFU MMIO regions\n");
538 return -ENOMEM;
539}
540
541static void cxl_unmap_slice_regs(struct cxl_afu *afu)
542{
Daniel Axtens575e6982015-08-14 17:41:21 +1000543 if (afu->p2n_mmio) {
Ian Munsief204e0b2014-10-08 19:55:02 +1100544 iounmap(afu->p2n_mmio);
Daniel Axtens575e6982015-08-14 17:41:21 +1000545 afu->p2n_mmio = NULL;
546 }
547 if (afu->p1n_mmio) {
Ian Munsief204e0b2014-10-08 19:55:02 +1100548 iounmap(afu->p1n_mmio);
Daniel Axtens575e6982015-08-14 17:41:21 +1000549 afu->p1n_mmio = NULL;
550 }
551 if (afu->afu_desc_mmio) {
552 iounmap(afu->afu_desc_mmio);
553 afu->afu_desc_mmio = NULL;
554 }
Ian Munsief204e0b2014-10-08 19:55:02 +1100555}
556
557static void cxl_release_afu(struct device *dev)
558{
559 struct cxl_afu *afu = to_cxl_afu(dev);
560
561 pr_devel("cxl_release_afu\n");
562
Johannes Thumshirnbd664f82015-07-09 09:39:42 +0200563 idr_destroy(&afu->contexts_idr);
Daniel Axtens051557722015-08-14 17:41:19 +1000564 cxl_release_spa(afu);
565
Ian Munsief204e0b2014-10-08 19:55:02 +1100566 kfree(afu);
567}
568
569static struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice)
570{
571 struct cxl_afu *afu;
572
573 if (!(afu = kzalloc(sizeof(struct cxl_afu), GFP_KERNEL)))
574 return NULL;
575
576 afu->adapter = adapter;
577 afu->dev.parent = &adapter->dev;
578 afu->dev.release = cxl_release_afu;
579 afu->slice = slice;
580 idr_init(&afu->contexts_idr);
Ian Munsieee41d112014-12-08 19:17:55 +1100581 mutex_init(&afu->contexts_lock);
Ian Munsief204e0b2014-10-08 19:55:02 +1100582 spin_lock_init(&afu->afu_cntl_lock);
583 mutex_init(&afu->spa_mutex);
584
585 afu->prefault_mode = CXL_PREFAULT_NONE;
586 afu->irqs_max = afu->adapter->user_irqs;
587
588 return afu;
589}
590
591/* Expects AFU struct to have recently been zeroed out */
592static int cxl_read_afu_descriptor(struct cxl_afu *afu)
593{
594 u64 val;
595
596 val = AFUD_READ_INFO(afu);
597 afu->pp_irqs = AFUD_NUM_INTS_PER_PROC(val);
598 afu->max_procs_virtualised = AFUD_NUM_PROCS(val);
Ian Munsieb087e612015-02-04 19:09:01 +1100599 afu->crs_num = AFUD_NUM_CRS(val);
Ian Munsief204e0b2014-10-08 19:55:02 +1100600
601 if (AFUD_AFU_DIRECTED(val))
602 afu->modes_supported |= CXL_MODE_DIRECTED;
603 if (AFUD_DEDICATED_PROCESS(val))
604 afu->modes_supported |= CXL_MODE_DEDICATED;
605 if (AFUD_TIME_SLICED(val))
606 afu->modes_supported |= CXL_MODE_TIME_SLICED;
607
608 val = AFUD_READ_PPPSA(afu);
609 afu->pp_size = AFUD_PPPSA_LEN(val) * 4096;
610 afu->psa = AFUD_PPPSA_PSA(val);
611 if ((afu->pp_psa = AFUD_PPPSA_PP(val)))
612 afu->pp_offset = AFUD_READ_PPPSA_OFF(afu);
613
Ian Munsieb087e612015-02-04 19:09:01 +1100614 val = AFUD_READ_CR(afu);
615 afu->crs_len = AFUD_CR_LEN(val) * 256;
616 afu->crs_offset = AFUD_READ_CR_OFF(afu);
617
Vaibhav Jaine36f6fe2015-05-22 10:56:05 +0530618
619 /* eb_len is in multiple of 4K */
620 afu->eb_len = AFUD_EB_LEN(AFUD_READ_EB(afu)) * 4096;
621 afu->eb_offset = AFUD_READ_EB_OFF(afu);
622
623 /* eb_off is 4K aligned so lower 12 bits are always zero */
624 if (EXTRACT_PPC_BITS(afu->eb_offset, 0, 11) != 0) {
625 dev_warn(&afu->dev,
626 "Invalid AFU error buffer offset %Lx\n",
627 afu->eb_offset);
628 dev_info(&afu->dev,
629 "Ignoring AFU error buffer in the descriptor\n");
630 /* indicate that no afu buffer exists */
631 afu->eb_len = 0;
632 }
633
Ian Munsief204e0b2014-10-08 19:55:02 +1100634 return 0;
635}
636
637static int cxl_afu_descriptor_looks_ok(struct cxl_afu *afu)
638{
Ian Munsie3d5be032015-02-04 19:09:02 +1100639 int i;
640
Ian Munsief204e0b2014-10-08 19:55:02 +1100641 if (afu->psa && afu->adapter->ps_size <
642 (afu->pp_offset + afu->pp_size*afu->max_procs_virtualised)) {
643 dev_err(&afu->dev, "per-process PSA can't fit inside the PSA!\n");
644 return -ENODEV;
645 }
646
647 if (afu->pp_psa && (afu->pp_size < PAGE_SIZE))
648 dev_warn(&afu->dev, "AFU uses < PAGE_SIZE per-process PSA!");
649
Ian Munsie3d5be032015-02-04 19:09:02 +1100650 for (i = 0; i < afu->crs_num; i++) {
651 if ((cxl_afu_cr_read32(afu, i, 0) == 0)) {
652 dev_err(&afu->dev, "ABORTING: AFU configuration record %i is invalid\n", i);
653 return -EINVAL;
654 }
655 }
656
Ian Munsief204e0b2014-10-08 19:55:02 +1100657 return 0;
658}
659
660static int sanitise_afu_regs(struct cxl_afu *afu)
661{
662 u64 reg;
663
664 /*
665 * Clear out any regs that contain either an IVTE or address or may be
666 * waiting on an acknowledgement to try to be a bit safer as we bring
667 * it online
668 */
669 reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
670 if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
Rasmus Villemoesde369532015-06-11 13:27:52 +0200671 dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
Michael Neulingb12994f2015-05-27 16:07:09 +1000672 if (__cxl_afu_reset(afu))
Ian Munsief204e0b2014-10-08 19:55:02 +1100673 return -EIO;
674 if (cxl_afu_disable(afu))
675 return -EIO;
676 if (cxl_psl_purge(afu))
677 return -EIO;
678 }
679 cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
680 cxl_p1n_write(afu, CXL_PSL_IVTE_Limit_An, 0x0000000000000000);
681 cxl_p1n_write(afu, CXL_PSL_IVTE_Offset_An, 0x0000000000000000);
682 cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
683 cxl_p1n_write(afu, CXL_PSL_SPOffset_An, 0x0000000000000000);
684 cxl_p1n_write(afu, CXL_HAURP_An, 0x0000000000000000);
685 cxl_p2n_write(afu, CXL_CSRP_An, 0x0000000000000000);
686 cxl_p2n_write(afu, CXL_AURP1_An, 0x0000000000000000);
687 cxl_p2n_write(afu, CXL_AURP0_An, 0x0000000000000000);
688 cxl_p2n_write(afu, CXL_SSTP1_An, 0x0000000000000000);
689 cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
690 reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
691 if (reg) {
Rasmus Villemoesde369532015-06-11 13:27:52 +0200692 dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
Ian Munsief204e0b2014-10-08 19:55:02 +1100693 if (reg & CXL_PSL_DSISR_TRANS)
694 cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
695 else
696 cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
697 }
698 reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
699 if (reg) {
700 if (reg & ~0xffff)
Rasmus Villemoesde369532015-06-11 13:27:52 +0200701 dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
Ian Munsief204e0b2014-10-08 19:55:02 +1100702 cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
703 }
704 reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
705 if (reg) {
Rasmus Villemoesde369532015-06-11 13:27:52 +0200706 dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
Ian Munsief204e0b2014-10-08 19:55:02 +1100707 cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
708 }
709
710 return 0;
711}
712
Vaibhav Jaine36f6fe2015-05-22 10:56:05 +0530713#define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
714/*
715 * afu_eb_read:
716 * Called from sysfs and reads the afu error info buffer. The h/w only supports
717 * 4/8 bytes aligned access. So in case the requested offset/count arent 8 byte
718 * aligned the function uses a bounce buffer which can be max PAGE_SIZE.
719 */
720ssize_t cxl_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
721 loff_t off, size_t count)
722{
723 loff_t aligned_start, aligned_end;
724 size_t aligned_length;
725 void *tbuf;
726 const void __iomem *ebuf = afu->afu_desc_mmio + afu->eb_offset;
727
728 if (count == 0 || off < 0 || (size_t)off >= afu->eb_len)
729 return 0;
730
731 /* calculate aligned read window */
732 count = min((size_t)(afu->eb_len - off), count);
733 aligned_start = round_down(off, 8);
734 aligned_end = round_up(off + count, 8);
735 aligned_length = aligned_end - aligned_start;
736
737 /* max we can copy in one read is PAGE_SIZE */
738 if (aligned_length > ERR_BUFF_MAX_COPY_SIZE) {
739 aligned_length = ERR_BUFF_MAX_COPY_SIZE;
740 count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
741 }
742
743 /* use bounce buffer for copy */
744 tbuf = (void *)__get_free_page(GFP_TEMPORARY);
745 if (!tbuf)
746 return -ENOMEM;
747
748 /* perform aligned read from the mmio region */
749 memcpy_fromio(tbuf, ebuf + aligned_start, aligned_length);
750 memcpy(buf, tbuf + (off & 0x7), count);
751
752 free_page((unsigned long)tbuf);
753
754 return count;
755}
756
Daniel Axtensd76427b2015-08-14 17:41:23 +1000757static int cxl_configure_afu(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
Ian Munsief204e0b2014-10-08 19:55:02 +1100758{
Ian Munsief204e0b2014-10-08 19:55:02 +1100759 int rc;
760
Ian Munsief204e0b2014-10-08 19:55:02 +1100761 if ((rc = cxl_map_slice_regs(afu, adapter, dev)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000762 return rc;
Ian Munsief204e0b2014-10-08 19:55:02 +1100763
764 if ((rc = sanitise_afu_regs(afu)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000765 goto err1;
Ian Munsief204e0b2014-10-08 19:55:02 +1100766
767 /* We need to reset the AFU before we can read the AFU descriptor */
Michael Neulingb12994f2015-05-27 16:07:09 +1000768 if ((rc = __cxl_afu_reset(afu)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000769 goto err1;
Ian Munsief204e0b2014-10-08 19:55:02 +1100770
771 if (cxl_verbose)
772 dump_afu_descriptor(afu);
773
774 if ((rc = cxl_read_afu_descriptor(afu)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000775 goto err1;
Ian Munsief204e0b2014-10-08 19:55:02 +1100776
777 if ((rc = cxl_afu_descriptor_looks_ok(afu)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000778 goto err1;
Ian Munsief204e0b2014-10-08 19:55:02 +1100779
780 if ((rc = init_implementation_afu_regs(afu)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000781 goto err1;
Ian Munsief204e0b2014-10-08 19:55:02 +1100782
783 if ((rc = cxl_register_serr_irq(afu)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000784 goto err1;
Ian Munsief204e0b2014-10-08 19:55:02 +1100785
786 if ((rc = cxl_register_psl_irq(afu)))
Daniel Axtensd76427b2015-08-14 17:41:23 +1000787 goto err2;
788
789 return 0;
790
791err2:
792 cxl_release_serr_irq(afu);
793err1:
794 cxl_unmap_slice_regs(afu);
795 return rc;
796}
797
798static void cxl_deconfigure_afu(struct cxl_afu *afu)
799{
800 cxl_release_psl_irq(afu);
801 cxl_release_serr_irq(afu);
802 cxl_unmap_slice_regs(afu);
803}
804
805static int cxl_init_afu(struct cxl *adapter, int slice, struct pci_dev *dev)
806{
807 struct cxl_afu *afu;
808 int rc;
809
810 afu = cxl_alloc_afu(adapter, slice);
811 if (!afu)
812 return -ENOMEM;
813
814 rc = dev_set_name(&afu->dev, "afu%i.%i", adapter->adapter_num, slice);
815 if (rc)
816 goto err_free;
817
818 rc = cxl_configure_afu(afu, adapter, dev);
819 if (rc)
820 goto err_free;
Ian Munsief204e0b2014-10-08 19:55:02 +1100821
822 /* Don't care if this fails */
823 cxl_debugfs_afu_add(afu);
824
825 /*
826 * After we call this function we must not free the afu directly, even
827 * if it returns an error!
828 */
829 if ((rc = cxl_register_afu(afu)))
830 goto err_put1;
831
832 if ((rc = cxl_sysfs_afu_add(afu)))
833 goto err_put1;
834
Ian Munsief204e0b2014-10-08 19:55:02 +1100835 adapter->afu[afu->slice] = afu;
836
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000837 if ((rc = cxl_pci_vphb_add(afu)))
838 dev_info(&afu->dev, "Can't register vPHB\n");
839
Ian Munsief204e0b2014-10-08 19:55:02 +1100840 return 0;
841
Ian Munsief204e0b2014-10-08 19:55:02 +1100842err_put1:
Daniel Axtensd76427b2015-08-14 17:41:23 +1000843 cxl_deconfigure_afu(afu);
Ian Munsief204e0b2014-10-08 19:55:02 +1100844 cxl_debugfs_afu_remove(afu);
Daniel Axtensd76427b2015-08-14 17:41:23 +1000845 device_unregister(&afu->dev);
Ian Munsief204e0b2014-10-08 19:55:02 +1100846 return rc;
Daniel Axtensd76427b2015-08-14 17:41:23 +1000847
848err_free:
849 kfree(afu);
850 return rc;
851
Ian Munsief204e0b2014-10-08 19:55:02 +1100852}
853
854static void cxl_remove_afu(struct cxl_afu *afu)
855{
856 pr_devel("cxl_remove_afu\n");
857
858 if (!afu)
859 return;
860
861 cxl_sysfs_afu_remove(afu);
862 cxl_debugfs_afu_remove(afu);
863
864 spin_lock(&afu->adapter->afu_list_lock);
865 afu->adapter->afu[afu->slice] = NULL;
866 spin_unlock(&afu->adapter->afu_list_lock);
867
868 cxl_context_detach_all(afu);
869 cxl_afu_deactivate_mode(afu);
870
Daniel Axtensd76427b2015-08-14 17:41:23 +1000871 cxl_deconfigure_afu(afu);
Ian Munsief204e0b2014-10-08 19:55:02 +1100872 device_unregister(&afu->dev);
873}
874
Ryan Grimm62fa19d2015-01-19 11:52:51 -0600875int cxl_reset(struct cxl *adapter)
876{
877 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
878 int rc;
879 int i;
880 u32 val;
881
Daniel Axtens13e68d82015-08-14 17:41:25 +1000882 if (adapter->perst_same_image) {
883 dev_warn(&dev->dev,
884 "cxl: refusing to reset/reflash when perst_reloads_same_image is set.\n");
885 return -EINVAL;
886 }
887
Ryan Grimm62fa19d2015-01-19 11:52:51 -0600888 dev_info(&dev->dev, "CXL reset\n");
889
Ryan Grimm62fa19d2015-01-19 11:52:51 -0600890 /* pcie_warm_reset requests a fundamental pci reset which includes a
891 * PERST assert/deassert. PERST triggers a loading of the image
892 * if "user" or "factory" is selected in sysfs */
893 if ((rc = pci_set_pcie_reset_state(dev, pcie_warm_reset))) {
894 dev_err(&dev->dev, "cxl: pcie_warm_reset failed\n");
895 return rc;
896 }
897
898 /* the PERST done above fences the PHB. So, reset depends on EEH
899 * to unbind the driver, tell Sapphire to reinit the PHB, and rebind
900 * the driver. Do an mmio read explictly to ensure EEH notices the
901 * fenced PHB. Retry for a few seconds before giving up. */
902 i = 0;
903 while (((val = mmio_read32be(adapter->p1_mmio)) != 0xffffffff) &&
904 (i < 5)) {
905 msleep(500);
906 i++;
907 }
908
909 if (val != 0xffffffff)
910 dev_err(&dev->dev, "cxl: PERST failed to trigger EEH\n");
911
912 return rc;
913}
Ian Munsief204e0b2014-10-08 19:55:02 +1100914
915static int cxl_map_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
916{
917 if (pci_request_region(dev, 2, "priv 2 regs"))
918 goto err1;
919 if (pci_request_region(dev, 0, "priv 1 regs"))
920 goto err2;
921
Rasmus Villemoesde369532015-06-11 13:27:52 +0200922 pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
Ian Munsief204e0b2014-10-08 19:55:02 +1100923 p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
924
925 if (!(adapter->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))
926 goto err3;
927
928 if (!(adapter->p2_mmio = ioremap(p2_base(dev), p2_size(dev))))
929 goto err4;
930
931 return 0;
932
933err4:
934 iounmap(adapter->p1_mmio);
935 adapter->p1_mmio = NULL;
936err3:
937 pci_release_region(dev, 0);
938err2:
939 pci_release_region(dev, 2);
940err1:
941 return -ENOMEM;
942}
943
944static void cxl_unmap_adapter_regs(struct cxl *adapter)
945{
Daniel Axtens575e6982015-08-14 17:41:21 +1000946 if (adapter->p1_mmio) {
Ian Munsief204e0b2014-10-08 19:55:02 +1100947 iounmap(adapter->p1_mmio);
Daniel Axtens575e6982015-08-14 17:41:21 +1000948 adapter->p1_mmio = NULL;
949 pci_release_region(to_pci_dev(adapter->dev.parent), 2);
950 }
951 if (adapter->p2_mmio) {
Ian Munsief204e0b2014-10-08 19:55:02 +1100952 iounmap(adapter->p2_mmio);
Daniel Axtens575e6982015-08-14 17:41:21 +1000953 adapter->p2_mmio = NULL;
954 pci_release_region(to_pci_dev(adapter->dev.parent), 0);
955 }
Ian Munsief204e0b2014-10-08 19:55:02 +1100956}
957
958static int cxl_read_vsec(struct cxl *adapter, struct pci_dev *dev)
959{
960 int vsec;
961 u32 afu_desc_off, afu_desc_size;
962 u32 ps_off, ps_size;
963 u16 vseclen;
964 u8 image_state;
965
966 if (!(vsec = find_cxl_vsec(dev))) {
Ian Munsiebee30c72015-05-27 16:07:04 +1000967 dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
Ian Munsief204e0b2014-10-08 19:55:02 +1100968 return -ENODEV;
969 }
970
971 CXL_READ_VSEC_LENGTH(dev, vsec, &vseclen);
972 if (vseclen < CXL_VSEC_MIN_SIZE) {
Ian Munsiebee30c72015-05-27 16:07:04 +1000973 dev_err(&dev->dev, "ABORTING: CXL VSEC too short\n");
Ian Munsief204e0b2014-10-08 19:55:02 +1100974 return -EINVAL;
975 }
976
977 CXL_READ_VSEC_STATUS(dev, vsec, &adapter->vsec_status);
978 CXL_READ_VSEC_PSL_REVISION(dev, vsec, &adapter->psl_rev);
979 CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, &adapter->caia_major);
980 CXL_READ_VSEC_CAIA_MINOR(dev, vsec, &adapter->caia_minor);
981 CXL_READ_VSEC_BASE_IMAGE(dev, vsec, &adapter->base_image);
982 CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state);
983 adapter->user_image_loaded = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
Ryan Grimm4beb5422015-01-19 11:52:48 -0600984 adapter->perst_select_user = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
Ian Munsief204e0b2014-10-08 19:55:02 +1100985
986 CXL_READ_VSEC_NAFUS(dev, vsec, &adapter->slices);
987 CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, &afu_desc_off);
988 CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, &afu_desc_size);
989 CXL_READ_VSEC_PS_OFF(dev, vsec, &ps_off);
990 CXL_READ_VSEC_PS_SIZE(dev, vsec, &ps_size);
991
992 /* Convert everything to bytes, because there is NO WAY I'd look at the
993 * code a month later and forget what units these are in ;-) */
994 adapter->ps_off = ps_off * 64 * 1024;
995 adapter->ps_size = ps_size * 64 * 1024;
996 adapter->afu_desc_off = afu_desc_off * 64 * 1024;
997 adapter->afu_desc_size = afu_desc_size *64 * 1024;
998
999 /* Total IRQs - 1 PSL ERROR - #AFU*(1 slice error + 1 DSI) */
1000 adapter->user_irqs = pnv_cxl_get_irq_count(dev) - 1 - 2*adapter->slices;
1001
1002 return 0;
1003}
1004
1005static int cxl_vsec_looks_ok(struct cxl *adapter, struct pci_dev *dev)
1006{
1007 if (adapter->vsec_status & CXL_STATUS_SECOND_PORT)
1008 return -EBUSY;
1009
1010 if (adapter->vsec_status & CXL_UNSUPPORTED_FEATURES) {
Ian Munsiebee30c72015-05-27 16:07:04 +10001011 dev_err(&dev->dev, "ABORTING: CXL requires unsupported features\n");
Ian Munsief204e0b2014-10-08 19:55:02 +11001012 return -EINVAL;
1013 }
1014
1015 if (!adapter->slices) {
1016 /* Once we support dynamic reprogramming we can use the card if
1017 * it supports loadable AFUs */
Ian Munsiebee30c72015-05-27 16:07:04 +10001018 dev_err(&dev->dev, "ABORTING: Device has no AFUs\n");
Ian Munsief204e0b2014-10-08 19:55:02 +11001019 return -EINVAL;
1020 }
1021
1022 if (!adapter->afu_desc_off || !adapter->afu_desc_size) {
Ian Munsiebee30c72015-05-27 16:07:04 +10001023 dev_err(&dev->dev, "ABORTING: VSEC shows no AFU descriptors\n");
Ian Munsief204e0b2014-10-08 19:55:02 +11001024 return -EINVAL;
1025 }
1026
1027 if (adapter->ps_size > p2_size(dev) - adapter->ps_off) {
Ian Munsiebee30c72015-05-27 16:07:04 +10001028 dev_err(&dev->dev, "ABORTING: Problem state size larger than "
Ian Munsief204e0b2014-10-08 19:55:02 +11001029 "available in BAR2: 0x%llx > 0x%llx\n",
1030 adapter->ps_size, p2_size(dev) - adapter->ps_off);
1031 return -EINVAL;
1032 }
1033
1034 return 0;
1035}
1036
1037static void cxl_release_adapter(struct device *dev)
1038{
1039 struct cxl *adapter = to_cxl_adapter(dev);
1040
1041 pr_devel("cxl_release_adapter\n");
1042
Daniel Axtensc044c412015-08-14 17:41:22 +10001043 cxl_remove_adapter_nr(adapter);
1044
Ian Munsief204e0b2014-10-08 19:55:02 +11001045 kfree(adapter);
1046}
1047
Daniel Axtensc044c412015-08-14 17:41:22 +10001048static struct cxl *cxl_alloc_adapter(void)
Ian Munsief204e0b2014-10-08 19:55:02 +11001049{
1050 struct cxl *adapter;
1051
1052 if (!(adapter = kzalloc(sizeof(struct cxl), GFP_KERNEL)))
1053 return NULL;
1054
Ian Munsief204e0b2014-10-08 19:55:02 +11001055 spin_lock_init(&adapter->afu_list_lock);
1056
Daniel Axtensc044c412015-08-14 17:41:22 +10001057 if (cxl_alloc_adapter_nr(adapter))
1058 goto err1;
1059
1060 if (dev_set_name(&adapter->dev, "card%i", adapter->adapter_num))
1061 goto err2;
1062
Ian Munsief204e0b2014-10-08 19:55:02 +11001063 return adapter;
Daniel Axtensc044c412015-08-14 17:41:22 +10001064
1065err2:
1066 cxl_remove_adapter_nr(adapter);
1067err1:
1068 kfree(adapter);
1069 return NULL;
Ian Munsief204e0b2014-10-08 19:55:02 +11001070}
1071
1072static int sanitise_adapter_regs(struct cxl *adapter)
1073{
1074 cxl_p1_write(adapter, CXL_PSL_ErrIVTE, 0x0000000000000000);
1075 return cxl_tlb_slb_invalidate(adapter);
1076}
1077
Daniel Axtensc044c412015-08-14 17:41:22 +10001078/* This should contain *only* operations that can safely be done in
1079 * both creation and recovery.
1080 */
1081static int cxl_configure_adapter(struct cxl *adapter, struct pci_dev *dev)
Ian Munsief204e0b2014-10-08 19:55:02 +11001082{
Ian Munsief204e0b2014-10-08 19:55:02 +11001083 int rc;
1084
Daniel Axtensc044c412015-08-14 17:41:22 +10001085 adapter->dev.parent = &dev->dev;
1086 adapter->dev.release = cxl_release_adapter;
1087 pci_set_drvdata(dev, adapter);
Ian Munsief204e0b2014-10-08 19:55:02 +11001088
Daniel Axtensc044c412015-08-14 17:41:22 +10001089 rc = pci_enable_device(dev);
1090 if (rc) {
1091 dev_err(&dev->dev, "pci_enable_device failed: %i\n", rc);
1092 return rc;
1093 }
Ian Munsief204e0b2014-10-08 19:55:02 +11001094
Ian Munsiebee30c72015-05-27 16:07:04 +10001095 if ((rc = cxl_read_vsec(adapter, dev)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001096 return rc;
Ian Munsiebee30c72015-05-27 16:07:04 +10001097
1098 if ((rc = cxl_vsec_looks_ok(adapter, dev)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001099 return rc;
Ian Munsiebee30c72015-05-27 16:07:04 +10001100
1101 if ((rc = setup_cxl_bars(dev)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001102 return rc;
Ian Munsiebee30c72015-05-27 16:07:04 +10001103
Ian Munsief204e0b2014-10-08 19:55:02 +11001104 if ((rc = switch_card_to_cxl(dev)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001105 return rc;
Ian Munsief204e0b2014-10-08 19:55:02 +11001106
Ryan Grimm4beb5422015-01-19 11:52:48 -06001107 if ((rc = cxl_update_image_control(adapter)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001108 return rc;
Ryan Grimm4beb5422015-01-19 11:52:48 -06001109
Ian Munsief204e0b2014-10-08 19:55:02 +11001110 if ((rc = cxl_map_adapter_regs(adapter, dev)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001111 return rc;
Ian Munsief204e0b2014-10-08 19:55:02 +11001112
1113 if ((rc = sanitise_adapter_regs(adapter)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001114 goto err;
Ian Munsief204e0b2014-10-08 19:55:02 +11001115
1116 if ((rc = init_implementation_adapter_regs(adapter, dev)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001117 goto err;
Ian Munsief204e0b2014-10-08 19:55:02 +11001118
Ryan Grimm1212aa12015-01-19 11:52:50 -06001119 if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_CAPI)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001120 goto err;
Ian Munsief204e0b2014-10-08 19:55:02 +11001121
Ryan Grimm1212aa12015-01-19 11:52:50 -06001122 /* If recovery happened, the last step is to turn on snooping.
1123 * In the non-recovery case this has no effect */
Daniel Axtensc044c412015-08-14 17:41:22 +10001124 if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_SNOOP_ON)))
1125 goto err;
Ryan Grimm1212aa12015-01-19 11:52:50 -06001126
Ian Munsief204e0b2014-10-08 19:55:02 +11001127 if ((rc = cxl_register_psl_err_irq(adapter)))
Daniel Axtensc044c412015-08-14 17:41:22 +10001128 goto err;
1129
1130 return 0;
1131
1132err:
1133 cxl_unmap_adapter_regs(adapter);
1134 return rc;
1135
1136}
1137
1138static void cxl_deconfigure_adapter(struct cxl *adapter)
1139{
1140 struct pci_dev *pdev = to_pci_dev(adapter->dev.parent);
1141
1142 cxl_release_psl_err_irq(adapter);
1143 cxl_unmap_adapter_regs(adapter);
1144
1145 pci_disable_device(pdev);
1146}
1147
1148static struct cxl *cxl_init_adapter(struct pci_dev *dev)
1149{
1150 struct cxl *adapter;
1151 int rc;
1152
1153 adapter = cxl_alloc_adapter();
1154 if (!adapter)
1155 return ERR_PTR(-ENOMEM);
1156
1157 /* Set defaults for parameters which need to persist over
1158 * configure/reconfigure
1159 */
1160 adapter->perst_loads_image = true;
Daniel Axtens13e68d82015-08-14 17:41:25 +10001161 adapter->perst_same_image = false;
Daniel Axtensc044c412015-08-14 17:41:22 +10001162
1163 rc = cxl_configure_adapter(adapter, dev);
1164 if (rc) {
1165 pci_disable_device(dev);
1166 cxl_release_adapter(&adapter->dev);
1167 return ERR_PTR(rc);
1168 }
Ian Munsief204e0b2014-10-08 19:55:02 +11001169
1170 /* Don't care if this one fails: */
1171 cxl_debugfs_adapter_add(adapter);
1172
1173 /*
1174 * After we call this function we must not free the adapter directly,
1175 * even if it returns an error!
1176 */
1177 if ((rc = cxl_register_adapter(adapter)))
1178 goto err_put1;
1179
1180 if ((rc = cxl_sysfs_adapter_add(adapter)))
1181 goto err_put1;
1182
1183 return adapter;
1184
1185err_put1:
Daniel Axtensc044c412015-08-14 17:41:22 +10001186 /* This should mirror cxl_remove_adapter, except without the
1187 * sysfs parts
1188 */
Ian Munsief204e0b2014-10-08 19:55:02 +11001189 cxl_debugfs_adapter_remove(adapter);
Daniel Axtensc044c412015-08-14 17:41:22 +10001190 cxl_deconfigure_adapter(adapter);
1191 device_unregister(&adapter->dev);
Ian Munsief204e0b2014-10-08 19:55:02 +11001192 return ERR_PTR(rc);
1193}
1194
1195static void cxl_remove_adapter(struct cxl *adapter)
1196{
Daniel Axtensc044c412015-08-14 17:41:22 +10001197 pr_devel("cxl_remove_adapter\n");
Ian Munsief204e0b2014-10-08 19:55:02 +11001198
1199 cxl_sysfs_adapter_remove(adapter);
1200 cxl_debugfs_adapter_remove(adapter);
Daniel Axtensc044c412015-08-14 17:41:22 +10001201
1202 cxl_deconfigure_adapter(adapter);
Ian Munsief204e0b2014-10-08 19:55:02 +11001203
1204 device_unregister(&adapter->dev);
Ian Munsief204e0b2014-10-08 19:55:02 +11001205}
1206
1207static int cxl_probe(struct pci_dev *dev, const struct pci_device_id *id)
1208{
1209 struct cxl *adapter;
1210 int slice;
1211 int rc;
1212
1213 pci_dev_get(dev);
1214
1215 if (cxl_verbose)
1216 dump_cxl_config_space(dev);
1217
Ian Munsief204e0b2014-10-08 19:55:02 +11001218 adapter = cxl_init_adapter(dev);
1219 if (IS_ERR(adapter)) {
1220 dev_err(&dev->dev, "cxl_init_adapter failed: %li\n", PTR_ERR(adapter));
1221 return PTR_ERR(adapter);
1222 }
1223
1224 for (slice = 0; slice < adapter->slices; slice++) {
Daniel Axtensd76427b2015-08-14 17:41:23 +10001225 if ((rc = cxl_init_afu(adapter, slice, dev))) {
Ian Munsief204e0b2014-10-08 19:55:02 +11001226 dev_err(&dev->dev, "AFU %i failed to initialise: %i\n", slice, rc);
Daniel Axtensd76427b2015-08-14 17:41:23 +10001227 continue;
1228 }
1229
1230 rc = cxl_afu_select_best_mode(adapter->afu[slice]);
1231 if (rc)
1232 dev_err(&dev->dev, "AFU %i failed to start: %i\n", slice, rc);
Ian Munsief204e0b2014-10-08 19:55:02 +11001233 }
1234
1235 return 0;
1236}
1237
1238static void cxl_remove(struct pci_dev *dev)
1239{
1240 struct cxl *adapter = pci_get_drvdata(dev);
Michael Neuling6f7f0b32015-05-27 16:07:18 +10001241 struct cxl_afu *afu;
1242 int i;
Ian Munsief204e0b2014-10-08 19:55:02 +11001243
Ian Munsief204e0b2014-10-08 19:55:02 +11001244 /*
1245 * Lock to prevent someone grabbing a ref through the adapter list as
1246 * we are removing it
1247 */
Michael Neuling6f7f0b32015-05-27 16:07:18 +10001248 for (i = 0; i < adapter->slices; i++) {
1249 afu = adapter->afu[i];
1250 cxl_pci_vphb_remove(afu);
1251 cxl_remove_afu(afu);
1252 }
Ian Munsief204e0b2014-10-08 19:55:02 +11001253 cxl_remove_adapter(adapter);
1254}
1255
Daniel Axtens9e8df8a2015-08-14 17:41:26 +10001256static pci_ers_result_t cxl_vphb_error_detected(struct cxl_afu *afu,
1257 pci_channel_state_t state)
1258{
1259 struct pci_dev *afu_dev;
1260 pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
1261 pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
1262
1263 /* There should only be one entry, but go through the list
1264 * anyway
1265 */
1266 list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
1267 if (!afu_dev->driver)
1268 continue;
1269
1270 afu_dev->error_state = state;
1271
1272 if (afu_dev->driver->err_handler)
1273 afu_result = afu_dev->driver->err_handler->error_detected(afu_dev,
1274 state);
1275 /* Disconnect trumps all, NONE trumps NEED_RESET */
1276 if (afu_result == PCI_ERS_RESULT_DISCONNECT)
1277 result = PCI_ERS_RESULT_DISCONNECT;
1278 else if ((afu_result == PCI_ERS_RESULT_NONE) &&
1279 (result == PCI_ERS_RESULT_NEED_RESET))
1280 result = PCI_ERS_RESULT_NONE;
1281 }
1282 return result;
1283}
1284
1285static pci_ers_result_t cxl_pci_error_detected(struct pci_dev *pdev,
1286 pci_channel_state_t state)
1287{
1288 struct cxl *adapter = pci_get_drvdata(pdev);
1289 struct cxl_afu *afu;
1290 pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
1291 int i;
1292
1293 /* At this point, we could still have an interrupt pending.
1294 * Let's try to get them out of the way before they do
1295 * anything we don't like.
1296 */
1297 schedule();
1298
1299 /* If we're permanently dead, give up. */
1300 if (state == pci_channel_io_perm_failure) {
1301 /* Tell the AFU drivers; but we don't care what they
1302 * say, we're going away.
1303 */
1304 for (i = 0; i < adapter->slices; i++) {
1305 afu = adapter->afu[i];
1306 cxl_vphb_error_detected(afu, state);
1307 }
1308 return PCI_ERS_RESULT_DISCONNECT;
1309 }
1310
1311 /* Are we reflashing?
1312 *
1313 * If we reflash, we could come back as something entirely
1314 * different, including a non-CAPI card. As such, by default
1315 * we don't participate in the process. We'll be unbound and
1316 * the slot re-probed. (TODO: check EEH doesn't blindly rebind
1317 * us!)
1318 *
1319 * However, this isn't the entire story: for reliablity
1320 * reasons, we usually want to reflash the FPGA on PERST in
1321 * order to get back to a more reliable known-good state.
1322 *
1323 * This causes us a bit of a problem: if we reflash we can't
1324 * trust that we'll come back the same - we could have a new
1325 * image and been PERSTed in order to load that
1326 * image. However, most of the time we actually *will* come
1327 * back the same - for example a regular EEH event.
1328 *
1329 * Therefore, we allow the user to assert that the image is
1330 * indeed the same and that we should continue on into EEH
1331 * anyway.
1332 */
1333 if (adapter->perst_loads_image && !adapter->perst_same_image) {
1334 /* TODO take the PHB out of CXL mode */
1335 dev_info(&pdev->dev, "reflashing, so opting out of EEH!\n");
1336 return PCI_ERS_RESULT_NONE;
1337 }
1338
1339 /*
1340 * At this point, we want to try to recover. We'll always
1341 * need a complete slot reset: we don't trust any other reset.
1342 *
1343 * Now, we go through each AFU:
1344 * - We send the driver, if bound, an error_detected callback.
1345 * We expect it to clean up, but it can also tell us to give
1346 * up and permanently detach the card. To simplify things, if
1347 * any bound AFU driver doesn't support EEH, we give up on EEH.
1348 *
1349 * - We detach all contexts associated with the AFU. This
1350 * does not free them, but puts them into a CLOSED state
1351 * which causes any the associated files to return useful
1352 * errors to userland. It also unmaps, but does not free,
1353 * any IRQs.
1354 *
1355 * - We clean up our side: releasing and unmapping resources we hold
1356 * so we can wire them up again when the hardware comes back up.
1357 *
1358 * Driver authors should note:
1359 *
1360 * - Any contexts you create in your kernel driver (except
1361 * those associated with anonymous file descriptors) are
1362 * your responsibility to free and recreate. Likewise with
1363 * any attached resources.
1364 *
1365 * - We will take responsibility for re-initialising the
1366 * device context (the one set up for you in
1367 * cxl_pci_enable_device_hook and accessed through
1368 * cxl_get_context). If you've attached IRQs or other
1369 * resources to it, they remains yours to free.
1370 *
1371 * You can call the same functions to release resources as you
1372 * normally would: we make sure that these functions continue
1373 * to work when the hardware is down.
1374 *
1375 * Two examples:
1376 *
1377 * 1) If you normally free all your resources at the end of
1378 * each request, or if you use anonymous FDs, your
1379 * error_detected callback can simply set a flag to tell
1380 * your driver not to start any new calls. You can then
1381 * clear the flag in the resume callback.
1382 *
1383 * 2) If you normally allocate your resources on startup:
1384 * * Set a flag in error_detected as above.
1385 * * Let CXL detach your contexts.
1386 * * In slot_reset, free the old resources and allocate new ones.
1387 * * In resume, clear the flag to allow things to start.
1388 */
1389 for (i = 0; i < adapter->slices; i++) {
1390 afu = adapter->afu[i];
1391
1392 result = cxl_vphb_error_detected(afu, state);
1393
1394 /* Only continue if everyone agrees on NEED_RESET */
1395 if (result != PCI_ERS_RESULT_NEED_RESET)
1396 return result;
1397
1398 cxl_context_detach_all(afu);
1399 cxl_afu_deactivate_mode(afu);
1400 cxl_deconfigure_afu(afu);
1401 }
1402 cxl_deconfigure_adapter(adapter);
1403
1404 return result;
1405}
1406
1407static pci_ers_result_t cxl_pci_slot_reset(struct pci_dev *pdev)
1408{
1409 struct cxl *adapter = pci_get_drvdata(pdev);
1410 struct cxl_afu *afu;
1411 struct cxl_context *ctx;
1412 struct pci_dev *afu_dev;
1413 pci_ers_result_t afu_result = PCI_ERS_RESULT_RECOVERED;
1414 pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
1415 int i;
1416
1417 if (cxl_configure_adapter(adapter, pdev))
1418 goto err;
1419
1420 for (i = 0; i < adapter->slices; i++) {
1421 afu = adapter->afu[i];
1422
1423 if (cxl_configure_afu(afu, adapter, pdev))
1424 goto err;
1425
1426 if (cxl_afu_select_best_mode(afu))
1427 goto err;
1428
1429 cxl_pci_vphb_reconfigure(afu);
1430
1431 list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
1432 /* Reset the device context.
1433 * TODO: make this less disruptive
1434 */
1435 ctx = cxl_get_context(afu_dev);
1436
1437 if (ctx && cxl_release_context(ctx))
1438 goto err;
1439
1440 ctx = cxl_dev_context_init(afu_dev);
1441 if (!ctx)
1442 goto err;
1443
1444 afu_dev->dev.archdata.cxl_ctx = ctx;
1445
1446 if (cxl_afu_check_and_enable(afu))
1447 goto err;
1448
1449 afu_dev->error_state = pci_channel_io_normal;
1450
1451 /* If there's a driver attached, allow it to
1452 * chime in on recovery. Drivers should check
1453 * if everything has come back OK, but
1454 * shouldn't start new work until we call
1455 * their resume function.
1456 */
1457 if (!afu_dev->driver)
1458 continue;
1459
1460 if (afu_dev->driver->err_handler &&
1461 afu_dev->driver->err_handler->slot_reset)
1462 afu_result = afu_dev->driver->err_handler->slot_reset(afu_dev);
1463
1464 if (afu_result == PCI_ERS_RESULT_DISCONNECT)
1465 result = PCI_ERS_RESULT_DISCONNECT;
1466 }
1467 }
1468 return result;
1469
1470err:
1471 /* All the bits that happen in both error_detected and cxl_remove
1472 * should be idempotent, so we don't need to worry about leaving a mix
1473 * of unconfigured and reconfigured resources.
1474 */
1475 dev_err(&pdev->dev, "EEH recovery failed. Asking to be disconnected.\n");
1476 return PCI_ERS_RESULT_DISCONNECT;
1477}
1478
1479static void cxl_pci_resume(struct pci_dev *pdev)
1480{
1481 struct cxl *adapter = pci_get_drvdata(pdev);
1482 struct cxl_afu *afu;
1483 struct pci_dev *afu_dev;
1484 int i;
1485
1486 /* Everything is back now. Drivers should restart work now.
1487 * This is not the place to be checking if everything came back up
1488 * properly, because there's no return value: do that in slot_reset.
1489 */
1490 for (i = 0; i < adapter->slices; i++) {
1491 afu = adapter->afu[i];
1492
1493 list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
1494 if (afu_dev->driver && afu_dev->driver->err_handler &&
1495 afu_dev->driver->err_handler->resume)
1496 afu_dev->driver->err_handler->resume(afu_dev);
1497 }
1498 }
1499}
1500
1501static const struct pci_error_handlers cxl_err_handler = {
1502 .error_detected = cxl_pci_error_detected,
1503 .slot_reset = cxl_pci_slot_reset,
1504 .resume = cxl_pci_resume,
1505};
1506
Ian Munsief204e0b2014-10-08 19:55:02 +11001507struct pci_driver cxl_pci_driver = {
1508 .name = "cxl-pci",
1509 .id_table = cxl_pci_tbl,
1510 .probe = cxl_probe,
1511 .remove = cxl_remove,
Michael Neulingaa707752015-05-27 16:07:02 +10001512 .shutdown = cxl_remove,
Daniel Axtens9e8df8a2015-08-14 17:41:26 +10001513 .err_handler = &cxl_err_handler,
Ian Munsief204e0b2014-10-08 19:55:02 +11001514};