blob: 896ae9fc4cfb0ddcf461965cc0e57e489154e154 [file] [log] [blame]
Benoit Coussondfab4392013-05-29 12:38:04 -04001/*
2 * OMAP54xx Clock Management register bits
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
5 *
6 * Paul Walmsley (paul@pwsan.com)
7 * Rajendra Nayak (rnayak@ti.com)
8 * Benoit Cousson (b-cousson@ti.com)
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_54XX_H
22#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_54XX_H
23
Benoit Coussondfab4392013-05-29 12:38:04 -040024#define OMAP54XX_ABE_STATDEP_SHIFT 3
Benoit Coussondfab4392013-05-29 12:38:04 -040025#define OMAP54XX_AUTO_DPLL_MODE_MASK (0x7 << 0)
Benoit Coussondfab4392013-05-29 12:38:04 -040026#define OMAP54XX_CLKSEL_SHIFT 24
27#define OMAP54XX_CLKSEL_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040028#define OMAP54XX_CLKSEL_0_0_SHIFT 0
29#define OMAP54XX_CLKSEL_0_0_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040030#define OMAP54XX_CLKSEL_AESS_FCLK_SHIFT 24
31#define OMAP54XX_CLKSEL_AESS_FCLK_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040032#define OMAP54XX_CLKSEL_DIV_SHIFT 25
33#define OMAP54XX_CLKSEL_DIV_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040034#define OMAP54XX_CLKSEL_FCLK_SHIFT 24
35#define OMAP54XX_CLKSEL_FCLK_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040036#define OMAP54XX_CLKSEL_GPU_CORE_GCLK_SHIFT 24
37#define OMAP54XX_CLKSEL_GPU_CORE_GCLK_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040038#define OMAP54XX_CLKSEL_GPU_HYD_GCLK_SHIFT 25
39#define OMAP54XX_CLKSEL_GPU_HYD_GCLK_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040040#define OMAP54XX_CLKSEL_INTERNAL_SOURCE_SHIFT 26
41#define OMAP54XX_CLKSEL_INTERNAL_SOURCE_WIDTH 0x2
Benoit Coussondfab4392013-05-29 12:38:04 -040042#define OMAP54XX_CLKSEL_OPP_SHIFT 0
43#define OMAP54XX_CLKSEL_OPP_WIDTH 0x2
Benoit Coussondfab4392013-05-29 12:38:04 -040044#define OMAP54XX_CLKSEL_SOURCE_SHIFT 24
45#define OMAP54XX_CLKSEL_SOURCE_WIDTH 0x2
Benoit Coussondfab4392013-05-29 12:38:04 -040046#define OMAP54XX_CLKSEL_SOURCE_L3INIT_MMC1_SHIFT 24
47#define OMAP54XX_CLKSEL_SOURCE_L3INIT_MMC1_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040048#define OMAP54XX_CLKSEL_UTMI_P1_SHIFT 24
49#define OMAP54XX_CLKSEL_UTMI_P1_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040050#define OMAP54XX_CLKSEL_UTMI_P2_SHIFT 25
51#define OMAP54XX_CLKSEL_UTMI_P2_WIDTH 0x1
Benoit Coussondfab4392013-05-29 12:38:04 -040052#define OMAP54XX_DIVHS_MASK (0x3f << 0)
Benoit Coussondfab4392013-05-29 12:38:04 -040053#define OMAP54XX_DIVHS_0_4_MASK (0x1f << 0)
Benoit Coussondfab4392013-05-29 12:38:04 -040054#define OMAP54XX_DIVHS_0_6_MASK (0x7f << 0)
Benoit Coussondfab4392013-05-29 12:38:04 -040055#define OMAP54XX_DPLL_DIV_MASK (0x7f << 0)
Benoit Coussondfab4392013-05-29 12:38:04 -040056#define OMAP54XX_DPLL_EN_MASK (0x7 << 0)
Benoit Coussondfab4392013-05-29 12:38:04 -040057#define OMAP54XX_DPLL_LPMODE_EN_MASK (1 << 10)
Benoit Coussondfab4392013-05-29 12:38:04 -040058#define OMAP54XX_DPLL_MULT_MASK (0x7ff << 8)
Benoit Coussondfab4392013-05-29 12:38:04 -040059#define OMAP54XX_DPLL_REGM4XEN_MASK (1 << 11)
Benoit Coussondfab4392013-05-29 12:38:04 -040060#define OMAP54XX_DPLL_SD_DIV_MASK (0xff << 24)
Benoit Coussondfab4392013-05-29 12:38:04 -040061#define OMAP54XX_DSP_STATDEP_SHIFT 1
Benoit Coussondfab4392013-05-29 12:38:04 -040062#define OMAP54XX_DSS_STATDEP_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040063#define OMAP54XX_EMIF_STATDEP_SHIFT 4
Benoit Coussondfab4392013-05-29 12:38:04 -040064#define OMAP54XX_GPU_STATDEP_SHIFT 10
Benoit Coussondfab4392013-05-29 12:38:04 -040065#define OMAP54XX_IPU_STATDEP_SHIFT 0
Benoit Coussondfab4392013-05-29 12:38:04 -040066#define OMAP54XX_IVA_STATDEP_SHIFT 2
Benoit Coussondfab4392013-05-29 12:38:04 -040067#define OMAP54XX_L3INIT_STATDEP_SHIFT 7
Benoit Coussondfab4392013-05-29 12:38:04 -040068#define OMAP54XX_L3MAIN1_STATDEP_SHIFT 5
Benoit Coussondfab4392013-05-29 12:38:04 -040069#define OMAP54XX_L3MAIN2_STATDEP_SHIFT 6
Benoit Coussondfab4392013-05-29 12:38:04 -040070#define OMAP54XX_L4CFG_STATDEP_SHIFT 12
Benoit Coussondfab4392013-05-29 12:38:04 -040071#define OMAP54XX_L4PER_STATDEP_SHIFT 13
Benoit Coussondfab4392013-05-29 12:38:04 -040072#define OMAP54XX_L4SEC_STATDEP_SHIFT 14
Benoit Coussondfab4392013-05-29 12:38:04 -040073#define OMAP54XX_OPTFCLKEN_32KHZ_CLK_SHIFT 11
Benoit Coussondfab4392013-05-29 12:38:04 -040074#define OMAP54XX_OPTFCLKEN_32KHZ_CLK_8_8_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040075#define OMAP54XX_OPTFCLKEN_48MHZ_CLK_SHIFT 9
Benoit Coussondfab4392013-05-29 12:38:04 -040076#define OMAP54XX_OPTFCLKEN_CLK32K_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040077#define OMAP54XX_OPTFCLKEN_CTRLCLK_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040078#define OMAP54XX_OPTFCLKEN_DBCLK_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040079#define OMAP54XX_OPTFCLKEN_DSSCLK_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040080#define OMAP54XX_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
Benoit Coussondfab4392013-05-29 12:38:04 -040081#define OMAP54XX_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
Benoit Coussondfab4392013-05-29 12:38:04 -040082#define OMAP54XX_OPTFCLKEN_HSIC480M_P3_CLK_SHIFT 7
Benoit Coussondfab4392013-05-29 12:38:04 -040083#define OMAP54XX_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
Benoit Coussondfab4392013-05-29 12:38:04 -040084#define OMAP54XX_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
Benoit Coussondfab4392013-05-29 12:38:04 -040085#define OMAP54XX_OPTFCLKEN_HSIC60M_P3_CLK_SHIFT 6
Benoit Coussondfab4392013-05-29 12:38:04 -040086#define OMAP54XX_OPTFCLKEN_REFCLK960M_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040087#define OMAP54XX_OPTFCLKEN_REF_CLK_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040088#define OMAP54XX_OPTFCLKEN_SLIMBUS_CLK_SHIFT 11
Benoit Coussondfab4392013-05-29 12:38:04 -040089#define OMAP54XX_OPTFCLKEN_SYS_CLK_SHIFT 10
Benoit Coussondfab4392013-05-29 12:38:04 -040090#define OMAP54XX_OPTFCLKEN_TXPHY_CLK_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040091#define OMAP54XX_OPTFCLKEN_TXPHY_LS_CLK_SHIFT 9
Benoit Coussondfab4392013-05-29 12:38:04 -040092#define OMAP54XX_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040093#define OMAP54XX_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
Benoit Coussondfab4392013-05-29 12:38:04 -040094#define OMAP54XX_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
Benoit Coussondfab4392013-05-29 12:38:04 -040095#define OMAP54XX_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040096#define OMAP54XX_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
Benoit Coussondfab4392013-05-29 12:38:04 -040097#define OMAP54XX_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
Benoit Coussondfab4392013-05-29 12:38:04 -040098#define OMAP54XX_PAD_CLKS_GATE_SHIFT 8
Benoit Coussondfab4392013-05-29 12:38:04 -040099#define OMAP54XX_SLIMBUS1_CLK_GATE_SHIFT 10
Benoit Coussondfab4392013-05-29 12:38:04 -0400100#define OMAP54XX_ST_DPLL_CLK_MASK (1 << 0)
Benoit Coussondfab4392013-05-29 12:38:04 -0400101#define OMAP54XX_SYS_CLKSEL_SHIFT 0
102#define OMAP54XX_SYS_CLKSEL_WIDTH 0x3
Benoit Coussondfab4392013-05-29 12:38:04 -0400103#define OMAP54XX_WKUPAON_STATDEP_SHIFT 15
Benoit Coussondfab4392013-05-29 12:38:04 -0400104#endif