blob: dfbdd3aefe98a8079fd6faf3f5713afd74f97fc6 [file] [log] [blame]
David Brownell75862692005-09-23 17:14:37 -07001/*
2 * This file contains code to reset and initialize USB host controllers.
3 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
4 * It may need to run early during booting -- before USB would normally
5 * initialize -- to ensure that Linux doesn't use any legacy modes.
6 *
7 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
8 * (and others)
9 */
10
David Brownell75862692005-09-23 17:14:37 -070011#include <linux/types.h>
Sarah Sharp51c9e6c2012-04-16 10:56:47 -070012#include <linux/kconfig.h>
David Brownell75862692005-09-23 17:14:37 -070013#include <linux/kernel.h>
14#include <linux/pci.h>
15#include <linux/init.h>
16#include <linux/delay.h>
Paul Gortmakerf940fcd2011-05-27 09:56:31 -040017#include <linux/export.h>
David Brownell75862692005-09-23 17:14:37 -070018#include <linux/acpi.h>
Andy Ross3610ea52011-05-11 15:52:38 -070019#include <linux/dmi.h>
Adrian Bunk75e2df62006-03-25 18:01:53 +010020#include "pci-quirks.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070021#include "xhci-ext-caps.h"
David Brownell75862692005-09-23 17:14:37 -070022
23
David Brownell75862692005-09-23 17:14:37 -070024#define UHCI_USBLEGSUP 0xc0 /* legacy support */
25#define UHCI_USBCMD 0 /* command register */
David Brownell75862692005-09-23 17:14:37 -070026#define UHCI_USBINTR 4 /* interrupt register */
Alan Sternbb200f62005-10-03 16:36:29 -040027#define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
28#define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
29#define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
30#define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
31#define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
32#define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
33#define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
David Brownell75862692005-09-23 17:14:37 -070034
35#define OHCI_CONTROL 0x04
36#define OHCI_CMDSTATUS 0x08
37#define OHCI_INTRSTATUS 0x0c
38#define OHCI_INTRENABLE 0x10
39#define OHCI_INTRDISABLE 0x14
Alan Stern6ea12a02011-07-15 17:22:15 -040040#define OHCI_FMINTERVAL 0x34
Alan Sternc6187592011-11-17 16:41:45 -050041#define OHCI_HCFS (3 << 6) /* hc functional state */
Alan Stern6ea12a02011-07-15 17:22:15 -040042#define OHCI_HCR (1 << 0) /* host controller reset */
David Brownell75862692005-09-23 17:14:37 -070043#define OHCI_OCR (1 << 3) /* ownership change request */
David Brownellf2cb36c2005-09-22 22:43:30 -070044#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
David Brownell75862692005-09-23 17:14:37 -070045#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
46#define OHCI_INTR_OC (1 << 30) /* ownership change */
47
48#define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
49#define EHCI_USBCMD 0 /* command register */
50#define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
51#define EHCI_USBSTS 4 /* status register */
52#define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
53#define EHCI_USBINTR 8 /* interrupt register */
Alan Stern4fe53542007-04-05 16:06:53 -040054#define EHCI_CONFIGFLAG 0x40 /* configured flag register */
David Brownell75862692005-09-23 17:14:37 -070055#define EHCI_USBLEGSUP 0 /* legacy support register */
56#define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
57#define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
58#define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
59#define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
60
Andiry Xuad935622011-03-01 14:57:05 +080061/* AMD quirk use */
62#define AB_REG_BAR_LOW 0xe0
63#define AB_REG_BAR_HIGH 0xe1
64#define AB_REG_BAR_SB700 0xf0
65#define AB_INDX(addr) ((addr) + 0x00)
66#define AB_DATA(addr) ((addr) + 0x04)
67#define AX_INDXC 0x30
68#define AX_DATAC 0x34
69
70#define NB_PCIE_INDX_ADDR 0xe0
71#define NB_PCIE_INDX_DATA 0xe4
72#define PCIE_P_CNTL 0x10040
73#define BIF_NB 0x10002
74#define NB_PIF0_PWRDOWN_0 0x01100012
75#define NB_PIF0_PWRDOWN_1 0x01100013
76
Sarah Sharp69e848c2011-02-22 09:57:15 -080077#define USB_INTEL_XUSB2PR 0xD0
Keng-Yu Lina96874a2012-08-10 01:39:23 +080078#define USB_INTEL_USB2PRM 0xD4
Sarah Sharp69e848c2011-02-22 09:57:15 -080079#define USB_INTEL_USB3_PSSEN 0xD8
Keng-Yu Lina96874a2012-08-10 01:39:23 +080080#define USB_INTEL_USB3PRM 0xDC
Sarah Sharp69e848c2011-02-22 09:57:15 -080081
Huang Rui22b4f0c2013-09-16 23:47:27 +080082/*
83 * amd_chipset_gen values represent AMD different chipset generations
84 */
85enum amd_chipset_gen {
86 NOT_AMD_CHIPSET = 0,
87 AMD_CHIPSET_SB600,
88 AMD_CHIPSET_SB700,
89 AMD_CHIPSET_SB800,
90 AMD_CHIPSET_HUDSON2,
91 AMD_CHIPSET_BOLTON,
92 AMD_CHIPSET_YANGTZE,
93 AMD_CHIPSET_UNKNOWN,
94};
95
96struct amd_chipset_type {
97 enum amd_chipset_gen gen;
98 u8 rev;
99};
100
Andiry Xuad935622011-03-01 14:57:05 +0800101static struct amd_chipset_info {
102 struct pci_dev *nb_dev;
103 struct pci_dev *smbus_dev;
104 int nb_type;
Huang Rui22b4f0c2013-09-16 23:47:27 +0800105 struct amd_chipset_type sb_type;
Andiry Xuad935622011-03-01 14:57:05 +0800106 int isoc_reqs;
107 int probe_count;
108 int probe_result;
109} amd_chipset;
110
111static DEFINE_SPINLOCK(amd_lock);
112
Huang Rui22b4f0c2013-09-16 23:47:27 +0800113/*
114 * amd_chipset_sb_type_init - initialize amd chipset southbridge type
115 *
116 * AMD FCH/SB generation and revision is identified by SMBus controller
117 * vendor, device and revision IDs.
118 *
119 * Returns: 1 if it is an AMD chipset, 0 otherwise.
120 */
Fengguang Wu40b3dc62013-09-26 11:56:44 -0700121static int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
Huang Rui22b4f0c2013-09-16 23:47:27 +0800122{
123 u8 rev = 0;
124 pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
125
126 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
127 PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
128 if (pinfo->smbus_dev) {
129 rev = pinfo->smbus_dev->revision;
130 if (rev >= 0x10 && rev <= 0x1f)
131 pinfo->sb_type.gen = AMD_CHIPSET_SB600;
132 else if (rev >= 0x30 && rev <= 0x3f)
133 pinfo->sb_type.gen = AMD_CHIPSET_SB700;
134 else if (rev >= 0x40 && rev <= 0x4f)
135 pinfo->sb_type.gen = AMD_CHIPSET_SB800;
136 } else {
137 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
138 PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
139
140 if (!pinfo->smbus_dev) {
141 pinfo->sb_type.gen = NOT_AMD_CHIPSET;
142 return 0;
143 }
144
145 rev = pinfo->smbus_dev->revision;
146 if (rev >= 0x11 && rev <= 0x14)
147 pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
148 else if (rev >= 0x15 && rev <= 0x18)
149 pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
150 else if (rev >= 0x39 && rev <= 0x3a)
151 pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
152 }
153
154 pinfo->sb_type.rev = rev;
155 return 1;
156}
157
Manjunath Goudar2621d012013-05-28 18:34:50 +0530158void sb800_prefetch(struct device *dev, int on)
159{
160 u16 misc;
161 struct pci_dev *pdev = to_pci_dev(dev);
162
163 pci_read_config_word(pdev, 0x50, &misc);
164 if (on == 0)
165 pci_write_config_word(pdev, 0x50, misc & 0xfcff);
166 else
167 pci_write_config_word(pdev, 0x50, misc | 0x0300);
168}
169EXPORT_SYMBOL_GPL(sb800_prefetch);
170
Andiry Xuad935622011-03-01 14:57:05 +0800171int usb_amd_find_chipset_info(void)
172{
Andiry Xuad935622011-03-01 14:57:05 +0800173 unsigned long flags;
Joerg Roedel9ab79272011-04-13 08:38:16 +0200174 struct amd_chipset_info info;
175 int ret;
Andiry Xuad935622011-03-01 14:57:05 +0800176
177 spin_lock_irqsave(&amd_lock, flags);
178
Andiry Xuad935622011-03-01 14:57:05 +0800179 /* probe only once */
Joerg Roedel9ab79272011-04-13 08:38:16 +0200180 if (amd_chipset.probe_count > 0) {
181 amd_chipset.probe_count++;
Andiry Xuad935622011-03-01 14:57:05 +0800182 spin_unlock_irqrestore(&amd_lock, flags);
183 return amd_chipset.probe_result;
184 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200185 memset(&info, 0, sizeof(info));
186 spin_unlock_irqrestore(&amd_lock, flags);
Andiry Xuad935622011-03-01 14:57:05 +0800187
Huang Rui22b4f0c2013-09-16 23:47:27 +0800188 if (!amd_chipset_sb_type_init(&info)) {
189 ret = 0;
190 goto commit;
Andiry Xuad935622011-03-01 14:57:05 +0800191 }
192
Huang Rui22b4f0c2013-09-16 23:47:27 +0800193 /* Below chipset generations needn't enable AMD PLL quirk */
194 if (info.sb_type.gen == AMD_CHIPSET_UNKNOWN ||
195 info.sb_type.gen == AMD_CHIPSET_SB600 ||
196 info.sb_type.gen == AMD_CHIPSET_YANGTZE ||
197 (info.sb_type.gen == AMD_CHIPSET_SB700 &&
198 info.sb_type.rev > 0x3b)) {
Joerg Roedel9ab79272011-04-13 08:38:16 +0200199 if (info.smbus_dev) {
200 pci_dev_put(info.smbus_dev);
201 info.smbus_dev = NULL;
Andiry Xuad935622011-03-01 14:57:05 +0800202 }
Joerg Roedel9ab79272011-04-13 08:38:16 +0200203 ret = 0;
204 goto commit;
Andiry Xuad935622011-03-01 14:57:05 +0800205 }
206
Joerg Roedel9ab79272011-04-13 08:38:16 +0200207 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
208 if (info.nb_dev) {
209 info.nb_type = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800210 } else {
Joerg Roedel9ab79272011-04-13 08:38:16 +0200211 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
212 if (info.nb_dev) {
213 info.nb_type = 2;
214 } else {
215 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
216 0x9600, NULL);
217 if (info.nb_dev)
218 info.nb_type = 3;
Andiry Xuad935622011-03-01 14:57:05 +0800219 }
220 }
221
Joerg Roedel9ab79272011-04-13 08:38:16 +0200222 ret = info.probe_result = 1;
Andiry Xuad935622011-03-01 14:57:05 +0800223 printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
224
Joerg Roedel9ab79272011-04-13 08:38:16 +0200225commit:
226
227 spin_lock_irqsave(&amd_lock, flags);
228 if (amd_chipset.probe_count > 0) {
229 /* race - someone else was faster - drop devices */
230
231 /* Mark that we where here */
232 amd_chipset.probe_count++;
233 ret = amd_chipset.probe_result;
234
235 spin_unlock_irqrestore(&amd_lock, flags);
236
237 if (info.nb_dev)
238 pci_dev_put(info.nb_dev);
239 if (info.smbus_dev)
240 pci_dev_put(info.smbus_dev);
241
242 } else {
243 /* no race - commit the result */
244 info.probe_count++;
245 amd_chipset = info;
246 spin_unlock_irqrestore(&amd_lock, flags);
247 }
248
249 return ret;
Andiry Xuad935622011-03-01 14:57:05 +0800250}
251EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
252
Huang Rui78689432013-09-16 23:47:28 +0800253int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
254{
255 /* Make sure amd chipset type has already been initialized */
256 usb_amd_find_chipset_info();
257 if (amd_chipset.sb_type.gen != AMD_CHIPSET_YANGTZE)
258 return 0;
259
260 dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
261 return 1;
262}
263EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
264
Huang Rui3ad145b2013-10-03 23:37:12 +0800265bool usb_amd_hang_symptom_quirk(void)
266{
267 u8 rev;
268
269 usb_amd_find_chipset_info();
270 rev = amd_chipset.sb_type.rev;
271 /* SB600 and old version of SB700 have hang symptom bug */
272 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
273 (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
274 rev >= 0x3a && rev <= 0x3b);
275}
276EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
277
Huang Rui02c123e2013-10-03 23:37:13 +0800278bool usb_amd_prefetch_quirk(void)
279{
280 usb_amd_find_chipset_info();
281 /* SB800 needs pre-fetch fix */
282 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
283}
284EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
285
Andiry Xuad935622011-03-01 14:57:05 +0800286/*
287 * The hardware normally enables the A-link power management feature, which
288 * lets the system lower the power consumption in idle states.
289 *
290 * This USB quirk prevents the link going into that lower power state
291 * during isochronous transfers.
292 *
293 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
294 * some AMD platforms may stutter or have breaks occasionally.
295 */
296static void usb_amd_quirk_pll(int disable)
297{
298 u32 addr, addr_low, addr_high, val;
299 u32 bit = disable ? 0 : 1;
300 unsigned long flags;
301
302 spin_lock_irqsave(&amd_lock, flags);
303
304 if (disable) {
305 amd_chipset.isoc_reqs++;
306 if (amd_chipset.isoc_reqs > 1) {
307 spin_unlock_irqrestore(&amd_lock, flags);
308 return;
309 }
310 } else {
311 amd_chipset.isoc_reqs--;
312 if (amd_chipset.isoc_reqs > 0) {
313 spin_unlock_irqrestore(&amd_lock, flags);
314 return;
315 }
316 }
317
Huang Rui22b4f0c2013-09-16 23:47:27 +0800318 if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
319 amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
320 amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
Andiry Xuad935622011-03-01 14:57:05 +0800321 outb_p(AB_REG_BAR_LOW, 0xcd6);
322 addr_low = inb_p(0xcd7);
323 outb_p(AB_REG_BAR_HIGH, 0xcd6);
324 addr_high = inb_p(0xcd7);
325 addr = addr_high << 8 | addr_low;
326
327 outl_p(0x30, AB_INDX(addr));
328 outl_p(0x40, AB_DATA(addr));
329 outl_p(0x34, AB_INDX(addr));
330 val = inl_p(AB_DATA(addr));
Huang Rui22b4f0c2013-09-16 23:47:27 +0800331 } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
332 amd_chipset.sb_type.rev <= 0x3b) {
Andiry Xuad935622011-03-01 14:57:05 +0800333 pci_read_config_dword(amd_chipset.smbus_dev,
334 AB_REG_BAR_SB700, &addr);
335 outl(AX_INDXC, AB_INDX(addr));
336 outl(0x40, AB_DATA(addr));
337 outl(AX_DATAC, AB_INDX(addr));
338 val = inl(AB_DATA(addr));
339 } else {
340 spin_unlock_irqrestore(&amd_lock, flags);
341 return;
342 }
343
344 if (disable) {
345 val &= ~0x08;
346 val |= (1 << 4) | (1 << 9);
347 } else {
348 val |= 0x08;
349 val &= ~((1 << 4) | (1 << 9));
350 }
351 outl_p(val, AB_DATA(addr));
352
353 if (!amd_chipset.nb_dev) {
354 spin_unlock_irqrestore(&amd_lock, flags);
355 return;
356 }
357
358 if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
359 addr = PCIE_P_CNTL;
360 pci_write_config_dword(amd_chipset.nb_dev,
361 NB_PCIE_INDX_ADDR, addr);
362 pci_read_config_dword(amd_chipset.nb_dev,
363 NB_PCIE_INDX_DATA, &val);
364
365 val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
366 val |= bit | (bit << 3) | (bit << 12);
367 val |= ((!bit) << 4) | ((!bit) << 9);
368 pci_write_config_dword(amd_chipset.nb_dev,
369 NB_PCIE_INDX_DATA, val);
370
371 addr = BIF_NB;
372 pci_write_config_dword(amd_chipset.nb_dev,
373 NB_PCIE_INDX_ADDR, addr);
374 pci_read_config_dword(amd_chipset.nb_dev,
375 NB_PCIE_INDX_DATA, &val);
376 val &= ~(1 << 8);
377 val |= bit << 8;
378
379 pci_write_config_dword(amd_chipset.nb_dev,
380 NB_PCIE_INDX_DATA, val);
381 } else if (amd_chipset.nb_type == 2) {
382 addr = NB_PIF0_PWRDOWN_0;
383 pci_write_config_dword(amd_chipset.nb_dev,
384 NB_PCIE_INDX_ADDR, addr);
385 pci_read_config_dword(amd_chipset.nb_dev,
386 NB_PCIE_INDX_DATA, &val);
387 if (disable)
388 val &= ~(0x3f << 7);
389 else
390 val |= 0x3f << 7;
391
392 pci_write_config_dword(amd_chipset.nb_dev,
393 NB_PCIE_INDX_DATA, val);
394
395 addr = NB_PIF0_PWRDOWN_1;
396 pci_write_config_dword(amd_chipset.nb_dev,
397 NB_PCIE_INDX_ADDR, addr);
398 pci_read_config_dword(amd_chipset.nb_dev,
399 NB_PCIE_INDX_DATA, &val);
400 if (disable)
401 val &= ~(0x3f << 7);
402 else
403 val |= 0x3f << 7;
404
405 pci_write_config_dword(amd_chipset.nb_dev,
406 NB_PCIE_INDX_DATA, val);
407 }
408
409 spin_unlock_irqrestore(&amd_lock, flags);
410 return;
411}
412
413void usb_amd_quirk_pll_disable(void)
414{
415 usb_amd_quirk_pll(1);
416}
417EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
418
419void usb_amd_quirk_pll_enable(void)
420{
421 usb_amd_quirk_pll(0);
422}
423EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
424
425void usb_amd_dev_put(void)
426{
Joerg Roedel9ab79272011-04-13 08:38:16 +0200427 struct pci_dev *nb, *smbus;
Andiry Xuad935622011-03-01 14:57:05 +0800428 unsigned long flags;
429
430 spin_lock_irqsave(&amd_lock, flags);
431
432 amd_chipset.probe_count--;
433 if (amd_chipset.probe_count > 0) {
434 spin_unlock_irqrestore(&amd_lock, flags);
435 return;
436 }
437
Joerg Roedel9ab79272011-04-13 08:38:16 +0200438 /* save them to pci_dev_put outside of spinlock */
439 nb = amd_chipset.nb_dev;
440 smbus = amd_chipset.smbus_dev;
441
442 amd_chipset.nb_dev = NULL;
443 amd_chipset.smbus_dev = NULL;
Andiry Xuad935622011-03-01 14:57:05 +0800444 amd_chipset.nb_type = 0;
Huang Rui22b4f0c2013-09-16 23:47:27 +0800445 memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
Andiry Xuad935622011-03-01 14:57:05 +0800446 amd_chipset.isoc_reqs = 0;
447 amd_chipset.probe_result = 0;
448
449 spin_unlock_irqrestore(&amd_lock, flags);
Joerg Roedel9ab79272011-04-13 08:38:16 +0200450
451 if (nb)
452 pci_dev_put(nb);
453 if (smbus)
454 pci_dev_put(smbus);
Andiry Xuad935622011-03-01 14:57:05 +0800455}
456EXPORT_SYMBOL_GPL(usb_amd_dev_put);
David Brownell75862692005-09-23 17:14:37 -0700457
Alan Sternbb200f62005-10-03 16:36:29 -0400458/*
459 * Make sure the controller is completely inactive, unable to
460 * generate interrupts or do DMA.
461 */
462void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
463{
464 /* Turn off PIRQ enable and SMI enable. (This also turns off the
465 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
466 */
467 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
468
469 /* Reset the HC - this will force us to get a
470 * new notification of any already connected
471 * ports due to the virtual disconnect that it
472 * implies.
473 */
474 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
475 mb();
476 udelay(5);
477 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
478 dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
479
480 /* Just to be safe, disable interrupt requests and
481 * make sure the controller is stopped.
482 */
483 outw(0, base + UHCI_USBINTR);
484 outw(0, base + UHCI_USBCMD);
485}
486EXPORT_SYMBOL_GPL(uhci_reset_hc);
487
488/*
489 * Initialize a controller that was newly discovered or has just been
490 * resumed. In either case we can't be sure of its previous state.
491 *
492 * Returns: 1 if the controller was reset, 0 otherwise.
493 */
494int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
495{
496 u16 legsup;
497 unsigned int cmd, intr;
498
499 /*
500 * When restarting a suspended controller, we expect all the
501 * settings to be the same as we left them:
502 *
503 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
504 * Controller is stopped and configured with EGSM set;
505 * No interrupts enabled except possibly Resume Detect.
506 *
507 * If any of these conditions are violated we do a complete reset.
508 */
509 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
510 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
511 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800512 __func__, legsup);
Alan Sternbb200f62005-10-03 16:36:29 -0400513 goto reset_needed;
514 }
515
516 cmd = inw(base + UHCI_USBCMD);
517 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
518 !(cmd & UHCI_USBCMD_EGSM)) {
519 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800520 __func__, cmd);
Alan Sternbb200f62005-10-03 16:36:29 -0400521 goto reset_needed;
522 }
523
524 intr = inw(base + UHCI_USBINTR);
525 if (intr & (~UHCI_USBINTR_RESUME)) {
526 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
Harvey Harrison441b62c2008-03-03 16:08:34 -0800527 __func__, intr);
Alan Sternbb200f62005-10-03 16:36:29 -0400528 goto reset_needed;
529 }
530 return 0;
531
532reset_needed:
533 dev_dbg(&pdev->dev, "Performing full reset\n");
534 uhci_reset_hc(pdev, base);
535 return 1;
536}
537EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
538
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800539static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
540{
541 u16 cmd;
542 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
543}
544
545#define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
546#define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
547
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500548static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
David Brownell75862692005-09-23 17:14:37 -0700549{
550 unsigned long base = 0;
David Brownell75862692005-09-23 17:14:37 -0700551 int i;
552
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800553 if (!pio_enabled(pdev))
554 return;
555
David Brownell75862692005-09-23 17:14:37 -0700556 for (i = 0; i < PCI_ROM_RESOURCE; i++)
557 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
558 base = pci_resource_start(pdev, i);
559 break;
560 }
561
Alan Sternbb200f62005-10-03 16:36:29 -0400562 if (base)
563 uhci_check_and_reset_hc(pdev, base);
David Brownell75862692005-09-23 17:14:37 -0700564}
565
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500566static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800567{
568 return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
569}
570
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500571static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
David Brownell75862692005-09-23 17:14:37 -0700572{
573 void __iomem *base;
Alan Stern3df71692010-09-10 16:37:05 -0400574 u32 control;
Alan Sternc6187592011-11-17 16:41:45 -0500575 u32 fminterval;
576 int cnt;
David Brownell75862692005-09-23 17:14:37 -0700577
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800578 if (!mmio_resource_enabled(pdev, 0))
579 return;
580
Arjan van de Ven8e8ce4b2008-10-20 21:46:01 -0700581 base = pci_ioremap_bar(pdev, 0);
582 if (base == NULL)
583 return;
David Brownell75862692005-09-23 17:14:37 -0700584
Alan Stern3df71692010-09-10 16:37:05 -0400585 control = readl(base + OHCI_CONTROL);
586
David Brownellf2cb36c2005-09-22 22:43:30 -0700587/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
Alan Stern3df71692010-09-10 16:37:05 -0400588#ifdef __hppa__
589#define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
590#else
591#define OHCI_CTRL_MASK OHCI_CTRL_RWC
592
David Brownellf2cb36c2005-09-22 22:43:30 -0700593 if (control & OHCI_CTRL_IR) {
Kyle McMartinc1b45f22006-06-25 18:45:29 -0400594 int wait_time = 500; /* arbitrary; 5 seconds */
David Brownell75862692005-09-23 17:14:37 -0700595 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
596 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
597 while (wait_time > 0 &&
598 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
599 wait_time -= 10;
600 msleep(10);
601 }
David Brownellf2cb36c2005-09-22 22:43:30 -0700602 if (wait_time <= 0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700603 dev_warn(&pdev->dev, "OHCI: BIOS handoff failed"
604 " (BIOS bug?) %08x\n",
David Brownella38408c2006-02-09 16:35:31 -0500605 readl(base + OHCI_CONTROL));
David Brownell75862692005-09-23 17:14:37 -0700606 }
David Brownellf2cb36c2005-09-22 22:43:30 -0700607#endif
David Brownell75862692005-09-23 17:14:37 -0700608
Alan Sternc6187592011-11-17 16:41:45 -0500609 /* disable interrupts */
610 writel((u32) ~0, base + OHCI_INTRDISABLE);
Alan Stern6ea12a02011-07-15 17:22:15 -0400611
Alan Sternc6187592011-11-17 16:41:45 -0500612 /* Reset the USB bus, if the controller isn't already in RESET */
613 if (control & OHCI_HCFS) {
614 /* Go into RESET, preserving RWC (and possibly IR) */
615 writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
616 readl(base + OHCI_CONTROL);
Alan Stern6ea12a02011-07-15 17:22:15 -0400617
Alan Sternc6187592011-11-17 16:41:45 -0500618 /* drive bus reset for at least 50 ms (7.1.7.5) */
Alan Stern6ea12a02011-07-15 17:22:15 -0400619 msleep(50);
Alan Stern6ea12a02011-07-15 17:22:15 -0400620 }
Alan Stern3df71692010-09-10 16:37:05 -0400621
Alan Sternc6187592011-11-17 16:41:45 -0500622 /* software reset of the controller, preserving HcFmInterval */
623 fminterval = readl(base + OHCI_FMINTERVAL);
624 writel(OHCI_HCR, base + OHCI_CMDSTATUS);
David Brownell75862692005-09-23 17:14:37 -0700625
Alan Sternc6187592011-11-17 16:41:45 -0500626 /* reset requires max 10 us delay */
627 for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
628 if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
629 break;
630 udelay(1);
631 }
632 writel(fminterval, base + OHCI_FMINTERVAL);
633
634 /* Now the controller is safely in SUSPEND and nothing can wake it up */
David Brownell75862692005-09-23 17:14:37 -0700635 iounmap(base);
636}
637
Bill Pemberton2f826862012-11-19 13:25:20 -0500638static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
Anisse Astier03c75362011-07-05 16:38:45 +0200639 {
640 /* Pegatron Lucid (ExoPC) */
641 .matches = {
642 DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
643 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
644 },
645 },
Anisse Astier0c42a4e2011-07-05 16:38:46 +0200646 {
647 /* Pegatron Lucid (Ordissimo AIRIS) */
648 .matches = {
649 DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
Anisse Astierc323dc02012-10-09 12:22:36 +0200650 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
Anisse Astier0c42a4e2011-07-05 16:38:46 +0200651 },
652 },
Anisse Astier8daf8b62012-10-09 12:22:37 +0200653 {
654 /* Pegatron Lucid (Ordissimo) */
655 .matches = {
656 DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
657 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
658 },
659 },
Anisse Astier03c75362011-07-05 16:38:45 +0200660 { }
661};
662
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500663static void ehci_bios_handoff(struct pci_dev *pdev,
Andy Ross5c853012011-05-11 15:15:51 -0700664 void __iomem *op_reg_base,
665 u32 cap, u8 offset)
666{
Andy Ross3610ea52011-05-11 15:52:38 -0700667 int try_handoff = 1, tried_handoff = 0;
Andy Ross5c853012011-05-11 15:15:51 -0700668
Anisse Astier03c75362011-07-05 16:38:45 +0200669 /* The Pegatron Lucid tablet sporadically waits for 98 seconds trying
670 * the handoff on its unused controller. Skip it. */
Andy Ross3610ea52011-05-11 15:52:38 -0700671 if (pdev->vendor == 0x8086 && pdev->device == 0x283a) {
Anisse Astier03c75362011-07-05 16:38:45 +0200672 if (dmi_check_system(ehci_dmi_nohandoff_table))
Andy Ross3610ea52011-05-11 15:52:38 -0700673 try_handoff = 0;
674 }
675
676 if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
Andy Ross5c853012011-05-11 15:15:51 -0700677 dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
678
679#if 0
680/* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
681 * but that seems dubious in general (the BIOS left it off intentionally)
682 * and is known to prevent some systems from booting. so we won't do this
683 * unless maybe we can determine when we're on a system that needs SMI forced.
684 */
685 /* BIOS workaround (?): be sure the pre-Linux code
686 * receives the SMI
687 */
688 pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
689 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
690 val | EHCI_USBLEGCTLSTS_SOOE);
691#endif
692
693 /* some systems get upset if this semaphore is
694 * set for any other reason than forcing a BIOS
695 * handoff..
696 */
697 pci_write_config_byte(pdev, offset + 3, 1);
698 }
699
700 /* if boot firmware now owns EHCI, spin till it hands it over. */
Andy Ross3610ea52011-05-11 15:52:38 -0700701 if (try_handoff) {
702 int msec = 1000;
703 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
704 tried_handoff = 1;
705 msleep(10);
706 msec -= 10;
707 pci_read_config_dword(pdev, offset, &cap);
708 }
Andy Ross5c853012011-05-11 15:15:51 -0700709 }
710
711 if (cap & EHCI_USBLEGSUP_BIOS) {
712 /* well, possibly buggy BIOS... try to shut it down,
713 * and hope nothing goes too wrong
714 */
Andy Ross3610ea52011-05-11 15:52:38 -0700715 if (try_handoff)
716 dev_warn(&pdev->dev, "EHCI: BIOS handoff failed"
717 " (BIOS bug?) %08x\n", cap);
Andy Ross5c853012011-05-11 15:15:51 -0700718 pci_write_config_byte(pdev, offset + 2, 0);
719 }
720
721 /* just in case, always disable EHCI SMIs */
722 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
723
724 /* If the BIOS ever owned the controller then we can't expect
725 * any power sessions to remain intact.
726 */
727 if (tried_handoff)
728 writel(0, op_reg_base + EHCI_CONFIGFLAG);
729}
730
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500731static void quirk_usb_disable_ehci(struct pci_dev *pdev)
David Brownell75862692005-09-23 17:14:37 -0700732{
David Brownell75862692005-09-23 17:14:37 -0700733 void __iomem *base, *op_reg_base;
Andy Ross5c853012011-05-11 15:15:51 -0700734 u32 hcc_params, cap, val;
David Brownell401feaf2006-01-24 07:15:30 -0800735 u8 offset, cap_length;
Alan Stern97ff22e2011-10-27 11:20:21 -0400736 int wait_time, count = 256/4;
David Brownell75862692005-09-23 17:14:37 -0700737
Linus Torvalds541ab4a2005-10-31 21:12:40 -0800738 if (!mmio_resource_enabled(pdev, 0))
739 return;
740
Arjan van de Ven8e8ce4b2008-10-20 21:46:01 -0700741 base = pci_ioremap_bar(pdev, 0);
742 if (base == NULL)
743 return;
David Brownell75862692005-09-23 17:14:37 -0700744
745 cap_length = readb(base);
746 op_reg_base = base + cap_length;
David Brownell75862692005-09-23 17:14:37 -0700747
David Brownell401feaf2006-01-24 07:15:30 -0800748 /* EHCI 0.96 and later may have "extended capabilities"
749 * spec section 5.1 explains the bios handoff, e.g. for
750 * booting from USB disk or using a usb keyboard
751 */
752 hcc_params = readl(base + EHCI_HCC_PARAMS);
753 offset = (hcc_params >> 8) & 0xff;
Roel Kluin6e14bda2009-01-31 12:37:04 +0100754 while (offset && --count) {
David Brownell401feaf2006-01-24 07:15:30 -0800755 pci_read_config_dword(pdev, offset, &cap);
Andy Ross5c853012011-05-11 15:15:51 -0700756
David Brownell401feaf2006-01-24 07:15:30 -0800757 switch (cap & 0xff) {
Andy Ross5c853012011-05-11 15:15:51 -0700758 case 1:
759 ehci_bios_handoff(pdev, op_reg_base, cap, offset);
David Brownell401feaf2006-01-24 07:15:30 -0800760 break;
Andy Ross5c853012011-05-11 15:15:51 -0700761 case 0: /* Illegal reserved cap, set cap=0 so we exit */
762 cap = 0; /* then fallthrough... */
David Brownell401feaf2006-01-24 07:15:30 -0800763 default:
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700764 dev_warn(&pdev->dev, "EHCI: unrecognized capability "
Andy Ross5c853012011-05-11 15:15:51 -0700765 "%02x\n", cap & 0xff);
David Brownell75862692005-09-23 17:14:37 -0700766 }
David Brownell401feaf2006-01-24 07:15:30 -0800767 offset = (cap >> 8) & 0xff;
David Brownell75862692005-09-23 17:14:37 -0700768 }
David Brownell401feaf2006-01-24 07:15:30 -0800769 if (!count)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700770 dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
David Brownell75862692005-09-23 17:14:37 -0700771
772 /*
773 * halt EHCI & disable its interrupts in any case
774 */
775 val = readl(op_reg_base + EHCI_USBSTS);
776 if ((val & EHCI_USBSTS_HALTED) == 0) {
777 val = readl(op_reg_base + EHCI_USBCMD);
778 val &= ~EHCI_USBCMD_RUN;
779 writel(val, op_reg_base + EHCI_USBCMD);
780
781 wait_time = 2000;
David Brownell75862692005-09-23 17:14:37 -0700782 do {
783 writel(0x3f, op_reg_base + EHCI_USBSTS);
Alan Stern97ff22e2011-10-27 11:20:21 -0400784 udelay(100);
785 wait_time -= 100;
David Brownell75862692005-09-23 17:14:37 -0700786 val = readl(op_reg_base + EHCI_USBSTS);
787 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
788 break;
789 }
790 } while (wait_time > 0);
791 }
792 writel(0, op_reg_base + EHCI_USBINTR);
793 writel(0x3f, op_reg_base + EHCI_USBSTS);
794
795 iounmap(base);
David Brownell75862692005-09-23 17:14:37 -0700796}
797
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700798/*
799 * handshake - spin reading a register until handshake completes
800 * @ptr: address of hc register to be read
801 * @mask: bits to look at in result of read
802 * @done: value of those bits when handshake succeeds
803 * @wait_usec: timeout in microseconds
804 * @delay_usec: delay in microseconds to wait between polling
805 *
806 * Polls a register every delay_usec microseconds.
807 * Returns 0 when the mask bits have the value done.
808 * Returns -ETIMEDOUT if this condition is not true after
809 * wait_usec microseconds have passed.
810 */
811static int handshake(void __iomem *ptr, u32 mask, u32 done,
812 int wait_usec, int delay_usec)
813{
814 u32 result;
David Brownell75862692005-09-23 17:14:37 -0700815
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700816 do {
817 result = readl(ptr);
818 result &= mask;
819 if (result == done)
820 return 0;
821 udelay(delay_usec);
822 wait_usec -= delay_usec;
823 } while (wait_usec > 0);
824 return -ETIMEDOUT;
825}
826
Sarah Sharp69e848c2011-02-22 09:57:15 -0800827/*
828 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
829 * share some number of ports. These ports can be switched between either
830 * controller. Not all of the ports under the EHCI host controller may be
831 * switchable.
832 *
833 * The ports should be switched over to xHCI before PCI probes for any device
834 * start. This avoids active devices under EHCI being disconnected during the
835 * port switchover, which could cause loss of data on USB storage devices, or
836 * failed boot when the root file system is on a USB mass storage device and is
837 * enumerated under EHCI first.
838 *
839 * We write into the xHC's PCI configuration space in some Intel-specific
840 * registers to switch the ports over. The USB 3.0 terminations and the USB
841 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
842 * terminations before switching the USB 2.0 wires over, so that USB 3.0
843 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
844 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300845void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
Sarah Sharp69e848c2011-02-22 09:57:15 -0800846{
847 u32 ports_available;
Mathias Nyman26b76792013-07-23 11:35:47 +0300848 bool ehci_found = false;
849 struct pci_dev *companion = NULL;
850
851 /* make sure an intel EHCI controller exists */
852 for_each_pci_dev(companion) {
853 if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
854 companion->vendor == PCI_VENDOR_ID_INTEL) {
855 ehci_found = true;
856 break;
857 }
858 }
859
860 if (!ehci_found)
861 return;
Sarah Sharp69e848c2011-02-22 09:57:15 -0800862
Sarah Sharp51c9e6c2012-04-16 10:56:47 -0700863 /* Don't switchover the ports if the user hasn't compiled the xHCI
864 * driver. Otherwise they will see "dead" USB ports that don't power
865 * the devices.
866 */
867 if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
868 dev_warn(&xhci_pdev->dev,
869 "CONFIG_USB_XHCI_HCD is turned off, "
870 "defaulting to EHCI.\n");
871 dev_warn(&xhci_pdev->dev,
872 "USB 3.0 devices will work at USB 2.0 speeds.\n");
David Moore58b29392013-01-23 22:19:49 -0800873 usb_disable_xhci_ports(xhci_pdev);
Sarah Sharp51c9e6c2012-04-16 10:56:47 -0700874 return;
875 }
876
Keng-Yu Lina96874a2012-08-10 01:39:23 +0800877 /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
878 * Indicate the ports that can be changed from OS.
879 */
880 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
881 &ports_available);
882
883 dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
884 ports_available);
885
Sarah Sharp69e848c2011-02-22 09:57:15 -0800886 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
Keng-Yu Lina96874a2012-08-10 01:39:23 +0800887 * Register, to turn on SuperSpeed terminations for the
888 * switchable ports.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800889 */
890 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
Xenia Ragiadakoue4599332013-09-20 19:45:53 +0300891 ports_available);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800892
893 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
894 &ports_available);
895 dev_dbg(&xhci_pdev->dev, "USB 3.0 ports that are now enabled "
896 "under xHCI: 0x%x\n", ports_available);
897
Keng-Yu Lina96874a2012-08-10 01:39:23 +0800898 /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
899 * Indicate the USB 2.0 ports to be controlled by the xHCI host.
900 */
901
902 pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
903 &ports_available);
904
905 dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
906 ports_available);
907
Sarah Sharp69e848c2011-02-22 09:57:15 -0800908 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
909 * switch the USB 2.0 power and data lines over to the xHCI
910 * host.
911 */
912 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
Xenia Ragiadakoue4599332013-09-20 19:45:53 +0300913 ports_available);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800914
915 pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
916 &ports_available);
917 dev_dbg(&xhci_pdev->dev, "USB 2.0 ports that are now switched over "
918 "to xHCI: 0x%x\n", ports_available);
919}
Mathias Nyman26b76792013-07-23 11:35:47 +0300920EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800921
Sarah Sharpe95829f2012-07-23 18:59:30 +0300922void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
923{
924 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
925 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
926}
927EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
928
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700929/**
930 * PCI Quirks for xHCI.
931 *
932 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
933 * It signals to the BIOS that the OS wants control of the host controller,
934 * and then waits 5 seconds for the BIOS to hand over control.
935 * If we timeout, assume the BIOS is broken and take control anyway.
936 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500937static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700938{
939 void __iomem *base;
940 int ext_cap_offset;
941 void __iomem *op_reg_base;
942 u32 val;
943 int timeout;
Matthew Garrette955a1c2012-08-14 16:44:49 -0400944 int len = pci_resource_len(pdev, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700945
946 if (!mmio_resource_enabled(pdev, 0))
947 return;
948
Matthew Garrette955a1c2012-08-14 16:44:49 -0400949 base = ioremap_nocache(pci_resource_start(pdev, 0), len);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700950 if (base == NULL)
951 return;
952
953 /*
954 * Find the Legacy Support Capability register -
955 * this is optional for xHCI host controllers.
956 */
957 ext_cap_offset = xhci_find_next_cap_offset(base, XHCI_HCC_PARAMS_OFFSET);
958 do {
Matthew Garrette955a1c2012-08-14 16:44:49 -0400959 if ((ext_cap_offset + sizeof(val)) > len) {
960 /* We're reading garbage from the controller */
961 dev_warn(&pdev->dev,
962 "xHCI controller failing to respond");
963 return;
964 }
965
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700966 if (!ext_cap_offset)
967 /* We've reached the end of the extended capabilities */
968 goto hc_init;
Matthew Garrette955a1c2012-08-14 16:44:49 -0400969
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700970 val = readl(base + ext_cap_offset);
971 if (XHCI_EXT_CAPS_ID(val) == XHCI_EXT_CAPS_LEGACY)
972 break;
973 ext_cap_offset = xhci_find_next_cap_offset(base, ext_cap_offset);
974 } while (1);
975
976 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
977 if (val & XHCI_HC_BIOS_OWNED) {
JiSheng Zhang67684582011-07-16 11:04:19 +0800978 writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700979
980 /* Wait for 5 seconds with 10 microsecond polling interval */
981 timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
982 0, 5000, 10);
983
984 /* Assume a buggy BIOS and take HC ownership anyway */
985 if (timeout) {
986 dev_warn(&pdev->dev, "xHCI BIOS handoff failed"
987 " (BIOS bug ?) %08x\n", val);
988 writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
989 }
990 }
991
Alex He95018a52012-03-30 10:21:38 +0800992 val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
993 /* Mask off (turn off) any enabled SMIs */
994 val &= XHCI_LEGACY_DISABLE_SMI;
995 /* Mask all SMI events bits, RW1C */
996 val |= XHCI_LEGACY_SMI_EVENTS;
997 /* Disable any BIOS SMIs and clear all SMI events*/
998 writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700999
Manoj Iyer29d21452012-08-22 11:53:18 -05001000hc_init:
Mathias Nyman26b76792013-07-23 11:35:47 +03001001 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
1002 usb_enable_intel_xhci_ports(pdev);
Manoj Iyer29d21452012-08-22 11:53:18 -05001003
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001004 op_reg_base = base + XHCI_HC_LENGTH(readl(base));
1005
1006 /* Wait for the host controller to be ready before writing any
1007 * operational or runtime registers. Wait 5 seconds and no more.
1008 */
1009 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
1010 5000, 10);
1011 /* Assume a buggy HC and start HC initialization anyway */
1012 if (timeout) {
1013 val = readl(op_reg_base + XHCI_STS_OFFSET);
1014 dev_warn(&pdev->dev,
1015 "xHCI HW not ready after 5 sec (HC bug?) "
1016 "status = 0x%x\n", val);
1017 }
1018
1019 /* Send the halt and disable interrupts command */
1020 val = readl(op_reg_base + XHCI_CMD_OFFSET);
1021 val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
1022 writel(val, op_reg_base + XHCI_CMD_OFFSET);
1023
1024 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
1025 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
1026 XHCI_MAX_HALT_USEC, 125);
1027 if (timeout) {
1028 val = readl(op_reg_base + XHCI_STS_OFFSET);
1029 dev_warn(&pdev->dev,
1030 "xHCI HW did not halt within %d usec "
1031 "status = 0x%x\n", XHCI_MAX_HALT_USEC, val);
1032 }
1033
1034 iounmap(base);
1035}
David Brownell75862692005-09-23 17:14:37 -07001036
Bill Pemberton41ac7b32012-11-19 13:21:48 -05001037static void quirk_usb_early_handoff(struct pci_dev *pdev)
David Brownell75862692005-09-23 17:14:37 -07001038{
Jayachandran Ce4436a72012-01-27 20:27:32 +05301039 /* Skip Netlogic mips SoC's internal PCI USB controller.
1040 * This device does not need/support EHCI/OHCI handoff
1041 */
1042 if (pdev->vendor == 0x184e) /* vendor Netlogic */
1043 return;
Sarah Sharpcab928e2012-02-07 15:11:46 -08001044 if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
1045 pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
1046 pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
1047 pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
1048 return;
Jayachandran Ce4436a72012-01-27 20:27:32 +05301049
Sarah Sharpcab928e2012-02-07 15:11:46 -08001050 if (pci_enable_device(pdev) < 0) {
1051 dev_warn(&pdev->dev, "Can't enable PCI device, "
1052 "BIOS handoff failed.\n");
1053 return;
1054 }
Alan Stern478a3ba2005-10-19 12:52:02 -04001055 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
David Brownell75862692005-09-23 17:14:37 -07001056 quirk_usb_handoff_uhci(pdev);
Alan Stern478a3ba2005-10-19 12:52:02 -04001057 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
David Brownell75862692005-09-23 17:14:37 -07001058 quirk_usb_handoff_ohci(pdev);
Alan Stern478a3ba2005-10-19 12:52:02 -04001059 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
David Brownell75862692005-09-23 17:14:37 -07001060 quirk_usb_disable_ehci(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001061 else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
1062 quirk_usb_handoff_xhci(pdev);
Sarah Sharpcab928e2012-02-07 15:11:46 -08001063 pci_disable_device(pdev);
David Brownell75862692005-09-23 17:14:37 -07001064}
Yinghai Lu8474ecd2012-02-23 23:46:59 -08001065DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1066 PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);