blob: dc2ac42d63195f0dbe6c3b7acd964eef117e9661 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010024
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/irqs.h>
28#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029#include <asm/mach/irq.h>
Kevin Hilman43ffcd92009-01-27 11:09:24 -080030#include <plat/powerdomain.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032/*
33 * OMAP1510 GPIO registers
34 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070035#define OMAP1510_GPIO_BASE 0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036#define OMAP1510_GPIO_DATA_INPUT 0x00
37#define OMAP1510_GPIO_DATA_OUTPUT 0x04
38#define OMAP1510_GPIO_DIR_CONTROL 0x08
39#define OMAP1510_GPIO_INT_CONTROL 0x0c
40#define OMAP1510_GPIO_INT_MASK 0x10
41#define OMAP1510_GPIO_INT_STATUS 0x14
42#define OMAP1510_GPIO_PIN_CONTROL 0x18
43
44#define OMAP1510_IH_GPIO_BASE 64
45
46/*
47 * OMAP1610 specific GPIO registers
48 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070049#define OMAP1610_GPIO1_BASE 0xfffbe400
50#define OMAP1610_GPIO2_BASE 0xfffbec00
51#define OMAP1610_GPIO3_BASE 0xfffbb400
52#define OMAP1610_GPIO4_BASE 0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053#define OMAP1610_GPIO_REVISION 0x0000
54#define OMAP1610_GPIO_SYSCONFIG 0x0010
55#define OMAP1610_GPIO_SYSSTATUS 0x0014
56#define OMAP1610_GPIO_IRQSTATUS1 0x0018
57#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010058#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010059#define OMAP1610_GPIO_DATAIN 0x002c
60#define OMAP1610_GPIO_DATAOUT 0x0030
61#define OMAP1610_GPIO_DIRECTION 0x0034
62#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
63#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
64#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010065#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
67#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010068#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010069#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
70
71/*
Alistair Buxton7c006922009-09-22 10:02:58 +010072 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010073 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070074#define OMAP7XX_GPIO1_BASE 0xfffbc000
75#define OMAP7XX_GPIO2_BASE 0xfffbc800
76#define OMAP7XX_GPIO3_BASE 0xfffbd000
77#define OMAP7XX_GPIO4_BASE 0xfffbd800
78#define OMAP7XX_GPIO5_BASE 0xfffbe000
79#define OMAP7XX_GPIO6_BASE 0xfffbe800
Alistair Buxton7c006922009-09-22 10:02:58 +010080#define OMAP7XX_GPIO_DATA_INPUT 0x00
81#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
82#define OMAP7XX_GPIO_DIR_CONTROL 0x08
83#define OMAP7XX_GPIO_INT_CONTROL 0x0c
84#define OMAP7XX_GPIO_INT_MASK 0x10
85#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086
Tony Lindgren9f7065d2009-10-19 15:25:20 -070087#define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
Tony Lindgren94113262009-08-28 10:50:33 -070088
Zebediah C. McClure56739a62009-03-23 18:07:40 -070089/*
Tony Lindgren92105bb2005-09-07 17:20:26 +010090 * omap24xx specific GPIO registers
91 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070092#define OMAP242X_GPIO1_BASE 0x48018000
93#define OMAP242X_GPIO2_BASE 0x4801a000
94#define OMAP242X_GPIO3_BASE 0x4801c000
95#define OMAP242X_GPIO4_BASE 0x4801e000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080096
Tony Lindgren9f7065d2009-10-19 15:25:20 -070097#define OMAP243X_GPIO1_BASE 0x4900C000
98#define OMAP243X_GPIO2_BASE 0x4900E000
99#define OMAP243X_GPIO3_BASE 0x49010000
100#define OMAP243X_GPIO4_BASE 0x49012000
101#define OMAP243X_GPIO5_BASE 0x480B6000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800102
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103#define OMAP24XX_GPIO_REVISION 0x0000
104#define OMAP24XX_GPIO_SYSCONFIG 0x0010
105#define OMAP24XX_GPIO_SYSSTATUS 0x0014
106#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300107#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
108#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100109#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -0800110#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +0100111#define OMAP24XX_GPIO_CTRL 0x0030
112#define OMAP24XX_GPIO_OE 0x0034
113#define OMAP24XX_GPIO_DATAIN 0x0038
114#define OMAP24XX_GPIO_DATAOUT 0x003c
115#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
116#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
117#define OMAP24XX_GPIO_RISINGDETECT 0x0048
118#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700119#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
120#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
122#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
123#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
124#define OMAP24XX_GPIO_SETWKUENA 0x0084
125#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
126#define OMAP24XX_GPIO_SETDATAOUT 0x0094
127
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530128#define OMAP4_GPIO_REVISION 0x0000
129#define OMAP4_GPIO_SYSCONFIG 0x0010
130#define OMAP4_GPIO_EOI 0x0020
131#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
132#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
133#define OMAP4_GPIO_IRQSTATUS0 0x002c
134#define OMAP4_GPIO_IRQSTATUS1 0x0030
135#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
136#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
137#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
138#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
139#define OMAP4_GPIO_IRQWAKEN0 0x0044
140#define OMAP4_GPIO_IRQWAKEN1 0x0048
Charulatha V9f096862010-05-14 12:05:27 -0700141#define OMAP4_GPIO_SYSSTATUS 0x0114
142#define OMAP4_GPIO_IRQENABLE1 0x011c
143#define OMAP4_GPIO_WAKE_EN 0x0120
144#define OMAP4_GPIO_IRQSTATUS2 0x0128
145#define OMAP4_GPIO_IRQENABLE2 0x012c
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530146#define OMAP4_GPIO_CTRL 0x0130
147#define OMAP4_GPIO_OE 0x0134
148#define OMAP4_GPIO_DATAIN 0x0138
149#define OMAP4_GPIO_DATAOUT 0x013c
150#define OMAP4_GPIO_LEVELDETECT0 0x0140
151#define OMAP4_GPIO_LEVELDETECT1 0x0144
152#define OMAP4_GPIO_RISINGDETECT 0x0148
153#define OMAP4_GPIO_FALLINGDETECT 0x014c
154#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
155#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
Charulatha V9f096862010-05-14 12:05:27 -0700156#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
157#define OMAP4_GPIO_SETIRQENABLE1 0x0164
158#define OMAP4_GPIO_CLEARWKUENA 0x0180
159#define OMAP4_GPIO_SETWKUENA 0x0184
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530160#define OMAP4_GPIO_CLEARDATAOUT 0x0190
161#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800162/*
163 * omap34xx specific GPIO registers
164 */
165
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700166#define OMAP34XX_GPIO1_BASE 0x48310000
167#define OMAP34XX_GPIO2_BASE 0x49050000
168#define OMAP34XX_GPIO3_BASE 0x49052000
169#define OMAP34XX_GPIO4_BASE 0x49054000
170#define OMAP34XX_GPIO5_BASE 0x49056000
171#define OMAP34XX_GPIO6_BASE 0x49058000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800172
Santosh Shilimkar44169072009-05-28 14:16:04 -0700173/*
174 * OMAP44XX specific GPIO registers
175 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700176#define OMAP44XX_GPIO1_BASE 0x4a310000
177#define OMAP44XX_GPIO2_BASE 0x48055000
178#define OMAP44XX_GPIO3_BASE 0x48057000
179#define OMAP44XX_GPIO4_BASE 0x48059000
180#define OMAP44XX_GPIO5_BASE 0x4805B000
181#define OMAP44XX_GPIO6_BASE 0x4805D000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800182
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100183struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700184 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100185 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100186 u16 irq;
187 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100188 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800189#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100190 u32 suspend_wakeup;
191 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800192#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800193#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800194 u32 non_wakeup_gpios;
195 u32 enabled_non_wakeup_gpios;
196
197 u32 saved_datain;
198 u32 saved_fallingdetect;
199 u32 saved_risingdetect;
200#endif
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800201 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800202 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100203 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800204 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800205 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800206 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800207 u32 dbck_enable_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100208};
209
210#define METHOD_MPUIO 0
211#define METHOD_GPIO_1510 1
212#define METHOD_GPIO_1610 2
Alistair Buxton7c006922009-09-22 10:02:58 +0100213#define METHOD_GPIO_7XX 3
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700214#define METHOD_GPIO_24XX 5
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800215#define METHOD_GPIO_44XX 6
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100216
Tony Lindgren92105bb2005-09-07 17:20:26 +0100217#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100218static struct gpio_bank gpio_bank_1610[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700219 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
220 METHOD_MPUIO },
221 { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
222 METHOD_GPIO_1610 },
223 { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
224 METHOD_GPIO_1610 },
225 { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
226 METHOD_GPIO_1610 },
227 { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
228 METHOD_GPIO_1610 },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100229};
230#endif
231
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000232#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100233static struct gpio_bank gpio_bank_1510[2] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700234 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
235 METHOD_MPUIO },
236 { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
237 METHOD_GPIO_1510 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100238};
239#endif
240
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100241#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100242static struct gpio_bank gpio_bank_7xx[7] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700243 { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
244 METHOD_MPUIO },
245 { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
246 METHOD_GPIO_7XX },
247 { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
248 METHOD_GPIO_7XX },
249 { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
250 METHOD_GPIO_7XX },
251 { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
252 METHOD_GPIO_7XX },
253 { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
254 METHOD_GPIO_7XX },
255 { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
256 METHOD_GPIO_7XX },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100257};
258#endif
259
Tony Lindgren088ef952010-02-12 12:26:47 -0800260#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800261
262static struct gpio_bank gpio_bank_242x[4] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700263 { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
264 METHOD_GPIO_24XX },
265 { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
266 METHOD_GPIO_24XX },
267 { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
268 METHOD_GPIO_24XX },
269 { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
270 METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100271};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800272
273static struct gpio_bank gpio_bank_243x[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700274 { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
275 METHOD_GPIO_24XX },
276 { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
277 METHOD_GPIO_24XX },
278 { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
279 METHOD_GPIO_24XX },
280 { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
281 METHOD_GPIO_24XX },
282 { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
283 METHOD_GPIO_24XX },
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800284};
285
Tony Lindgren92105bb2005-09-07 17:20:26 +0100286#endif
287
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800288#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800289static struct gpio_bank gpio_bank_34xx[6] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700290 { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
291 METHOD_GPIO_24XX },
292 { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
293 METHOD_GPIO_24XX },
294 { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
295 METHOD_GPIO_24XX },
296 { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
297 METHOD_GPIO_24XX },
298 { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
299 METHOD_GPIO_24XX },
300 { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
301 METHOD_GPIO_24XX },
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800302};
303
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530304struct omap3_gpio_regs {
305 u32 sysconfig;
306 u32 irqenable1;
307 u32 irqenable2;
308 u32 wake_en;
309 u32 ctrl;
310 u32 oe;
311 u32 leveldetect0;
312 u32 leveldetect1;
313 u32 risingdetect;
314 u32 fallingdetect;
315 u32 dataout;
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530316};
317
318static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800319#endif
320
Santosh Shilimkar44169072009-05-28 14:16:04 -0700321#ifdef CONFIG_ARCH_OMAP4
322static struct gpio_bank gpio_bank_44xx[6] = {
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530323 { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800324 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530325 { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800326 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530327 { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800328 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530329 { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800330 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530331 { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800332 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530333 { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800334 METHOD_GPIO_44XX },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700335};
336
337#endif
338
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100339static struct gpio_bank *gpio_bank;
340static int gpio_bank_count;
341
342static inline struct gpio_bank *get_gpio_bank(int gpio)
343{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100344 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100345 if (OMAP_GPIO_IS_MPUIO(gpio))
346 return &gpio_bank[0];
347 return &gpio_bank[1];
348 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100349 if (cpu_is_omap16xx()) {
350 if (OMAP_GPIO_IS_MPUIO(gpio))
351 return &gpio_bank[0];
352 return &gpio_bank[1 + (gpio >> 4)];
353 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700354 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100355 if (OMAP_GPIO_IS_MPUIO(gpio))
356 return &gpio_bank[0];
357 return &gpio_bank[1 + (gpio >> 5)];
358 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100359 if (cpu_is_omap24xx())
360 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700361 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800362 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800363 BUG();
364 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100365}
366
367static inline int get_gpio_index(int gpio)
368{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700369 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100370 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100371 if (cpu_is_omap24xx())
372 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700373 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800374 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100375 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376}
377
378static inline int gpio_valid(int gpio)
379{
380 if (gpio < 0)
381 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800382 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300383 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100384 return -1;
385 return 0;
386 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100387 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100388 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100389 if ((cpu_is_omap16xx()) && gpio < 64)
390 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700391 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100392 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100393 if (cpu_is_omap24xx() && gpio < 128)
394 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700395 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800396 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100397 return -1;
398}
399
400static int check_gpio(int gpio)
401{
Roel Kluind32b20f2009-11-17 14:39:03 -0800402 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100403 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
404 dump_stack();
405 return -1;
406 }
407 return 0;
408}
409
410static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
411{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100412 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100413 u32 l;
414
415 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800416#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100417 case METHOD_MPUIO:
418 reg += OMAP_MPUIO_IO_CNTL;
419 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800420#endif
421#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100422 case METHOD_GPIO_1510:
423 reg += OMAP1510_GPIO_DIR_CONTROL;
424 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800425#endif
426#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100427 case METHOD_GPIO_1610:
428 reg += OMAP1610_GPIO_DIRECTION;
429 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800430#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100431#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100432 case METHOD_GPIO_7XX:
433 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700434 break;
435#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800436#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100437 case METHOD_GPIO_24XX:
438 reg += OMAP24XX_GPIO_OE;
439 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800440#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530441#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800442 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530443 reg += OMAP4_GPIO_OE;
444 break;
445#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800446 default:
447 WARN_ON(1);
448 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100449 }
450 l = __raw_readl(reg);
451 if (is_input)
452 l |= 1 << gpio;
453 else
454 l &= ~(1 << gpio);
455 __raw_writel(l, reg);
456}
457
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100458static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
459{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100460 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100461 u32 l = 0;
462
463 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800464#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100465 case METHOD_MPUIO:
466 reg += OMAP_MPUIO_OUTPUT;
467 l = __raw_readl(reg);
468 if (enable)
469 l |= 1 << gpio;
470 else
471 l &= ~(1 << gpio);
472 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800473#endif
474#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475 case METHOD_GPIO_1510:
476 reg += OMAP1510_GPIO_DATA_OUTPUT;
477 l = __raw_readl(reg);
478 if (enable)
479 l |= 1 << gpio;
480 else
481 l &= ~(1 << gpio);
482 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800483#endif
484#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100485 case METHOD_GPIO_1610:
486 if (enable)
487 reg += OMAP1610_GPIO_SET_DATAOUT;
488 else
489 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
490 l = 1 << gpio;
491 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800492#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100493#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100494 case METHOD_GPIO_7XX:
495 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700496 l = __raw_readl(reg);
497 if (enable)
498 l |= 1 << gpio;
499 else
500 l &= ~(1 << gpio);
501 break;
502#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800503#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100504 case METHOD_GPIO_24XX:
505 if (enable)
506 reg += OMAP24XX_GPIO_SETDATAOUT;
507 else
508 reg += OMAP24XX_GPIO_CLEARDATAOUT;
509 l = 1 << gpio;
510 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800511#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530512#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800513 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530514 if (enable)
515 reg += OMAP4_GPIO_SETDATAOUT;
516 else
517 reg += OMAP4_GPIO_CLEARDATAOUT;
518 l = 1 << gpio;
519 break;
520#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100521 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800522 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523 return;
524 }
525 __raw_writel(l, reg);
526}
527
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300528static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100529{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100530 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100531
532 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800533 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100534 reg = bank->base;
535 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800536#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537 case METHOD_MPUIO:
538 reg += OMAP_MPUIO_INPUT_LATCH;
539 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800540#endif
541#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100542 case METHOD_GPIO_1510:
543 reg += OMAP1510_GPIO_DATA_INPUT;
544 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800545#endif
546#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100547 case METHOD_GPIO_1610:
548 reg += OMAP1610_GPIO_DATAIN;
549 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800550#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100551#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100552 case METHOD_GPIO_7XX:
553 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700554 break;
555#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800556#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100557 case METHOD_GPIO_24XX:
558 reg += OMAP24XX_GPIO_DATAIN;
559 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800560#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530561#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800562 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530563 reg += OMAP4_GPIO_DATAIN;
564 break;
565#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800567 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100568 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100569 return (__raw_readl(reg)
570 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100571}
572
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300573static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
574{
575 void __iomem *reg;
576
577 if (check_gpio(gpio) < 0)
578 return -EINVAL;
579 reg = bank->base;
580
581 switch (bank->method) {
582#ifdef CONFIG_ARCH_OMAP1
583 case METHOD_MPUIO:
584 reg += OMAP_MPUIO_OUTPUT;
585 break;
586#endif
587#ifdef CONFIG_ARCH_OMAP15XX
588 case METHOD_GPIO_1510:
589 reg += OMAP1510_GPIO_DATA_OUTPUT;
590 break;
591#endif
592#ifdef CONFIG_ARCH_OMAP16XX
593 case METHOD_GPIO_1610:
594 reg += OMAP1610_GPIO_DATAOUT;
595 break;
596#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100597#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100598 case METHOD_GPIO_7XX:
599 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300600 break;
601#endif
Charulatha V9f096862010-05-14 12:05:27 -0700602#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300603 case METHOD_GPIO_24XX:
604 reg += OMAP24XX_GPIO_DATAOUT;
605 break;
606#endif
Charulatha V9f096862010-05-14 12:05:27 -0700607#ifdef CONFIG_ARCH_OMAP4
608 case METHOD_GPIO_44XX:
609 reg += OMAP4_GPIO_DATAOUT;
610 break;
611#endif
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300612 default:
613 return -EINVAL;
614 }
615
616 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
617}
618
Tony Lindgren92105bb2005-09-07 17:20:26 +0100619#define MOD_REG_BIT(reg, bit_mask, set) \
620do { \
621 int l = __raw_readl(base + reg); \
622 if (set) l |= bit_mask; \
623 else l &= ~bit_mask; \
624 __raw_writel(l, base + reg); \
625} while(0)
626
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700627void omap_set_gpio_debounce(int gpio, int enable)
628{
629 struct gpio_bank *bank;
630 void __iomem *reg;
David Brownelle031ab22008-12-10 17:35:27 -0800631 unsigned long flags;
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700632 u32 val, l = 1 << get_gpio_index(gpio);
633
634 if (cpu_class_is_omap1())
635 return;
636
637 bank = get_gpio_bank(gpio);
638 reg = bank->base;
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800639
640 if (cpu_is_omap44xx())
641 reg += OMAP4_GPIO_DEBOUNCENABLE;
642 else
643 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
644
Charulatha V058af1e2009-11-22 10:11:25 -0800645 if (!(bank->mod_usage & l)) {
646 printk(KERN_ERR "GPIO %d not requested\n", gpio);
647 return;
648 }
David Brownelle031ab22008-12-10 17:35:27 -0800649
650 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700651 val = __raw_readl(reg);
652
Jouni Hogander89db9482008-12-10 17:35:24 -0800653 if (enable && !(val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700654 val |= l;
David Brownelle031ab22008-12-10 17:35:27 -0800655 else if (!enable && (val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700656 val &= ~l;
Jouni Hogander89db9482008-12-10 17:35:24 -0800657 else
David Brownelle031ab22008-12-10 17:35:27 -0800658 goto done;
Jouni Hogander89db9482008-12-10 17:35:24 -0800659
Santosh Shilimkar44169072009-05-28 14:16:04 -0700660 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800661 bank->dbck_enable_mask = val;
David Brownelle031ab22008-12-10 17:35:27 -0800662 if (enable)
663 clk_enable(bank->dbck);
664 else
665 clk_disable(bank->dbck);
666 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700667
668 __raw_writel(val, reg);
David Brownelle031ab22008-12-10 17:35:27 -0800669done:
670 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700671}
672EXPORT_SYMBOL(omap_set_gpio_debounce);
673
674void omap_set_gpio_debounce_time(int gpio, int enc_time)
675{
676 struct gpio_bank *bank;
677 void __iomem *reg;
678
679 if (cpu_class_is_omap1())
680 return;
681
682 bank = get_gpio_bank(gpio);
683 reg = bank->base;
684
Charulatha V058af1e2009-11-22 10:11:25 -0800685 if (!bank->mod_usage) {
686 printk(KERN_ERR "GPIO not requested\n");
687 return;
688 }
689
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700690 enc_time &= 0xff;
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800691
692 if (cpu_is_omap44xx())
693 reg += OMAP4_GPIO_DEBOUNCINGTIME;
694 else
695 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
696
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700697 __raw_writel(enc_time, reg);
698}
699EXPORT_SYMBOL(omap_set_gpio_debounce_time);
700
Tony Lindgren140455f2010-02-12 12:26:48 -0800701#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700702static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
703 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100704{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800705 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100706 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530707 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100708
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530709 if (cpu_is_omap44xx()) {
710 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
711 trigger & IRQ_TYPE_LEVEL_LOW);
712 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
713 trigger & IRQ_TYPE_LEVEL_HIGH);
714 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
715 trigger & IRQ_TYPE_EDGE_RISING);
716 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
717 trigger & IRQ_TYPE_EDGE_FALLING);
718 } else {
719 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
720 trigger & IRQ_TYPE_LEVEL_LOW);
721 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
722 trigger & IRQ_TYPE_LEVEL_HIGH);
723 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
724 trigger & IRQ_TYPE_EDGE_RISING);
725 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
726 trigger & IRQ_TYPE_EDGE_FALLING);
727 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800728 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530729 if (cpu_is_omap44xx()) {
730 if (trigger != 0)
731 __raw_writel(1 << gpio, bank->base+
732 OMAP4_GPIO_IRQWAKEN0);
733 else {
734 val = __raw_readl(bank->base +
735 OMAP4_GPIO_IRQWAKEN0);
736 __raw_writel(val & (~(1 << gpio)), bank->base +
737 OMAP4_GPIO_IRQWAKEN0);
738 }
739 } else {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000740 /*
741 * GPIO wakeup request can only be generated on edge
742 * transitions
743 */
744 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530745 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700746 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530747 else
748 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700749 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530750 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200751 }
752 /* This part needs to be executed always for OMAP34xx */
753 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000754 /*
755 * Log the edge gpio and manually trigger the IRQ
756 * after resume if the input level changes
757 * to avoid irq lost during PER RET/OFF mode
758 * Applies for omap2 non-wakeup gpio and all omap3 gpios
759 */
760 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800761 bank->enabled_non_wakeup_gpios |= gpio_bit;
762 else
763 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
764 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700765
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530766 if (cpu_is_omap44xx()) {
767 bank->level_mask =
768 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
769 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
770 } else {
771 bank->level_mask =
772 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
773 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
774 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100775}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800776#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100777
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800778#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800779/*
780 * This only applies to chips that can't do both rising and falling edge
781 * detection at once. For all other chips, this function is a noop.
782 */
783static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
784{
785 void __iomem *reg = bank->base;
786 u32 l = 0;
787
788 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800789 case METHOD_MPUIO:
790 reg += OMAP_MPUIO_GPIO_INT_EDGE;
791 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800792#ifdef CONFIG_ARCH_OMAP15XX
793 case METHOD_GPIO_1510:
794 reg += OMAP1510_GPIO_INT_CONTROL;
795 break;
796#endif
797#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
798 case METHOD_GPIO_7XX:
799 reg += OMAP7XX_GPIO_INT_CONTROL;
800 break;
801#endif
802 default:
803 return;
804 }
805
806 l = __raw_readl(reg);
807 if ((l >> gpio) & 1)
808 l &= ~(1 << gpio);
809 else
810 l |= 1 << gpio;
811
812 __raw_writel(l, reg);
813}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800814#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800815
Tony Lindgren92105bb2005-09-07 17:20:26 +0100816static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
817{
818 void __iomem *reg = bank->base;
819 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100820
821 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800822#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100823 case METHOD_MPUIO:
824 reg += OMAP_MPUIO_GPIO_INT_EDGE;
825 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000826 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800827 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100828 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100829 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100830 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100831 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100832 else
833 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100834 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800835#endif
836#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100837 case METHOD_GPIO_1510:
838 reg += OMAP1510_GPIO_INT_CONTROL;
839 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000840 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800841 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100842 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100843 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100844 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100845 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100846 else
847 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100848 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800849#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800850#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100851 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100852 if (gpio & 0x08)
853 reg += OMAP1610_GPIO_EDGE_CTRL2;
854 else
855 reg += OMAP1610_GPIO_EDGE_CTRL1;
856 gpio &= 0x07;
857 l = __raw_readl(reg);
858 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100859 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100860 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100861 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100862 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800863 if (trigger)
864 /* Enable wake-up during idle for dynamic tick */
865 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
866 else
867 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100868 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800869#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100870#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100871 case METHOD_GPIO_7XX:
872 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700873 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000874 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800875 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700876 if (trigger & IRQ_TYPE_EDGE_RISING)
877 l |= 1 << gpio;
878 else if (trigger & IRQ_TYPE_EDGE_FALLING)
879 l &= ~(1 << gpio);
880 else
881 goto bad;
882 break;
883#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800884#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100885 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800886 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800887 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100888 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800889#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100890 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100891 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100892 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100893 __raw_writel(l, reg);
894 return 0;
895bad:
896 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100897}
898
Tony Lindgren92105bb2005-09-07 17:20:26 +0100899static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100900{
901 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100902 unsigned gpio;
903 int retval;
David Brownella6472532008-03-03 04:33:30 -0800904 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100905
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800906 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100907 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
908 else
909 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100910
911 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100912 return -EINVAL;
913
David Brownelle5c56ed2006-12-06 17:13:59 -0800914 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100915 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800916
917 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800918 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800919 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100920 return -EINVAL;
921
David Brownell58781012006-12-06 17:14:10 -0800922 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800923 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100924 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800925 if (retval == 0) {
926 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
927 irq_desc[irq].status |= type;
928 }
David Brownella6472532008-03-03 04:33:30 -0800929 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800930
931 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
932 __set_irq_handler_unlocked(irq, handle_level_irq);
933 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
934 __set_irq_handler_unlocked(irq, handle_edge_irq);
935
Tony Lindgren92105bb2005-09-07 17:20:26 +0100936 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100937}
938
939static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
940{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100941 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100942
943 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800944#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100945 case METHOD_MPUIO:
946 /* MPUIO irqstatus is reset by reading the status register,
947 * so do nothing here */
948 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800949#endif
950#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100951 case METHOD_GPIO_1510:
952 reg += OMAP1510_GPIO_INT_STATUS;
953 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800954#endif
955#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100956 case METHOD_GPIO_1610:
957 reg += OMAP1610_GPIO_IRQSTATUS1;
958 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800959#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100960#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100961 case METHOD_GPIO_7XX:
962 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700963 break;
964#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800965#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100966 case METHOD_GPIO_24XX:
967 reg += OMAP24XX_GPIO_IRQSTATUS1;
968 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800969#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530970#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800971 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530972 reg += OMAP4_GPIO_IRQSTATUS0;
973 break;
974#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100975 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800976 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100977 return;
978 }
979 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300980
981 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800982 if (cpu_is_omap24xx() || cpu_is_omap34xx())
983 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
984 else if (cpu_is_omap44xx())
985 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
986
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530987 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700988 __raw_writel(gpio_mask, reg);
989
990 /* Flush posted write for the irq status to avoid spurious interrupts */
991 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530992 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100993}
994
995static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
996{
997 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
998}
999
Imre Deakea6dedd2006-06-26 16:16:00 -07001000static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
1001{
1002 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -07001003 int inv = 0;
1004 u32 l;
1005 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -07001006
1007 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001008#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -07001009 case METHOD_MPUIO:
1010 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -07001011 mask = 0xffff;
1012 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -07001013 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001014#endif
1015#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -07001016 case METHOD_GPIO_1510:
1017 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -07001018 mask = 0xffff;
1019 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -07001020 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001021#endif
1022#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -07001023 case METHOD_GPIO_1610:
1024 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001025 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001026 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001027#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001028#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001029 case METHOD_GPIO_7XX:
1030 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001031 mask = 0xffffffff;
1032 inv = 1;
1033 break;
1034#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001035#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -07001036 case METHOD_GPIO_24XX:
1037 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001038 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001039 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001040#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301041#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001042 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301043 reg += OMAP4_GPIO_IRQSTATUSSET0;
1044 mask = 0xffffffff;
1045 break;
1046#endif
Imre Deakea6dedd2006-06-26 16:16:00 -07001047 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001048 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -07001049 return 0;
1050 }
1051
Imre Deak99c47702006-06-26 16:16:07 -07001052 l = __raw_readl(reg);
1053 if (inv)
1054 l = ~l;
1055 l &= mask;
1056 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -07001057}
1058
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001059static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
1060{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001061 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001062 u32 l;
1063
1064 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001065#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001066 case METHOD_MPUIO:
1067 reg += OMAP_MPUIO_GPIO_MASKIT;
1068 l = __raw_readl(reg);
1069 if (enable)
1070 l &= ~(gpio_mask);
1071 else
1072 l |= gpio_mask;
1073 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001074#endif
1075#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001076 case METHOD_GPIO_1510:
1077 reg += OMAP1510_GPIO_INT_MASK;
1078 l = __raw_readl(reg);
1079 if (enable)
1080 l &= ~(gpio_mask);
1081 else
1082 l |= gpio_mask;
1083 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001084#endif
1085#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001086 case METHOD_GPIO_1610:
1087 if (enable)
1088 reg += OMAP1610_GPIO_SET_IRQENABLE1;
1089 else
1090 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
1091 l = gpio_mask;
1092 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001093#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001094#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001095 case METHOD_GPIO_7XX:
1096 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001097 l = __raw_readl(reg);
1098 if (enable)
1099 l &= ~(gpio_mask);
1100 else
1101 l |= gpio_mask;
1102 break;
1103#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001104#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001105 case METHOD_GPIO_24XX:
1106 if (enable)
1107 reg += OMAP24XX_GPIO_SETIRQENABLE1;
1108 else
1109 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
1110 l = gpio_mask;
1111 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001112#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301113#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001114 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301115 if (enable)
1116 reg += OMAP4_GPIO_IRQSTATUSSET0;
1117 else
1118 reg += OMAP4_GPIO_IRQSTATUSCLR0;
1119 l = gpio_mask;
1120 break;
1121#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001122 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001123 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001124 return;
1125 }
1126 __raw_writel(l, reg);
1127}
1128
1129static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
1130{
1131 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
1132}
1133
Tony Lindgren92105bb2005-09-07 17:20:26 +01001134/*
1135 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
1136 * 1510 does not seem to have a wake-up register. If JTAG is connected
1137 * to the target, system will wake up always on GPIO events. While
1138 * system is running all registered GPIO interrupts need to have wake-up
1139 * enabled. When system is suspended, only selected GPIO interrupts need
1140 * to have wake-up enabled.
1141 */
1142static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
1143{
Tony Lindgren4cc64202010-01-08 10:29:05 -08001144 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -08001145
Tony Lindgren92105bb2005-09-07 17:20:26 +01001146 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001147#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -08001148 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +01001149 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -08001150 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001151 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001152 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001153 else
Tony Lindgren92105bb2005-09-07 17:20:26 +01001154 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001155 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001156 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001157#endif
Tony Lindgren140455f2010-02-12 12:26:48 -08001158#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001159 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001160 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -08001161 if (bank->non_wakeup_gpios & (1 << gpio)) {
1162 printk(KERN_ERR "Unable to modify wakeup on "
1163 "non-wakeup GPIO%d\n",
1164 (bank - gpio_bank) * 32 + gpio);
1165 return -EINVAL;
1166 }
David Brownella6472532008-03-03 04:33:30 -08001167 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001168 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001169 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001170 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001171 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001172 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001173 return 0;
1174#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001175 default:
1176 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1177 bank->method);
1178 return -EINVAL;
1179 }
1180}
1181
Tony Lindgren4196dd62006-09-25 12:41:38 +03001182static void _reset_gpio(struct gpio_bank *bank, int gpio)
1183{
1184 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1185 _set_gpio_irqenable(bank, gpio, 0);
1186 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001187 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001188}
1189
Tony Lindgren92105bb2005-09-07 17:20:26 +01001190/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
1191static int gpio_wake_enable(unsigned int irq, unsigned int enable)
1192{
1193 unsigned int gpio = irq - IH_GPIO_BASE;
1194 struct gpio_bank *bank;
1195 int retval;
1196
1197 if (check_gpio(gpio) < 0)
1198 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -08001199 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001200 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001201
1202 return retval;
1203}
1204
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001205static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001206{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001207 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001208 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001209
David Brownella6472532008-03-03 04:33:30 -08001210 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001211
Tony Lindgren4196dd62006-09-25 12:41:38 +03001212 /* Set trigger to none. You need to enable the desired trigger with
1213 * request_irq() or set_irq_type().
1214 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001215 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001216
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001217#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001218 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001219 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001220
Tony Lindgren92105bb2005-09-07 17:20:26 +01001221 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001222 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001223 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001224 }
1225#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001226 if (!cpu_class_is_omap1()) {
1227 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001228 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001229 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001230
1231 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1232 reg += OMAP24XX_GPIO_CTRL;
1233 else if (cpu_is_omap44xx())
1234 reg += OMAP4_GPIO_CTRL;
1235 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001236 /* Module is enabled, clocks are not gated */
Charulatha V9f096862010-05-14 12:05:27 -07001237 ctrl &= 0xFFFFFFFE;
1238 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001239 }
1240 bank->mod_usage |= 1 << offset;
1241 }
David Brownella6472532008-03-03 04:33:30 -08001242 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001243
1244 return 0;
1245}
1246
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001247static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001248{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001249 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001250 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001251
David Brownella6472532008-03-03 04:33:30 -08001252 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001253#ifdef CONFIG_ARCH_OMAP16XX
1254 if (bank->method == METHOD_GPIO_1610) {
1255 /* Disable wake-up during idle for dynamic tick */
1256 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001257 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001258 }
1259#endif
Charulatha V9f096862010-05-14 12:05:27 -07001260#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1261 if (bank->method == METHOD_GPIO_24XX) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001262 /* Disable wake-up during idle for dynamic tick */
1263 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001264 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001265 }
1266#endif
Charulatha V9f096862010-05-14 12:05:27 -07001267#ifdef CONFIG_ARCH_OMAP4
1268 if (bank->method == METHOD_GPIO_44XX) {
1269 /* Disable wake-up during idle for dynamic tick */
1270 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
1271 __raw_writel(1 << offset, reg);
1272 }
1273#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001274 if (!cpu_class_is_omap1()) {
1275 bank->mod_usage &= ~(1 << offset);
1276 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001277 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001278 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001279
1280 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1281 reg += OMAP24XX_GPIO_CTRL;
1282 else if (cpu_is_omap44xx())
1283 reg += OMAP4_GPIO_CTRL;
1284 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001285 /* Module is disabled, clocks are gated */
1286 ctrl |= 1;
Charulatha V9f096862010-05-14 12:05:27 -07001287 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001288 }
1289 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001290 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001291 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001292}
1293
1294/*
1295 * We need to unmask the GPIO bank interrupt as soon as possible to
1296 * avoid missing GPIO interrupts for other lines in the bank.
1297 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1298 * in the bank to avoid missing nested interrupts for a GPIO line.
1299 * If we wait to unmask individual GPIO lines in the bank after the
1300 * line's interrupt handler has been run, we may miss some nested
1301 * interrupts.
1302 */
Russell King10dd5ce2006-11-23 11:41:32 +00001303static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001304{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001305 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001306 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001307 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001308 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001309 u32 retrigger = 0;
1310 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001311
1312 desc->chip->ack(irq);
1313
Thomas Gleixner418ca1f02006-07-01 22:32:41 +01001314 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001315#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001316 if (bank->method == METHOD_MPUIO)
1317 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -08001318#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001319#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001320 if (bank->method == METHOD_GPIO_1510)
1321 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1322#endif
1323#if defined(CONFIG_ARCH_OMAP16XX)
1324 if (bank->method == METHOD_GPIO_1610)
1325 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1326#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001327#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001328 if (bank->method == METHOD_GPIO_7XX)
1329 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001330#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001331#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001332 if (bank->method == METHOD_GPIO_24XX)
1333 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1334#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301335#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001336 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301337 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1338#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001339 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001340 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001341 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001342
Imre Deakea6dedd2006-06-26 16:16:00 -07001343 enabled = _get_gpio_irqbank_mask(bank);
1344 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001345
1346 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1347 isr &= 0x0000ffff;
1348
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001349 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001350 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001351 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001352
1353 /* clear edge sensitive interrupts before handler(s) are
1354 called so that we don't miss any interrupt occurred while
1355 executing them */
1356 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1357 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1358 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1359
1360 /* if there is only edge sensitive GPIO pin interrupts
1361 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001362 if (!level_mask && !unmasked) {
1363 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001364 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001365 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001366
Imre Deakea6dedd2006-06-26 16:16:00 -07001367 isr |= retrigger;
1368 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001369 if (!isr)
1370 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001371
Tony Lindgren92105bb2005-09-07 17:20:26 +01001372 gpio_irq = bank->virtual_irq_start;
1373 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001374 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1375
Tony Lindgren92105bb2005-09-07 17:20:26 +01001376 if (!(isr & 1))
1377 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001378
Cory Maccarrone4318f362010-01-08 10:29:04 -08001379#ifdef CONFIG_ARCH_OMAP1
1380 /*
1381 * Some chips can't respond to both rising and falling
1382 * at the same time. If this irq was requested with
1383 * both flags, we need to flip the ICR data for the IRQ
1384 * to respond to the IRQ for the opposite direction.
1385 * This will be indicated in the bank toggle_mask.
1386 */
1387 if (bank->toggle_mask & (1 << gpio_index))
1388 _toggle_gpio_edge_triggering(bank, gpio_index);
1389#endif
1390
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001391 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001392 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001393 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001394 /* if bank has any level sensitive GPIO pin interrupt
1395 configured, we must unmask the bank interrupt only after
1396 handler(s) are executed in order to avoid spurious bank
1397 interrupt */
1398 if (!unmasked)
1399 desc->chip->unmask(irq);
1400
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001401}
1402
Tony Lindgren4196dd62006-09-25 12:41:38 +03001403static void gpio_irq_shutdown(unsigned int irq)
1404{
1405 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001406 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001407
1408 _reset_gpio(bank, gpio);
1409}
1410
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001411static void gpio_ack_irq(unsigned int irq)
1412{
1413 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001414 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001415
1416 _clear_gpio_irqstatus(bank, gpio);
1417}
1418
1419static void gpio_mask_irq(unsigned int irq)
1420{
1421 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001422 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001423
1424 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001425 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001426}
1427
1428static void gpio_unmask_irq(unsigned int irq)
1429{
1430 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001431 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001432 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Kevin Hilman55b60192009-06-04 15:57:10 -07001433 struct irq_desc *desc = irq_to_desc(irq);
1434 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1435
1436 if (trigger)
1437 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001438
1439 /* For level-triggered GPIOs, the clearing must be done after
1440 * the HW source is cleared, thus after the handler has run */
1441 if (bank->level_mask & irq_mask) {
1442 _set_gpio_irqenable(bank, gpio, 0);
1443 _clear_gpio_irqstatus(bank, gpio);
1444 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001445
Kevin Hilman4de8c752008-01-16 21:56:14 -08001446 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001447}
1448
David Brownelle5c56ed2006-12-06 17:13:59 -08001449static struct irq_chip gpio_irq_chip = {
1450 .name = "GPIO",
1451 .shutdown = gpio_irq_shutdown,
1452 .ack = gpio_ack_irq,
1453 .mask = gpio_mask_irq,
1454 .unmask = gpio_unmask_irq,
1455 .set_type = gpio_irq_type,
1456 .set_wake = gpio_wake_enable,
1457};
1458
1459/*---------------------------------------------------------------------*/
1460
1461#ifdef CONFIG_ARCH_OMAP1
1462
1463/* MPUIO uses the always-on 32k clock */
1464
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001465static void mpuio_ack_irq(unsigned int irq)
1466{
1467 /* The ISR is reset automatically, so do nothing here. */
1468}
1469
1470static void mpuio_mask_irq(unsigned int irq)
1471{
1472 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001473 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001474
1475 _set_gpio_irqenable(bank, gpio, 0);
1476}
1477
1478static void mpuio_unmask_irq(unsigned int irq)
1479{
1480 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001481 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001482
1483 _set_gpio_irqenable(bank, gpio, 1);
1484}
1485
David Brownelle5c56ed2006-12-06 17:13:59 -08001486static struct irq_chip mpuio_irq_chip = {
1487 .name = "MPUIO",
1488 .ack = mpuio_ack_irq,
1489 .mask = mpuio_mask_irq,
1490 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001491 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001492#ifdef CONFIG_ARCH_OMAP16XX
1493 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1494 .set_wake = gpio_wake_enable,
1495#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001496};
1497
David Brownelle5c56ed2006-12-06 17:13:59 -08001498
1499#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1500
David Brownell11a78b72006-12-06 17:14:11 -08001501
1502#ifdef CONFIG_ARCH_OMAP16XX
1503
1504#include <linux/platform_device.h>
1505
Magnus Damm79ee0312009-07-08 13:22:04 +02001506static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001507{
Magnus Damm79ee0312009-07-08 13:22:04 +02001508 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001509 struct gpio_bank *bank = platform_get_drvdata(pdev);
1510 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001511 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001512
David Brownella6472532008-03-03 04:33:30 -08001513 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001514 bank->saved_wakeup = __raw_readl(mask_reg);
1515 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001516 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001517
1518 return 0;
1519}
1520
Magnus Damm79ee0312009-07-08 13:22:04 +02001521static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001522{
Magnus Damm79ee0312009-07-08 13:22:04 +02001523 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001524 struct gpio_bank *bank = platform_get_drvdata(pdev);
1525 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001526 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001527
David Brownella6472532008-03-03 04:33:30 -08001528 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001529 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001530 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001531
1532 return 0;
1533}
1534
Alexey Dobriyan47145212009-12-14 18:00:08 -08001535static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001536 .suspend_noirq = omap_mpuio_suspend_noirq,
1537 .resume_noirq = omap_mpuio_resume_noirq,
1538};
1539
David Brownell11a78b72006-12-06 17:14:11 -08001540/* use platform_driver for this, now that there's no longer any
1541 * point to sys_device (other than not disturbing old code).
1542 */
1543static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001544 .driver = {
1545 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001546 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001547 },
1548};
1549
1550static struct platform_device omap_mpuio_device = {
1551 .name = "mpuio",
1552 .id = -1,
1553 .dev = {
1554 .driver = &omap_mpuio_driver.driver,
1555 }
1556 /* could list the /proc/iomem resources */
1557};
1558
1559static inline void mpuio_init(void)
1560{
David Brownellfcf126d2007-04-02 12:46:47 -07001561 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1562
David Brownell11a78b72006-12-06 17:14:11 -08001563 if (platform_driver_register(&omap_mpuio_driver) == 0)
1564 (void) platform_device_register(&omap_mpuio_device);
1565}
1566
1567#else
1568static inline void mpuio_init(void) {}
1569#endif /* 16xx */
1570
David Brownelle5c56ed2006-12-06 17:13:59 -08001571#else
1572
1573extern struct irq_chip mpuio_irq_chip;
1574
1575#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001576static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001577
1578#endif
1579
1580/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001581
David Brownell52e31342008-03-03 12:43:23 -08001582/* REVISIT these are stupid implementations! replace by ones that
1583 * don't switch on METHOD_* and which mostly avoid spinlocks
1584 */
1585
1586static int gpio_input(struct gpio_chip *chip, unsigned offset)
1587{
1588 struct gpio_bank *bank;
1589 unsigned long flags;
1590
1591 bank = container_of(chip, struct gpio_bank, chip);
1592 spin_lock_irqsave(&bank->lock, flags);
1593 _set_gpio_direction(bank, offset, 1);
1594 spin_unlock_irqrestore(&bank->lock, flags);
1595 return 0;
1596}
1597
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001598static int gpio_is_input(struct gpio_bank *bank, int mask)
1599{
1600 void __iomem *reg = bank->base;
1601
1602 switch (bank->method) {
1603 case METHOD_MPUIO:
1604 reg += OMAP_MPUIO_IO_CNTL;
1605 break;
1606 case METHOD_GPIO_1510:
1607 reg += OMAP1510_GPIO_DIR_CONTROL;
1608 break;
1609 case METHOD_GPIO_1610:
1610 reg += OMAP1610_GPIO_DIRECTION;
1611 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001612 case METHOD_GPIO_7XX:
1613 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001614 break;
1615 case METHOD_GPIO_24XX:
1616 reg += OMAP24XX_GPIO_OE;
1617 break;
Charulatha V9f096862010-05-14 12:05:27 -07001618 case METHOD_GPIO_44XX:
1619 reg += OMAP4_GPIO_OE;
1620 break;
1621 default:
1622 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1623 return -EINVAL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001624 }
1625 return __raw_readl(reg) & mask;
1626}
1627
David Brownell52e31342008-03-03 12:43:23 -08001628static int gpio_get(struct gpio_chip *chip, unsigned offset)
1629{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001630 struct gpio_bank *bank;
1631 void __iomem *reg;
1632 int gpio;
1633 u32 mask;
1634
1635 gpio = chip->base + offset;
1636 bank = get_gpio_bank(gpio);
1637 reg = bank->base;
1638 mask = 1 << get_gpio_index(gpio);
1639
1640 if (gpio_is_input(bank, mask))
1641 return _get_gpio_datain(bank, gpio);
1642 else
1643 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001644}
1645
1646static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1647{
1648 struct gpio_bank *bank;
1649 unsigned long flags;
1650
1651 bank = container_of(chip, struct gpio_bank, chip);
1652 spin_lock_irqsave(&bank->lock, flags);
1653 _set_gpio_dataout(bank, offset, value);
1654 _set_gpio_direction(bank, offset, 0);
1655 spin_unlock_irqrestore(&bank->lock, flags);
1656 return 0;
1657}
1658
1659static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1660{
1661 struct gpio_bank *bank;
1662 unsigned long flags;
1663
1664 bank = container_of(chip, struct gpio_bank, chip);
1665 spin_lock_irqsave(&bank->lock, flags);
1666 _set_gpio_dataout(bank, offset, value);
1667 spin_unlock_irqrestore(&bank->lock, flags);
1668}
1669
David Brownella007b702008-12-10 17:35:25 -08001670static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1671{
1672 struct gpio_bank *bank;
1673
1674 bank = container_of(chip, struct gpio_bank, chip);
1675 return bank->virtual_irq_start + offset;
1676}
1677
David Brownell52e31342008-03-03 12:43:23 -08001678/*---------------------------------------------------------------------*/
1679
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001680static int initialized;
Tony Lindgren56213ca2010-02-12 12:26:46 -08001681#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001682static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001683#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001684
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001685#if defined(CONFIG_ARCH_OMAP2)
1686static struct clk * gpio_fck;
1687#endif
1688
1689#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001690static struct clk * gpio5_ick;
1691static struct clk * gpio5_fck;
1692#endif
1693
Santosh Shilimkar44169072009-05-28 14:16:04 -07001694#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001695static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1696#endif
1697
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001698static void __init omap_gpio_show_rev(void)
1699{
1700 u32 rev;
1701
1702 if (cpu_is_omap16xx())
1703 rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1704 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1705 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1706 else if (cpu_is_omap44xx())
1707 rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
1708 else
1709 return;
1710
1711 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1712 (rev >> 4) & 0x0f, rev & 0x0f);
1713}
1714
David Brownell8ba55c52008-02-26 11:10:50 -08001715/* This lock class tells lockdep that GPIO irqs are in a different
1716 * category than their parents, so it won't report false recursion.
1717 */
1718static struct lock_class_key gpio_lock_class;
1719
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001720static int __init _omap_gpio_init(void)
1721{
1722 int i;
David Brownell52e31342008-03-03 12:43:23 -08001723 int gpio = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001724 struct gpio_bank *bank;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001725 int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001726 char clk_name[11];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001727
1728 initialized = 1;
1729
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001730#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001731 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001732 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1733 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001734 printk("Could not get arm_gpio_ck\n");
1735 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001736 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001737 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001738#endif
1739#if defined(CONFIG_ARCH_OMAP2)
1740 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001741 gpio_ick = clk_get(NULL, "gpios_ick");
1742 if (IS_ERR(gpio_ick))
1743 printk("Could not get gpios_ick\n");
1744 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001745 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001746 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001747 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001748 printk("Could not get gpios_fck\n");
1749 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001750 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001751
1752 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001753 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001754 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001755#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001756 if (cpu_is_omap2430()) {
1757 gpio5_ick = clk_get(NULL, "gpio5_ick");
1758 if (IS_ERR(gpio5_ick))
1759 printk("Could not get gpio5_ick\n");
1760 else
1761 clk_enable(gpio5_ick);
1762 gpio5_fck = clk_get(NULL, "gpio5_fck");
1763 if (IS_ERR(gpio5_fck))
1764 printk("Could not get gpio5_fck\n");
1765 else
1766 clk_enable(gpio5_fck);
1767 }
1768#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001769 }
1770#endif
1771
Santosh Shilimkar44169072009-05-28 14:16:04 -07001772#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1773 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001774 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1775 sprintf(clk_name, "gpio%d_ick", i + 1);
1776 gpio_iclks[i] = clk_get(NULL, clk_name);
1777 if (IS_ERR(gpio_iclks[i]))
1778 printk(KERN_ERR "Could not get %s\n", clk_name);
1779 else
1780 clk_enable(gpio_iclks[i]);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001781 }
1782 }
1783#endif
1784
Tony Lindgren92105bb2005-09-07 17:20:26 +01001785
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001786#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001787 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001788 gpio_bank_count = 2;
1789 gpio_bank = gpio_bank_1510;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001790 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001791 }
1792#endif
1793#if defined(CONFIG_ARCH_OMAP16XX)
1794 if (cpu_is_omap16xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001795 gpio_bank_count = 5;
1796 gpio_bank = gpio_bank_1610;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001797 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001798 }
1799#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001800#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1801 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001802 gpio_bank_count = 7;
Alistair Buxton7c006922009-09-22 10:02:58 +01001803 gpio_bank = gpio_bank_7xx;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001804 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001805 }
1806#endif
Tony Lindgren088ef952010-02-12 12:26:47 -08001807#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001808 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001809 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001810 gpio_bank = gpio_bank_242x;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001811 }
1812 if (cpu_is_omap243x()) {
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001813 gpio_bank_count = 5;
1814 gpio_bank = gpio_bank_243x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001815 }
1816#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001817#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001818 if (cpu_is_omap34xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001819 gpio_bank_count = OMAP34XX_NR_GPIOS;
1820 gpio_bank = gpio_bank_34xx;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001821 }
1822#endif
Santosh Shilimkar44169072009-05-28 14:16:04 -07001823#ifdef CONFIG_ARCH_OMAP4
1824 if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -07001825 gpio_bank_count = OMAP34XX_NR_GPIOS;
1826 gpio_bank = gpio_bank_44xx;
Santosh Shilimkar44169072009-05-28 14:16:04 -07001827 }
1828#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001829 for (i = 0; i < gpio_bank_count; i++) {
1830 int j, gpio_count = 16;
1831
1832 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001833 spin_lock_init(&bank->lock);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001834
1835 /* Static mapping, never released */
1836 bank->base = ioremap(bank->pbase, bank_size);
1837 if (!bank->base) {
1838 printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
1839 continue;
1840 }
1841
David Brownelle5c56ed2006-12-06 17:13:59 -08001842 if (bank_is_mpuio(bank))
Russell King7c7095a2008-09-05 15:49:14 +01001843 __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001844 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001845 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1846 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1847 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001848 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001849 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1850 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001851 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001852 }
Alistair Buxton7c006922009-09-22 10:02:58 +01001853 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1854 __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
1855 __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001856
Alistair Buxton7c006922009-09-22 10:02:58 +01001857 gpio_count = 32; /* 7xx has 32-bit GPIOs */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001858 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001859
Tony Lindgren140455f2010-02-12 12:26:48 -08001860#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001861 if ((bank->method == METHOD_GPIO_24XX) ||
1862 (bank->method == METHOD_GPIO_44XX)) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001863 static const u32 non_wakeup_gpios[] = {
1864 0xe203ffc0, 0x08700040
1865 };
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001866
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001867 if (cpu_is_omap44xx()) {
1868 __raw_writel(0xffffffff, bank->base +
1869 OMAP4_GPIO_IRQSTATUSCLR0);
1870 __raw_writew(0x0015, bank->base +
1871 OMAP4_GPIO_SYSCONFIG);
1872 __raw_writel(0x00000000, bank->base +
1873 OMAP4_GPIO_DEBOUNCENABLE);
1874 /*
1875 * Initialize interface clock ungated,
1876 * module enabled
1877 */
1878 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1879 } else {
1880 __raw_writel(0x00000000, bank->base +
1881 OMAP24XX_GPIO_IRQENABLE1);
1882 __raw_writel(0xffffffff, bank->base +
1883 OMAP24XX_GPIO_IRQSTATUS1);
1884 __raw_writew(0x0015, bank->base +
1885 OMAP24XX_GPIO_SYSCONFIG);
1886 __raw_writel(0x00000000, bank->base +
1887 OMAP24XX_GPIO_DEBOUNCE_EN);
1888
1889 /*
1890 * Initialize interface clock ungated,
1891 * module enabled
1892 */
1893 __raw_writel(0, bank->base +
1894 OMAP24XX_GPIO_CTRL);
1895 }
Tero Kristoa118b5f2008-12-22 14:27:12 +02001896 if (cpu_is_omap24xx() &&
1897 i < ARRAY_SIZE(non_wakeup_gpios))
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001898 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001899 gpio_count = 32;
1900 }
1901#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001902
1903 bank->mod_usage = 0;
David Brownell52e31342008-03-03 12:43:23 -08001904 /* REVISIT eventually switch from OMAP-specific gpio structs
1905 * over to the generic ones
1906 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001907 bank->chip.request = omap_gpio_request;
1908 bank->chip.free = omap_gpio_free;
David Brownell52e31342008-03-03 12:43:23 -08001909 bank->chip.direction_input = gpio_input;
1910 bank->chip.get = gpio_get;
1911 bank->chip.direction_output = gpio_output;
1912 bank->chip.set = gpio_set;
David Brownella007b702008-12-10 17:35:25 -08001913 bank->chip.to_irq = gpio_2irq;
David Brownell52e31342008-03-03 12:43:23 -08001914 if (bank_is_mpuio(bank)) {
1915 bank->chip.label = "mpuio";
Russell King69114a42008-09-03 10:15:26 +01001916#ifdef CONFIG_ARCH_OMAP16XX
David Brownelld8f388d2008-07-25 01:46:07 -07001917 bank->chip.dev = &omap_mpuio_device.dev;
1918#endif
David Brownell52e31342008-03-03 12:43:23 -08001919 bank->chip.base = OMAP_MPUIO(0);
1920 } else {
1921 bank->chip.label = "gpio";
1922 bank->chip.base = gpio;
1923 gpio += gpio_count;
1924 }
1925 bank->chip.ngpio = gpio_count;
1926
1927 gpiochip_add(&bank->chip);
1928
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001929 for (j = bank->virtual_irq_start;
1930 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001931 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001932 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001933 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001934 set_irq_chip(j, &mpuio_irq_chip);
1935 else
1936 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001937 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001938 set_irq_flags(j, IRQF_VALID);
1939 }
1940 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1941 set_irq_data(bank->irq, bank);
Jouni Hogander89db9482008-12-10 17:35:24 -08001942
Santosh Shilimkar44169072009-05-28 14:16:04 -07001943 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jouni Hogander89db9482008-12-10 17:35:24 -08001944 sprintf(clk_name, "gpio%d_dbck", i + 1);
1945 bank->dbck = clk_get(NULL, clk_name);
1946 if (IS_ERR(bank->dbck))
1947 printk(KERN_ERR "Could not get %s\n", clk_name);
1948 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001949 }
1950
1951 /* Enable system clock for GPIO module.
1952 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001953 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001954 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1955
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001956 /* Enable autoidle for the OCP interface */
1957 if (cpu_is_omap24xx())
1958 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001959 if (cpu_is_omap34xx())
1960 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001961
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001962 omap_gpio_show_rev();
1963
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001964 return 0;
1965}
1966
Tony Lindgren140455f2010-02-12 12:26:48 -08001967#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001968static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1969{
1970 int i;
1971
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001972 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001973 return 0;
1974
1975 for (i = 0; i < gpio_bank_count; i++) {
1976 struct gpio_bank *bank = &gpio_bank[i];
1977 void __iomem *wake_status;
1978 void __iomem *wake_clear;
1979 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001980 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001981
1982 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001983#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001984 case METHOD_GPIO_1610:
1985 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1986 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1987 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1988 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001989#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001990#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001991 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001992 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001993 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1994 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1995 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001996#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301997#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001998 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301999 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
2000 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
2001 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
2002 break;
2003#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01002004 default:
2005 continue;
2006 }
2007
David Brownella6472532008-03-03 04:33:30 -08002008 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002009 bank->saved_wakeup = __raw_readl(wake_status);
2010 __raw_writel(0xffffffff, wake_clear);
2011 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002012 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002013 }
2014
2015 return 0;
2016}
2017
2018static int omap_gpio_resume(struct sys_device *dev)
2019{
2020 int i;
2021
Tero Kristo723fdb72008-11-26 14:35:16 -08002022 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01002023 return 0;
2024
2025 for (i = 0; i < gpio_bank_count; i++) {
2026 struct gpio_bank *bank = &gpio_bank[i];
2027 void __iomem *wake_clear;
2028 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08002029 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01002030
2031 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08002032#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01002033 case METHOD_GPIO_1610:
2034 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
2035 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
2036 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002037#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002038#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01002039 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03002040 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
2041 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01002042 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002043#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302044#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002045 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302046 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
2047 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
2048 break;
2049#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01002050 default:
2051 continue;
2052 }
2053
David Brownella6472532008-03-03 04:33:30 -08002054 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002055 __raw_writel(0xffffffff, wake_clear);
2056 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002057 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002058 }
2059
2060 return 0;
2061}
2062
2063static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002064 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01002065 .suspend = omap_gpio_suspend,
2066 .resume = omap_gpio_resume,
2067};
2068
2069static struct sys_device omap_gpio_device = {
2070 .id = 0,
2071 .cls = &omap_gpio_sysclass,
2072};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002073
2074#endif
2075
Tony Lindgren140455f2010-02-12 12:26:48 -08002076#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002077
2078static int workaround_enabled;
2079
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002080void omap2_gpio_prepare_for_idle(int power_state)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002081{
2082 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002083 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002084
Tero Kristoa118b5f2008-12-22 14:27:12 +02002085 if (cpu_is_omap34xx())
2086 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002087
Tero Kristoa118b5f2008-12-22 14:27:12 +02002088 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002089 struct gpio_bank *bank = &gpio_bank[i];
2090 u32 l1, l2;
2091
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002092 if (bank->dbck_enable_mask)
2093 clk_disable(bank->dbck);
2094
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002095 if (power_state > PWRDM_POWER_OFF)
2096 continue;
2097
2098 /* If going to OFF, remove triggering for all
2099 * non-wakeup GPIOs. Otherwise spurious IRQs will be
2100 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002101 if (!(bank->enabled_non_wakeup_gpios))
2102 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002103
2104 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2105 bank->saved_datain = __raw_readl(bank->base +
2106 OMAP24XX_GPIO_DATAIN);
2107 l1 = __raw_readl(bank->base +
2108 OMAP24XX_GPIO_FALLINGDETECT);
2109 l2 = __raw_readl(bank->base +
2110 OMAP24XX_GPIO_RISINGDETECT);
2111 }
2112
2113 if (cpu_is_omap44xx()) {
2114 bank->saved_datain = __raw_readl(bank->base +
2115 OMAP4_GPIO_DATAIN);
2116 l1 = __raw_readl(bank->base +
2117 OMAP4_GPIO_FALLINGDETECT);
2118 l2 = __raw_readl(bank->base +
2119 OMAP4_GPIO_RISINGDETECT);
2120 }
2121
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002122 bank->saved_fallingdetect = l1;
2123 bank->saved_risingdetect = l2;
2124 l1 &= ~bank->enabled_non_wakeup_gpios;
2125 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002126
2127 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2128 __raw_writel(l1, bank->base +
2129 OMAP24XX_GPIO_FALLINGDETECT);
2130 __raw_writel(l2, bank->base +
2131 OMAP24XX_GPIO_RISINGDETECT);
2132 }
2133
2134 if (cpu_is_omap44xx()) {
2135 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
2136 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
2137 }
2138
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002139 c++;
2140 }
2141 if (!c) {
2142 workaround_enabled = 0;
2143 return;
2144 }
2145 workaround_enabled = 1;
2146}
2147
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002148void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002149{
2150 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002151 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002152
Tero Kristoa118b5f2008-12-22 14:27:12 +02002153 if (cpu_is_omap34xx())
2154 min = 1;
2155 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002156 struct gpio_bank *bank = &gpio_bank[i];
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002157 u32 l, gen, gen0, gen1;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002158
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002159 if (bank->dbck_enable_mask)
2160 clk_enable(bank->dbck);
2161
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002162 if (!workaround_enabled)
2163 continue;
2164
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002165 if (!(bank->enabled_non_wakeup_gpios))
2166 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002167
2168 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2169 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002170 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002171 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002172 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002173 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
2174 }
2175
2176 if (cpu_is_omap44xx()) {
2177 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302178 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002179 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302180 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002181 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
2182 }
2183
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002184 /* Check if any of the non-wakeup interrupt GPIOs have changed
2185 * state. If so, generate an IRQ by software. This is
2186 * horribly racy, but it's the best we can do to work around
2187 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002188 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002189 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002190
2191 /*
2192 * No need to generate IRQs for the rising edge for gpio IRQs
2193 * configured with falling edge only; and vice versa.
2194 */
2195 gen0 = l & bank->saved_fallingdetect;
2196 gen0 &= bank->saved_datain;
2197
2198 gen1 = l & bank->saved_risingdetect;
2199 gen1 &= ~(bank->saved_datain);
2200
2201 /* FIXME: Consider GPIO IRQs with level detections properly! */
2202 gen = l & (~(bank->saved_fallingdetect) &
2203 ~(bank->saved_risingdetect));
2204 /* Consider all GPIO IRQs needed to be updated */
2205 gen |= gen0 | gen1;
2206
2207 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002208 u32 old0, old1;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002209
Sergio Aguirref00d6492010-03-03 16:21:08 +00002210 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002211 old0 = __raw_readl(bank->base +
2212 OMAP24XX_GPIO_LEVELDETECT0);
2213 old1 = __raw_readl(bank->base +
2214 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002215 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002216 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002217 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002218 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002219 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002220 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002221 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002222 OMAP24XX_GPIO_LEVELDETECT1);
2223 }
2224
2225 if (cpu_is_omap44xx()) {
2226 old0 = __raw_readl(bank->base +
2227 OMAP4_GPIO_LEVELDETECT0);
2228 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302229 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002230 __raw_writel(old0 | l, bank->base +
2231 OMAP4_GPIO_LEVELDETECT0);
2232 __raw_writel(old1 | l, bank->base +
2233 OMAP4_GPIO_LEVELDETECT1);
2234 __raw_writel(old0, bank->base +
2235 OMAP4_GPIO_LEVELDETECT0);
2236 __raw_writel(old1, bank->base +
2237 OMAP4_GPIO_LEVELDETECT1);
2238 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002239 }
2240 }
2241
2242}
2243
Tony Lindgren92105bb2005-09-07 17:20:26 +01002244#endif
2245
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002246#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302247/* save the registers of bank 2-6 */
2248void omap_gpio_save_context(void)
2249{
2250 int i;
2251
2252 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2253 for (i = 1; i < gpio_bank_count; i++) {
2254 struct gpio_bank *bank = &gpio_bank[i];
2255 gpio_context[i].sysconfig =
2256 __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
2257 gpio_context[i].irqenable1 =
2258 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2259 gpio_context[i].irqenable2 =
2260 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2261 gpio_context[i].wake_en =
2262 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2263 gpio_context[i].ctrl =
2264 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2265 gpio_context[i].oe =
2266 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2267 gpio_context[i].leveldetect0 =
2268 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2269 gpio_context[i].leveldetect1 =
2270 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2271 gpio_context[i].risingdetect =
2272 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2273 gpio_context[i].fallingdetect =
2274 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2275 gpio_context[i].dataout =
2276 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302277 }
2278}
2279
2280/* restore the required registers of bank 2-6 */
2281void omap_gpio_restore_context(void)
2282{
2283 int i;
2284
2285 for (i = 1; i < gpio_bank_count; i++) {
2286 struct gpio_bank *bank = &gpio_bank[i];
2287 __raw_writel(gpio_context[i].sysconfig,
2288 bank->base + OMAP24XX_GPIO_SYSCONFIG);
2289 __raw_writel(gpio_context[i].irqenable1,
2290 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2291 __raw_writel(gpio_context[i].irqenable2,
2292 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2293 __raw_writel(gpio_context[i].wake_en,
2294 bank->base + OMAP24XX_GPIO_WAKE_EN);
2295 __raw_writel(gpio_context[i].ctrl,
2296 bank->base + OMAP24XX_GPIO_CTRL);
2297 __raw_writel(gpio_context[i].oe,
2298 bank->base + OMAP24XX_GPIO_OE);
2299 __raw_writel(gpio_context[i].leveldetect0,
2300 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2301 __raw_writel(gpio_context[i].leveldetect1,
2302 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2303 __raw_writel(gpio_context[i].risingdetect,
2304 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2305 __raw_writel(gpio_context[i].fallingdetect,
2306 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2307 __raw_writel(gpio_context[i].dataout,
2308 bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302309 }
2310}
2311#endif
2312
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002313/*
2314 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002315 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002316 */
David Brownell277d58e2006-12-06 17:13:59 -08002317int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002318{
2319 if (!initialized)
2320 return _omap_gpio_init();
2321 else
2322 return 0;
2323}
2324
Tony Lindgren92105bb2005-09-07 17:20:26 +01002325static int __init omap_gpio_sysinit(void)
2326{
2327 int ret = 0;
2328
2329 if (!initialized)
2330 ret = _omap_gpio_init();
2331
David Brownell11a78b72006-12-06 17:14:11 -08002332 mpuio_init();
2333
Tony Lindgren140455f2010-02-12 12:26:48 -08002334#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002335 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002336 if (ret == 0) {
2337 ret = sysdev_class_register(&omap_gpio_sysclass);
2338 if (ret == 0)
2339 ret = sysdev_register(&omap_gpio_device);
2340 }
2341 }
2342#endif
2343
2344 return ret;
2345}
2346
Tony Lindgren92105bb2005-09-07 17:20:26 +01002347arch_initcall(omap_gpio_sysinit);