blob: d8d3a4bc5262ab9a8751c92837f54f9824d4b1fe [file] [log] [blame]
Hiroshi DOYU340a6142006-12-07 15:43:59 -08001/*
2 * OMAP mailbox driver
3 *
Hiroshi DOYUf48cca82009-03-23 18:07:24 -07004 * Copyright (C) 2006-2009 Nokia Corporation. All rights reserved.
Suman Anna4899f78a2016-04-06 12:37:37 -05005 * Copyright (C) 2013-2016 Texas Instruments Incorporated - http://www.ti.com
Hiroshi DOYU340a6142006-12-07 15:43:59 -08006 *
Hiroshi DOYUf48cca82009-03-23 18:07:24 -07007 * Contact: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
Suman Anna5040f532014-06-24 19:43:41 -05008 * Suman Anna <s-anna@ti.com>
Hiroshi DOYU340a6142006-12-07 15:43:59 -08009 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * version 2 as published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
Hiroshi DOYU340a6142006-12-07 15:43:59 -080018 */
19
Hiroshi DOYU340a6142006-12-07 15:43:59 -080020#include <linux/interrupt.h>
Felipe Contrerasb3e69142010-06-11 15:51:49 +000021#include <linux/spinlock.h>
22#include <linux/mutex.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +000024#include <linux/kfifo.h>
25#include <linux/err.h>
Paul Gortmaker73017a52011-07-31 16:14:14 -040026#include <linux/module.h>
Suman Anna75288cc2014-09-10 14:20:59 -050027#include <linux/of_device.h>
Suman Anna5040f532014-06-24 19:43:41 -050028#include <linux/platform_device.h>
29#include <linux/pm_runtime.h>
Suman Anna5040f532014-06-24 19:43:41 -050030#include <linux/omap-mailbox.h>
Suman Anna8841a662014-11-03 17:05:50 -060031#include <linux/mailbox_controller.h>
32#include <linux/mailbox_client.h>
Hiroshi DOYU8dff0fa2009-03-23 18:07:32 -070033
Dave Gerlach8e3c5952015-09-22 19:14:52 -050034#include "mailbox.h"
35
Suman Anna5040f532014-06-24 19:43:41 -050036#define MAILBOX_REVISION 0x000
37#define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
38#define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
39#define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
Hiroshi DOYU340a6142006-12-07 15:43:59 -080040
Suman Anna5040f532014-06-24 19:43:41 -050041#define OMAP2_MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
42#define OMAP2_MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
43
44#define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 0x10 * (u))
45#define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 0x10 * (u))
46#define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 0x10 * (u))
47
48#define MAILBOX_IRQSTATUS(type, u) (type ? OMAP4_MAILBOX_IRQSTATUS(u) : \
49 OMAP2_MAILBOX_IRQSTATUS(u))
50#define MAILBOX_IRQENABLE(type, u) (type ? OMAP4_MAILBOX_IRQENABLE(u) : \
51 OMAP2_MAILBOX_IRQENABLE(u))
52#define MAILBOX_IRQDISABLE(type, u) (type ? OMAP4_MAILBOX_IRQENABLE_CLR(u) \
53 : OMAP2_MAILBOX_IRQENABLE(u))
54
55#define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
56#define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
57
58#define MBOX_REG_SIZE 0x120
59
60#define OMAP4_MBOX_REG_SIZE 0x130
61
62#define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
63#define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
64
Suman Anna4899f78a2016-04-06 12:37:37 -050065/* Interrupt register configuration types */
66#define MBOX_INTR_CFG_TYPE1 0
67#define MBOX_INTR_CFG_TYPE2 1
68
Suman Anna5040f532014-06-24 19:43:41 -050069struct omap_mbox_fifo {
70 unsigned long msg;
71 unsigned long fifo_stat;
72 unsigned long msg_stat;
Suman Anna5040f532014-06-24 19:43:41 -050073 unsigned long irqenable;
74 unsigned long irqstatus;
Suman Anna5040f532014-06-24 19:43:41 -050075 unsigned long irqdisable;
Suman Annabe3322e2014-06-24 19:43:42 -050076 u32 intr_bit;
Suman Anna5040f532014-06-24 19:43:41 -050077};
78
79struct omap_mbox_queue {
80 spinlock_t lock;
81 struct kfifo fifo;
82 struct work_struct work;
Suman Anna5040f532014-06-24 19:43:41 -050083 struct omap_mbox *mbox;
84 bool full;
85};
86
Suman Anna72c1c812014-06-24 19:43:43 -050087struct omap_mbox_device {
88 struct device *dev;
89 struct mutex cfg_lock;
90 void __iomem *mbox_base;
Suman Annaaf1d2f52016-04-06 18:37:18 -050091 u32 *irq_ctx;
Suman Anna72c1c812014-06-24 19:43:43 -050092 u32 num_users;
93 u32 num_fifos;
Suman Anna2240f8a2016-04-06 18:37:17 -050094 u32 intr_type;
Suman Anna72c1c812014-06-24 19:43:43 -050095 struct omap_mbox **mboxes;
Suman Anna8841a662014-11-03 17:05:50 -060096 struct mbox_controller controller;
Suman Anna72c1c812014-06-24 19:43:43 -050097 struct list_head elem;
98};
99
Suman Anna75288cc2014-09-10 14:20:59 -0500100struct omap_mbox_fifo_info {
101 int tx_id;
102 int tx_usr;
103 int tx_irq;
104
105 int rx_id;
106 int rx_usr;
107 int rx_irq;
108
109 const char *name;
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500110 bool send_no_irq;
Suman Anna75288cc2014-09-10 14:20:59 -0500111};
112
Suman Anna5040f532014-06-24 19:43:41 -0500113struct omap_mbox {
114 const char *name;
115 int irq;
Suman Anna8841a662014-11-03 17:05:50 -0600116 struct omap_mbox_queue *rxq;
Suman Anna5040f532014-06-24 19:43:41 -0500117 struct device *dev;
Suman Anna72c1c812014-06-24 19:43:43 -0500118 struct omap_mbox_device *parent;
Suman Annabe3322e2014-06-24 19:43:42 -0500119 struct omap_mbox_fifo tx_fifo;
120 struct omap_mbox_fifo rx_fifo;
121 u32 ctx[OMAP4_MBOX_NR_REGS];
122 u32 intr_type;
Suman Anna8841a662014-11-03 17:05:50 -0600123 struct mbox_chan *chan;
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500124 bool send_no_irq;
Suman Anna5040f532014-06-24 19:43:41 -0500125};
126
Suman Anna72c1c812014-06-24 19:43:43 -0500127/* global variables for the mailbox devices */
128static DEFINE_MUTEX(omap_mbox_devices_lock);
129static LIST_HEAD(omap_mbox_devices);
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800130
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000131static unsigned int mbox_kfifo_size = CONFIG_OMAP_MBOX_KFIFO_SIZE;
132module_param(mbox_kfifo_size, uint, S_IRUGO);
133MODULE_PARM_DESC(mbox_kfifo_size, "Size of omap's mailbox kfifo (bytes)");
134
Suman Anna8841a662014-11-03 17:05:50 -0600135static struct omap_mbox *mbox_chan_to_omap_mbox(struct mbox_chan *chan)
136{
137 if (!chan || !chan->con_priv)
138 return NULL;
139
140 return (struct omap_mbox *)chan->con_priv;
141}
142
Suman Anna72c1c812014-06-24 19:43:43 -0500143static inline
144unsigned int mbox_read_reg(struct omap_mbox_device *mdev, size_t ofs)
Suman Anna5040f532014-06-24 19:43:41 -0500145{
Suman Anna72c1c812014-06-24 19:43:43 -0500146 return __raw_readl(mdev->mbox_base + ofs);
Suman Anna5040f532014-06-24 19:43:41 -0500147}
148
Suman Anna72c1c812014-06-24 19:43:43 -0500149static inline
150void mbox_write_reg(struct omap_mbox_device *mdev, u32 val, size_t ofs)
Suman Anna5040f532014-06-24 19:43:41 -0500151{
Suman Anna72c1c812014-06-24 19:43:43 -0500152 __raw_writel(val, mdev->mbox_base + ofs);
Suman Anna5040f532014-06-24 19:43:41 -0500153}
154
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700155/* Mailbox FIFO handle functions */
Suman Anna5040f532014-06-24 19:43:41 -0500156static mbox_msg_t mbox_fifo_read(struct omap_mbox *mbox)
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700157{
Suman Annabe3322e2014-06-24 19:43:42 -0500158 struct omap_mbox_fifo *fifo = &mbox->rx_fifo;
Suman Anna2665a4c2016-04-06 12:37:40 -0500159
160 return (mbox_msg_t)mbox_read_reg(mbox->parent, fifo->msg);
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700161}
Suman Anna5040f532014-06-24 19:43:41 -0500162
163static void mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700164{
Suman Annabe3322e2014-06-24 19:43:42 -0500165 struct omap_mbox_fifo *fifo = &mbox->tx_fifo;
Suman Anna2665a4c2016-04-06 12:37:40 -0500166
Suman Anna72c1c812014-06-24 19:43:43 -0500167 mbox_write_reg(mbox->parent, msg, fifo->msg);
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700168}
Suman Anna5040f532014-06-24 19:43:41 -0500169
170static int mbox_fifo_empty(struct omap_mbox *mbox)
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700171{
Suman Annabe3322e2014-06-24 19:43:42 -0500172 struct omap_mbox_fifo *fifo = &mbox->rx_fifo;
Suman Anna2665a4c2016-04-06 12:37:40 -0500173
Suman Anna72c1c812014-06-24 19:43:43 -0500174 return (mbox_read_reg(mbox->parent, fifo->msg_stat) == 0);
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700175}
Suman Anna5040f532014-06-24 19:43:41 -0500176
177static int mbox_fifo_full(struct omap_mbox *mbox)
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700178{
Suman Annabe3322e2014-06-24 19:43:42 -0500179 struct omap_mbox_fifo *fifo = &mbox->tx_fifo;
Suman Anna2665a4c2016-04-06 12:37:40 -0500180
Suman Anna72c1c812014-06-24 19:43:43 -0500181 return mbox_read_reg(mbox->parent, fifo->fifo_stat);
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700182}
183
184/* Mailbox IRQ handle functions */
Suman Anna5040f532014-06-24 19:43:41 -0500185static void ack_mbox_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700186{
Suman Annabe3322e2014-06-24 19:43:42 -0500187 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
188 &mbox->tx_fifo : &mbox->rx_fifo;
189 u32 bit = fifo->intr_bit;
190 u32 irqstatus = fifo->irqstatus;
Suman Anna5040f532014-06-24 19:43:41 -0500191
Suman Anna72c1c812014-06-24 19:43:43 -0500192 mbox_write_reg(mbox->parent, bit, irqstatus);
Suman Anna5040f532014-06-24 19:43:41 -0500193
194 /* Flush posted write for irq status to avoid spurious interrupts */
Suman Anna72c1c812014-06-24 19:43:43 -0500195 mbox_read_reg(mbox->parent, irqstatus);
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700196}
Suman Anna5040f532014-06-24 19:43:41 -0500197
198static int is_mbox_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700199{
Suman Annabe3322e2014-06-24 19:43:42 -0500200 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
201 &mbox->tx_fifo : &mbox->rx_fifo;
202 u32 bit = fifo->intr_bit;
203 u32 irqenable = fifo->irqenable;
204 u32 irqstatus = fifo->irqstatus;
205
Suman Anna72c1c812014-06-24 19:43:43 -0500206 u32 enable = mbox_read_reg(mbox->parent, irqenable);
207 u32 status = mbox_read_reg(mbox->parent, irqstatus);
Suman Anna5040f532014-06-24 19:43:41 -0500208
209 return (int)(enable & status & bit);
Hiroshi DOYU9ae0ee02009-03-23 18:07:26 -0700210}
211
Suman Anna8841a662014-11-03 17:05:50 -0600212void omap_mbox_save_ctx(struct mbox_chan *chan)
Suman Annac869c752013-03-12 17:55:29 -0500213{
Suman Anna5040f532014-06-24 19:43:41 -0500214 int i;
Suman Anna5040f532014-06-24 19:43:41 -0500215 int nr_regs;
Suman Anna8841a662014-11-03 17:05:50 -0600216 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
217
218 if (WARN_ON(!mbox))
219 return;
Suman Annac869c752013-03-12 17:55:29 -0500220
Suman Annabe3322e2014-06-24 19:43:42 -0500221 if (mbox->intr_type)
Suman Anna5040f532014-06-24 19:43:41 -0500222 nr_regs = OMAP4_MBOX_NR_REGS;
223 else
224 nr_regs = MBOX_NR_REGS;
225 for (i = 0; i < nr_regs; i++) {
Suman Anna72c1c812014-06-24 19:43:43 -0500226 mbox->ctx[i] = mbox_read_reg(mbox->parent, i * sizeof(u32));
Suman Anna5040f532014-06-24 19:43:41 -0500227
228 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
Suman Annabe3322e2014-06-24 19:43:42 -0500229 i, mbox->ctx[i]);
Suman Anna5040f532014-06-24 19:43:41 -0500230 }
Suman Annac869c752013-03-12 17:55:29 -0500231}
232EXPORT_SYMBOL(omap_mbox_save_ctx);
233
Suman Anna8841a662014-11-03 17:05:50 -0600234void omap_mbox_restore_ctx(struct mbox_chan *chan)
Suman Annac869c752013-03-12 17:55:29 -0500235{
Suman Anna5040f532014-06-24 19:43:41 -0500236 int i;
Suman Anna5040f532014-06-24 19:43:41 -0500237 int nr_regs;
Suman Anna8841a662014-11-03 17:05:50 -0600238 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
239
240 if (WARN_ON(!mbox))
241 return;
Suman Annac869c752013-03-12 17:55:29 -0500242
Suman Annabe3322e2014-06-24 19:43:42 -0500243 if (mbox->intr_type)
Suman Anna5040f532014-06-24 19:43:41 -0500244 nr_regs = OMAP4_MBOX_NR_REGS;
245 else
246 nr_regs = MBOX_NR_REGS;
247 for (i = 0; i < nr_regs; i++) {
Suman Anna72c1c812014-06-24 19:43:43 -0500248 mbox_write_reg(mbox->parent, mbox->ctx[i], i * sizeof(u32));
Suman Anna5040f532014-06-24 19:43:41 -0500249 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
Suman Annabe3322e2014-06-24 19:43:42 -0500250 i, mbox->ctx[i]);
Suman Anna5040f532014-06-24 19:43:41 -0500251 }
Suman Annac869c752013-03-12 17:55:29 -0500252}
253EXPORT_SYMBOL(omap_mbox_restore_ctx);
254
Suman Anna8841a662014-11-03 17:05:50 -0600255static void _omap_mbox_enable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Suman Annac869c752013-03-12 17:55:29 -0500256{
Suman Annabe3322e2014-06-24 19:43:42 -0500257 u32 l;
258 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
259 &mbox->tx_fifo : &mbox->rx_fifo;
260 u32 bit = fifo->intr_bit;
261 u32 irqenable = fifo->irqenable;
Suman Anna5040f532014-06-24 19:43:41 -0500262
Suman Anna72c1c812014-06-24 19:43:43 -0500263 l = mbox_read_reg(mbox->parent, irqenable);
Suman Anna5040f532014-06-24 19:43:41 -0500264 l |= bit;
Suman Anna72c1c812014-06-24 19:43:43 -0500265 mbox_write_reg(mbox->parent, l, irqenable);
Suman Annac869c752013-03-12 17:55:29 -0500266}
Suman Annac869c752013-03-12 17:55:29 -0500267
Suman Anna8841a662014-11-03 17:05:50 -0600268static void _omap_mbox_disable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Suman Annac869c752013-03-12 17:55:29 -0500269{
Suman Annabe3322e2014-06-24 19:43:42 -0500270 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
271 &mbox->tx_fifo : &mbox->rx_fifo;
272 u32 bit = fifo->intr_bit;
273 u32 irqdisable = fifo->irqdisable;
Suman Anna5040f532014-06-24 19:43:41 -0500274
275 /*
276 * Read and update the interrupt configuration register for pre-OMAP4.
277 * OMAP4 and later SoCs have a dedicated interrupt disabling register.
278 */
Suman Annabe3322e2014-06-24 19:43:42 -0500279 if (!mbox->intr_type)
Suman Anna72c1c812014-06-24 19:43:43 -0500280 bit = mbox_read_reg(mbox->parent, irqdisable) & ~bit;
Suman Anna5040f532014-06-24 19:43:41 -0500281
Suman Anna72c1c812014-06-24 19:43:43 -0500282 mbox_write_reg(mbox->parent, bit, irqdisable);
Suman Annac869c752013-03-12 17:55:29 -0500283}
Suman Annac869c752013-03-12 17:55:29 -0500284
Suman Anna8841a662014-11-03 17:05:50 -0600285void omap_mbox_enable_irq(struct mbox_chan *chan, omap_mbox_irq_t irq)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800286{
Suman Anna8841a662014-11-03 17:05:50 -0600287 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800288
Suman Anna8841a662014-11-03 17:05:50 -0600289 if (WARN_ON(!mbox))
290 return;
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000291
Suman Anna8841a662014-11-03 17:05:50 -0600292 _omap_mbox_enable_irq(mbox, irq);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800293}
Suman Anna8841a662014-11-03 17:05:50 -0600294EXPORT_SYMBOL(omap_mbox_enable_irq);
295
296void omap_mbox_disable_irq(struct mbox_chan *chan, omap_mbox_irq_t irq)
297{
298 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
299
300 if (WARN_ON(!mbox))
301 return;
302
303 _omap_mbox_disable_irq(mbox, irq);
304}
305EXPORT_SYMBOL(omap_mbox_disable_irq);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800306
307/*
308 * Message receiver(workqueue)
309 */
310static void mbox_rx_work(struct work_struct *work)
311{
312 struct omap_mbox_queue *mq =
313 container_of(work, struct omap_mbox_queue, work);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800314 mbox_msg_t msg;
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000315 int len;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800316
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000317 while (kfifo_len(&mq->fifo) >= sizeof(msg)) {
318 len = kfifo_out(&mq->fifo, (unsigned char *)&msg, sizeof(msg));
319 WARN_ON(len != sizeof(msg));
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800320
Suman Anna8841a662014-11-03 17:05:50 -0600321 mbox_chan_received_data(mq->mbox->chan, (void *)msg);
Fernando Guzman Lugod2295042010-11-29 20:24:11 +0000322 spin_lock_irq(&mq->lock);
323 if (mq->full) {
324 mq->full = false;
Suman Anna8841a662014-11-03 17:05:50 -0600325 _omap_mbox_enable_irq(mq->mbox, IRQ_RX);
Fernando Guzman Lugod2295042010-11-29 20:24:11 +0000326 }
327 spin_unlock_irq(&mq->lock);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800328 }
329}
330
331/*
332 * Mailbox interrupt handler
333 */
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800334static void __mbox_tx_interrupt(struct omap_mbox *mbox)
335{
Suman Anna8841a662014-11-03 17:05:50 -0600336 _omap_mbox_disable_irq(mbox, IRQ_TX);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800337 ack_mbox_irq(mbox, IRQ_TX);
Suman Anna8841a662014-11-03 17:05:50 -0600338 mbox_chan_txdone(mbox->chan, 0);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800339}
340
341static void __mbox_rx_interrupt(struct omap_mbox *mbox)
342{
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000343 struct omap_mbox_queue *mq = mbox->rxq;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800344 mbox_msg_t msg;
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000345 int len;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800346
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800347 while (!mbox_fifo_empty(mbox)) {
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000348 if (unlikely(kfifo_avail(&mq->fifo) < sizeof(msg))) {
Suman Anna8841a662014-11-03 17:05:50 -0600349 _omap_mbox_disable_irq(mbox, IRQ_RX);
Fernando Guzman Lugod2295042010-11-29 20:24:11 +0000350 mq->full = true;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800351 goto nomem;
Fernando Guzman Lugo1ea5d6d2010-02-08 13:35:40 -0600352 }
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800353
354 msg = mbox_fifo_read(mbox);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800355
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000356 len = kfifo_in(&mq->fifo, (unsigned char *)&msg, sizeof(msg));
357 WARN_ON(len != sizeof(msg));
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800358 }
359
360 /* no more messages in the fifo. clear IRQ source. */
361 ack_mbox_irq(mbox, IRQ_RX);
Hiroshi DOYUf48cca82009-03-23 18:07:24 -0700362nomem:
Tejun Heoc4873002011-01-26 12:12:50 +0100363 schedule_work(&mbox->rxq->work);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800364}
365
366static irqreturn_t mbox_interrupt(int irq, void *p)
367{
Jeff Garzik2a7057e2007-10-26 05:40:22 -0400368 struct omap_mbox *mbox = p;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800369
370 if (is_mbox_irq(mbox, IRQ_TX))
371 __mbox_tx_interrupt(mbox);
372
373 if (is_mbox_irq(mbox, IRQ_RX))
374 __mbox_rx_interrupt(mbox);
375
376 return IRQ_HANDLED;
377}
378
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800379static struct omap_mbox_queue *mbox_queue_alloc(struct omap_mbox *mbox,
Suman Anna8841a662014-11-03 17:05:50 -0600380 void (*work)(struct work_struct *))
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800381{
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800382 struct omap_mbox_queue *mq;
383
Suman Anna8841a662014-11-03 17:05:50 -0600384 if (!work)
385 return NULL;
386
Suman Anna86f6f5e2016-04-06 12:37:38 -0500387 mq = kzalloc(sizeof(*mq), GFP_KERNEL);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800388 if (!mq)
389 return NULL;
390
391 spin_lock_init(&mq->lock);
392
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000393 if (kfifo_alloc(&mq->fifo, mbox_kfifo_size, GFP_KERNEL))
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800394 goto error;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800395
Suman Anna8841a662014-11-03 17:05:50 -0600396 INIT_WORK(&mq->work, work);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800397 return mq;
Suman Anna8841a662014-11-03 17:05:50 -0600398
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800399error:
400 kfree(mq);
401 return NULL;
402}
403
404static void mbox_queue_free(struct omap_mbox_queue *q)
405{
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000406 kfifo_free(&q->fifo);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800407 kfree(q);
408}
409
Hiroshi DOYUc7c158e2009-11-22 10:11:19 -0800410static int omap_mbox_startup(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800411{
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800412 int ret = 0;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800413 struct omap_mbox_queue *mq;
414
Suman Anna8841a662014-11-03 17:05:50 -0600415 mq = mbox_queue_alloc(mbox, mbox_rx_work);
416 if (!mq)
417 return -ENOMEM;
418 mbox->rxq = mq;
419 mq->mbox = mbox;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800420
Suman Anna8841a662014-11-03 17:05:50 -0600421 ret = request_irq(mbox->irq, mbox_interrupt, IRQF_SHARED,
422 mbox->name, mbox);
423 if (unlikely(ret)) {
424 pr_err("failed to register mailbox interrupt:%d\n", ret);
425 goto fail_request_irq;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800426 }
Suman Anna8841a662014-11-03 17:05:50 -0600427
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500428 if (mbox->send_no_irq)
429 mbox->chan->txdone_method = TXDONE_BY_ACK;
430
Suman Anna8841a662014-11-03 17:05:50 -0600431 _omap_mbox_enable_irq(mbox, IRQ_RX);
432
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800433 return 0;
434
Suman Annaecf305c2013-02-01 20:37:06 -0600435fail_request_irq:
436 mbox_queue_free(mbox->rxq);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800437 return ret;
438}
439
440static void omap_mbox_fini(struct omap_mbox *mbox)
441{
Suman Anna8841a662014-11-03 17:05:50 -0600442 _omap_mbox_disable_irq(mbox, IRQ_RX);
443 free_irq(mbox->irq, mbox);
444 flush_work(&mbox->rxq->work);
445 mbox_queue_free(mbox->rxq);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800446}
447
Suman Anna72c1c812014-06-24 19:43:43 -0500448static struct omap_mbox *omap_mbox_device_find(struct omap_mbox_device *mdev,
449 const char *mbox_name)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800450{
Kevin Hilmanc0377322011-02-11 19:56:43 +0000451 struct omap_mbox *_mbox, *mbox = NULL;
Suman Anna72c1c812014-06-24 19:43:43 -0500452 struct omap_mbox **mboxes = mdev->mboxes;
453 int i;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800454
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000455 if (!mboxes)
Suman Anna72c1c812014-06-24 19:43:43 -0500456 return NULL;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800457
Kevin Hilmanc0377322011-02-11 19:56:43 +0000458 for (i = 0; (_mbox = mboxes[i]); i++) {
Suman Anna72c1c812014-06-24 19:43:43 -0500459 if (!strcmp(_mbox->name, mbox_name)) {
Kevin Hilmanc0377322011-02-11 19:56:43 +0000460 mbox = _mbox;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000461 break;
Kevin Hilmanc0377322011-02-11 19:56:43 +0000462 }
463 }
Suman Anna72c1c812014-06-24 19:43:43 -0500464 return mbox;
465}
466
Suman Anna8841a662014-11-03 17:05:50 -0600467struct mbox_chan *omap_mbox_request_channel(struct mbox_client *cl,
468 const char *chan_name)
Suman Anna72c1c812014-06-24 19:43:43 -0500469{
Suman Anna8841a662014-11-03 17:05:50 -0600470 struct device *dev = cl->dev;
Suman Anna72c1c812014-06-24 19:43:43 -0500471 struct omap_mbox *mbox = NULL;
472 struct omap_mbox_device *mdev;
Suman Anna8841a662014-11-03 17:05:50 -0600473 struct mbox_chan *chan;
474 unsigned long flags;
Suman Anna72c1c812014-06-24 19:43:43 -0500475 int ret;
476
Suman Anna8841a662014-11-03 17:05:50 -0600477 if (!dev)
478 return ERR_PTR(-ENODEV);
479
480 if (dev->of_node) {
481 pr_err("%s: please use mbox_request_channel(), this API is supported only for OMAP non-DT usage\n",
482 __func__);
483 return ERR_PTR(-ENODEV);
484 }
485
Suman Anna72c1c812014-06-24 19:43:43 -0500486 mutex_lock(&omap_mbox_devices_lock);
487 list_for_each_entry(mdev, &omap_mbox_devices, elem) {
Suman Anna8841a662014-11-03 17:05:50 -0600488 mbox = omap_mbox_device_find(mdev, chan_name);
Suman Anna72c1c812014-06-24 19:43:43 -0500489 if (mbox)
490 break;
491 }
492 mutex_unlock(&omap_mbox_devices_lock);
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000493
Suman Anna8841a662014-11-03 17:05:50 -0600494 if (!mbox || !mbox->chan)
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000495 return ERR_PTR(-ENOENT);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800496
Suman Anna8841a662014-11-03 17:05:50 -0600497 chan = mbox->chan;
498 spin_lock_irqsave(&chan->lock, flags);
499 chan->msg_free = 0;
500 chan->msg_count = 0;
501 chan->active_req = NULL;
502 chan->cl = cl;
503 init_completion(&chan->tx_complete);
504 spin_unlock_irqrestore(&chan->lock, flags);
Kanigeri, Hari58256302010-11-29 20:24:14 +0000505
Suman Anna8841a662014-11-03 17:05:50 -0600506 ret = chan->mbox->ops->startup(chan);
Juan Gutierrez1d8a0e92012-05-13 15:33:04 +0300507 if (ret) {
Suman Anna8841a662014-11-03 17:05:50 -0600508 pr_err("Unable to startup the chan (%d)\n", ret);
509 mbox_free_channel(chan);
510 chan = ERR_PTR(ret);
Juan Gutierrez1d8a0e92012-05-13 15:33:04 +0300511 }
512
Suman Anna8841a662014-11-03 17:05:50 -0600513 return chan;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800514}
Suman Anna8841a662014-11-03 17:05:50 -0600515EXPORT_SYMBOL(omap_mbox_request_channel);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800516
Hiroshi DOYU6b233982010-05-18 16:15:32 +0300517static struct class omap_mbox_class = { .name = "mbox", };
518
Suman Anna72c1c812014-06-24 19:43:43 -0500519static int omap_mbox_register(struct omap_mbox_device *mdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800520{
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000521 int ret;
522 int i;
Suman Anna72c1c812014-06-24 19:43:43 -0500523 struct omap_mbox **mboxes;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800524
Suman Anna72c1c812014-06-24 19:43:43 -0500525 if (!mdev || !mdev->mboxes)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800526 return -EINVAL;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800527
Suman Anna72c1c812014-06-24 19:43:43 -0500528 mboxes = mdev->mboxes;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000529 for (i = 0; mboxes[i]; i++) {
530 struct omap_mbox *mbox = mboxes[i];
Suman Anna2665a4c2016-04-06 12:37:40 -0500531
Suman Anna8841a662014-11-03 17:05:50 -0600532 mbox->dev = device_create(&omap_mbox_class, mdev->dev,
533 0, mbox, "%s", mbox->name);
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000534 if (IS_ERR(mbox->dev)) {
535 ret = PTR_ERR(mbox->dev);
536 goto err_out;
537 }
Hiroshi DOYUf48cca82009-03-23 18:07:24 -0700538 }
Suman Anna72c1c812014-06-24 19:43:43 -0500539
540 mutex_lock(&omap_mbox_devices_lock);
541 list_add(&mdev->elem, &omap_mbox_devices);
542 mutex_unlock(&omap_mbox_devices_lock);
543
Suman Anna8841a662014-11-03 17:05:50 -0600544 ret = mbox_controller_register(&mdev->controller);
Hiroshi DOYUf48cca82009-03-23 18:07:24 -0700545
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000546err_out:
Suman Anna8841a662014-11-03 17:05:50 -0600547 if (ret) {
548 while (i--)
549 device_unregister(mboxes[i]->dev);
550 }
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800551 return ret;
552}
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800553
Suman Anna72c1c812014-06-24 19:43:43 -0500554static int omap_mbox_unregister(struct omap_mbox_device *mdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800555{
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000556 int i;
Suman Anna72c1c812014-06-24 19:43:43 -0500557 struct omap_mbox **mboxes;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800558
Suman Anna72c1c812014-06-24 19:43:43 -0500559 if (!mdev || !mdev->mboxes)
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000560 return -EINVAL;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800561
Suman Anna72c1c812014-06-24 19:43:43 -0500562 mutex_lock(&omap_mbox_devices_lock);
563 list_del(&mdev->elem);
564 mutex_unlock(&omap_mbox_devices_lock);
565
Suman Anna8841a662014-11-03 17:05:50 -0600566 mbox_controller_unregister(&mdev->controller);
567
Suman Anna72c1c812014-06-24 19:43:43 -0500568 mboxes = mdev->mboxes;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000569 for (i = 0; mboxes[i]; i++)
570 device_unregister(mboxes[i]->dev);
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000571 return 0;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800572}
Suman Anna5040f532014-06-24 19:43:41 -0500573
Suman Anna8841a662014-11-03 17:05:50 -0600574static int omap_mbox_chan_startup(struct mbox_chan *chan)
575{
576 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
577 struct omap_mbox_device *mdev = mbox->parent;
578 int ret = 0;
579
580 mutex_lock(&mdev->cfg_lock);
581 pm_runtime_get_sync(mdev->dev);
582 ret = omap_mbox_startup(mbox);
583 if (ret)
584 pm_runtime_put_sync(mdev->dev);
585 mutex_unlock(&mdev->cfg_lock);
586 return ret;
587}
588
589static void omap_mbox_chan_shutdown(struct mbox_chan *chan)
590{
591 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
592 struct omap_mbox_device *mdev = mbox->parent;
593
594 mutex_lock(&mdev->cfg_lock);
595 omap_mbox_fini(mbox);
596 pm_runtime_put_sync(mdev->dev);
597 mutex_unlock(&mdev->cfg_lock);
598}
599
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500600static int omap_mbox_chan_send_noirq(struct omap_mbox *mbox, void *data)
Suman Anna8841a662014-11-03 17:05:50 -0600601{
Suman Anna8841a662014-11-03 17:05:50 -0600602 int ret = -EBUSY;
603
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500604 if (!mbox_fifo_full(mbox)) {
605 _omap_mbox_enable_irq(mbox, IRQ_RX);
606 mbox_fifo_write(mbox, (mbox_msg_t)data);
607 ret = 0;
608 _omap_mbox_disable_irq(mbox, IRQ_RX);
609
610 /* we must read and ack the interrupt directly from here */
611 mbox_fifo_read(mbox);
612 ack_mbox_irq(mbox, IRQ_RX);
613 }
614
615 return ret;
616}
617
618static int omap_mbox_chan_send(struct omap_mbox *mbox, void *data)
619{
620 int ret = -EBUSY;
Suman Anna8841a662014-11-03 17:05:50 -0600621
622 if (!mbox_fifo_full(mbox)) {
623 mbox_fifo_write(mbox, (mbox_msg_t)data);
624 ret = 0;
625 }
626
627 /* always enable the interrupt */
628 _omap_mbox_enable_irq(mbox, IRQ_TX);
629 return ret;
630}
631
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500632static int omap_mbox_chan_send_data(struct mbox_chan *chan, void *data)
633{
634 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
635 int ret;
636
637 if (!mbox)
638 return -EINVAL;
639
640 if (mbox->send_no_irq)
641 ret = omap_mbox_chan_send_noirq(mbox, data);
642 else
643 ret = omap_mbox_chan_send(mbox, data);
644
645 return ret;
646}
647
Andrew Bresticker05ae7972015-05-04 10:36:35 -0700648static const struct mbox_chan_ops omap_mbox_chan_ops = {
Suman Anna8841a662014-11-03 17:05:50 -0600649 .startup = omap_mbox_chan_startup,
650 .send_data = omap_mbox_chan_send_data,
651 .shutdown = omap_mbox_chan_shutdown,
652};
653
Suman Annaaf1d2f52016-04-06 18:37:18 -0500654#ifdef CONFIG_PM_SLEEP
655static int omap_mbox_suspend(struct device *dev)
656{
657 struct omap_mbox_device *mdev = dev_get_drvdata(dev);
Suman Anna9f0cee92016-04-06 18:37:19 -0500658 u32 usr, fifo, reg;
Suman Annaaf1d2f52016-04-06 18:37:18 -0500659
660 if (pm_runtime_status_suspended(dev))
661 return 0;
662
Suman Anna9f0cee92016-04-06 18:37:19 -0500663 for (fifo = 0; fifo < mdev->num_fifos; fifo++) {
664 if (mbox_read_reg(mdev, MAILBOX_MSGSTATUS(fifo))) {
665 dev_err(mdev->dev, "fifo %d has unexpected unread messages\n",
666 fifo);
667 return -EBUSY;
668 }
669 }
670
Suman Annaaf1d2f52016-04-06 18:37:18 -0500671 for (usr = 0; usr < mdev->num_users; usr++) {
672 reg = MAILBOX_IRQENABLE(mdev->intr_type, usr);
673 mdev->irq_ctx[usr] = mbox_read_reg(mdev, reg);
674 }
675
676 return 0;
677}
678
679static int omap_mbox_resume(struct device *dev)
680{
681 struct omap_mbox_device *mdev = dev_get_drvdata(dev);
682 u32 usr, reg;
683
684 if (pm_runtime_status_suspended(dev))
685 return 0;
686
687 for (usr = 0; usr < mdev->num_users; usr++) {
688 reg = MAILBOX_IRQENABLE(mdev->intr_type, usr);
689 mbox_write_reg(mdev, mdev->irq_ctx[usr], reg);
690 }
691
692 return 0;
693}
694#endif
695
696static const struct dev_pm_ops omap_mbox_pm_ops = {
697 SET_SYSTEM_SLEEP_PM_OPS(omap_mbox_suspend, omap_mbox_resume)
698};
699
Suman Anna75288cc2014-09-10 14:20:59 -0500700static const struct of_device_id omap_mailbox_of_match[] = {
701 {
702 .compatible = "ti,omap2-mailbox",
703 .data = (void *)MBOX_INTR_CFG_TYPE1,
704 },
705 {
706 .compatible = "ti,omap3-mailbox",
707 .data = (void *)MBOX_INTR_CFG_TYPE1,
708 },
709 {
710 .compatible = "ti,omap4-mailbox",
711 .data = (void *)MBOX_INTR_CFG_TYPE2,
712 },
713 {
714 /* end */
715 },
716};
717MODULE_DEVICE_TABLE(of, omap_mailbox_of_match);
718
Suman Anna8841a662014-11-03 17:05:50 -0600719static struct mbox_chan *omap_mbox_of_xlate(struct mbox_controller *controller,
720 const struct of_phandle_args *sp)
721{
722 phandle phandle = sp->args[0];
723 struct device_node *node;
724 struct omap_mbox_device *mdev;
725 struct omap_mbox *mbox;
726
727 mdev = container_of(controller, struct omap_mbox_device, controller);
728 if (WARN_ON(!mdev))
Benson Leung2d805fc2015-05-04 10:36:36 -0700729 return ERR_PTR(-EINVAL);
Suman Anna8841a662014-11-03 17:05:50 -0600730
731 node = of_find_node_by_phandle(phandle);
732 if (!node) {
733 pr_err("%s: could not find node phandle 0x%x\n",
734 __func__, phandle);
Benson Leung2d805fc2015-05-04 10:36:36 -0700735 return ERR_PTR(-ENODEV);
Suman Anna8841a662014-11-03 17:05:50 -0600736 }
737
738 mbox = omap_mbox_device_find(mdev, node->name);
739 of_node_put(node);
Benson Leung2d805fc2015-05-04 10:36:36 -0700740 return mbox ? mbox->chan : ERR_PTR(-ENOENT);
Suman Anna8841a662014-11-03 17:05:50 -0600741}
742
Suman Anna5040f532014-06-24 19:43:41 -0500743static int omap_mbox_probe(struct platform_device *pdev)
744{
745 struct resource *mem;
746 int ret;
Suman Anna8841a662014-11-03 17:05:50 -0600747 struct mbox_chan *chnls;
Suman Anna5040f532014-06-24 19:43:41 -0500748 struct omap_mbox **list, *mbox, *mboxblk;
Suman Anna75288cc2014-09-10 14:20:59 -0500749 struct omap_mbox_fifo_info *finfo, *finfoblk;
Suman Anna72c1c812014-06-24 19:43:43 -0500750 struct omap_mbox_device *mdev;
Suman Annabe3322e2014-06-24 19:43:42 -0500751 struct omap_mbox_fifo *fifo;
Suman Anna75288cc2014-09-10 14:20:59 -0500752 struct device_node *node = pdev->dev.of_node;
753 struct device_node *child;
754 const struct of_device_id *match;
755 u32 intr_type, info_count;
756 u32 num_users, num_fifos;
757 u32 tmp[3];
Suman Anna5040f532014-06-24 19:43:41 -0500758 u32 l;
759 int i;
760
Suman Anna4899f78a2016-04-06 12:37:37 -0500761 if (!node) {
762 pr_err("%s: only DT-based devices are supported\n", __func__);
Suman Anna5040f532014-06-24 19:43:41 -0500763 return -ENODEV;
764 }
765
Suman Anna4899f78a2016-04-06 12:37:37 -0500766 match = of_match_device(omap_mailbox_of_match, &pdev->dev);
767 if (!match)
768 return -ENODEV;
769 intr_type = (u32)match->data;
Suman Anna75288cc2014-09-10 14:20:59 -0500770
Suman Anna4899f78a2016-04-06 12:37:37 -0500771 if (of_property_read_u32(node, "ti,mbox-num-users", &num_users))
772 return -ENODEV;
Suman Anna75288cc2014-09-10 14:20:59 -0500773
Suman Anna4899f78a2016-04-06 12:37:37 -0500774 if (of_property_read_u32(node, "ti,mbox-num-fifos", &num_fifos))
775 return -ENODEV;
Suman Anna75288cc2014-09-10 14:20:59 -0500776
Suman Anna4899f78a2016-04-06 12:37:37 -0500777 info_count = of_get_available_child_count(node);
778 if (!info_count) {
779 dev_err(&pdev->dev, "no available mbox devices found\n");
780 return -ENODEV;
Suman Anna75288cc2014-09-10 14:20:59 -0500781 }
782
783 finfoblk = devm_kzalloc(&pdev->dev, info_count * sizeof(*finfoblk),
784 GFP_KERNEL);
785 if (!finfoblk)
786 return -ENOMEM;
787
788 finfo = finfoblk;
789 child = NULL;
790 for (i = 0; i < info_count; i++, finfo++) {
Suman Anna4899f78a2016-04-06 12:37:37 -0500791 child = of_get_next_available_child(node, child);
792 ret = of_property_read_u32_array(child, "ti,mbox-tx", tmp,
793 ARRAY_SIZE(tmp));
794 if (ret)
795 return ret;
796 finfo->tx_id = tmp[0];
797 finfo->tx_irq = tmp[1];
798 finfo->tx_usr = tmp[2];
Suman Anna75288cc2014-09-10 14:20:59 -0500799
Suman Anna4899f78a2016-04-06 12:37:37 -0500800 ret = of_property_read_u32_array(child, "ti,mbox-rx", tmp,
801 ARRAY_SIZE(tmp));
802 if (ret)
803 return ret;
804 finfo->rx_id = tmp[0];
805 finfo->rx_irq = tmp[1];
806 finfo->rx_usr = tmp[2];
Suman Anna75288cc2014-09-10 14:20:59 -0500807
Suman Anna4899f78a2016-04-06 12:37:37 -0500808 finfo->name = child->name;
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500809
Suman Anna4899f78a2016-04-06 12:37:37 -0500810 if (of_find_property(child, "ti,mbox-send-noirq", NULL))
811 finfo->send_no_irq = true;
812
Suman Anna75288cc2014-09-10 14:20:59 -0500813 if (finfo->tx_id >= num_fifos || finfo->rx_id >= num_fifos ||
814 finfo->tx_usr >= num_users || finfo->rx_usr >= num_users)
815 return -EINVAL;
816 }
817
Suman Anna72c1c812014-06-24 19:43:43 -0500818 mdev = devm_kzalloc(&pdev->dev, sizeof(*mdev), GFP_KERNEL);
819 if (!mdev)
820 return -ENOMEM;
821
822 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
823 mdev->mbox_base = devm_ioremap_resource(&pdev->dev, mem);
824 if (IS_ERR(mdev->mbox_base))
825 return PTR_ERR(mdev->mbox_base);
826
Suman Annaaf1d2f52016-04-06 18:37:18 -0500827 mdev->irq_ctx = devm_kzalloc(&pdev->dev, num_users * sizeof(u32),
828 GFP_KERNEL);
829 if (!mdev->irq_ctx)
830 return -ENOMEM;
831
Suman Anna5040f532014-06-24 19:43:41 -0500832 /* allocate one extra for marking end of list */
Suman Anna75288cc2014-09-10 14:20:59 -0500833 list = devm_kzalloc(&pdev->dev, (info_count + 1) * sizeof(*list),
Suman Anna5040f532014-06-24 19:43:41 -0500834 GFP_KERNEL);
835 if (!list)
836 return -ENOMEM;
837
Suman Anna8841a662014-11-03 17:05:50 -0600838 chnls = devm_kzalloc(&pdev->dev, (info_count + 1) * sizeof(*chnls),
839 GFP_KERNEL);
840 if (!chnls)
841 return -ENOMEM;
842
Suman Anna75288cc2014-09-10 14:20:59 -0500843 mboxblk = devm_kzalloc(&pdev->dev, info_count * sizeof(*mbox),
Suman Anna5040f532014-06-24 19:43:41 -0500844 GFP_KERNEL);
845 if (!mboxblk)
846 return -ENOMEM;
847
Suman Anna5040f532014-06-24 19:43:41 -0500848 mbox = mboxblk;
Suman Anna75288cc2014-09-10 14:20:59 -0500849 finfo = finfoblk;
850 for (i = 0; i < info_count; i++, finfo++) {
Suman Annabe3322e2014-06-24 19:43:42 -0500851 fifo = &mbox->tx_fifo;
Suman Anna75288cc2014-09-10 14:20:59 -0500852 fifo->msg = MAILBOX_MESSAGE(finfo->tx_id);
853 fifo->fifo_stat = MAILBOX_FIFOSTATUS(finfo->tx_id);
854 fifo->intr_bit = MAILBOX_IRQ_NOTFULL(finfo->tx_id);
855 fifo->irqenable = MAILBOX_IRQENABLE(intr_type, finfo->tx_usr);
856 fifo->irqstatus = MAILBOX_IRQSTATUS(intr_type, finfo->tx_usr);
857 fifo->irqdisable = MAILBOX_IRQDISABLE(intr_type, finfo->tx_usr);
Suman Anna5040f532014-06-24 19:43:41 -0500858
Suman Annabe3322e2014-06-24 19:43:42 -0500859 fifo = &mbox->rx_fifo;
Suman Anna75288cc2014-09-10 14:20:59 -0500860 fifo->msg = MAILBOX_MESSAGE(finfo->rx_id);
861 fifo->msg_stat = MAILBOX_MSGSTATUS(finfo->rx_id);
862 fifo->intr_bit = MAILBOX_IRQ_NEWMSG(finfo->rx_id);
863 fifo->irqenable = MAILBOX_IRQENABLE(intr_type, finfo->rx_usr);
864 fifo->irqstatus = MAILBOX_IRQSTATUS(intr_type, finfo->rx_usr);
865 fifo->irqdisable = MAILBOX_IRQDISABLE(intr_type, finfo->rx_usr);
Suman Annabe3322e2014-06-24 19:43:42 -0500866
Dave Gerlach8e3c5952015-09-22 19:14:52 -0500867 mbox->send_no_irq = finfo->send_no_irq;
Suman Annabe3322e2014-06-24 19:43:42 -0500868 mbox->intr_type = intr_type;
869
Suman Anna72c1c812014-06-24 19:43:43 -0500870 mbox->parent = mdev;
Suman Anna75288cc2014-09-10 14:20:59 -0500871 mbox->name = finfo->name;
872 mbox->irq = platform_get_irq(pdev, finfo->tx_irq);
Suman Anna5040f532014-06-24 19:43:41 -0500873 if (mbox->irq < 0)
874 return mbox->irq;
Suman Anna8841a662014-11-03 17:05:50 -0600875 mbox->chan = &chnls[i];
876 chnls[i].con_priv = mbox;
Suman Anna5040f532014-06-24 19:43:41 -0500877 list[i] = mbox++;
878 }
879
Suman Anna72c1c812014-06-24 19:43:43 -0500880 mutex_init(&mdev->cfg_lock);
881 mdev->dev = &pdev->dev;
Suman Anna75288cc2014-09-10 14:20:59 -0500882 mdev->num_users = num_users;
883 mdev->num_fifos = num_fifos;
Suman Anna2240f8a2016-04-06 18:37:17 -0500884 mdev->intr_type = intr_type;
Suman Anna72c1c812014-06-24 19:43:43 -0500885 mdev->mboxes = list;
Suman Anna8841a662014-11-03 17:05:50 -0600886
887 /* OMAP does not have a Tx-Done IRQ, but rather a Tx-Ready IRQ */
888 mdev->controller.txdone_irq = true;
889 mdev->controller.dev = mdev->dev;
890 mdev->controller.ops = &omap_mbox_chan_ops;
891 mdev->controller.chans = chnls;
892 mdev->controller.num_chans = info_count;
893 mdev->controller.of_xlate = omap_mbox_of_xlate;
Suman Anna72c1c812014-06-24 19:43:43 -0500894 ret = omap_mbox_register(mdev);
Suman Anna5040f532014-06-24 19:43:41 -0500895 if (ret)
896 return ret;
897
Suman Anna72c1c812014-06-24 19:43:43 -0500898 platform_set_drvdata(pdev, mdev);
899 pm_runtime_enable(mdev->dev);
Suman Anna5040f532014-06-24 19:43:41 -0500900
Suman Anna72c1c812014-06-24 19:43:43 -0500901 ret = pm_runtime_get_sync(mdev->dev);
Suman Anna5040f532014-06-24 19:43:41 -0500902 if (ret < 0) {
Suman Anna72c1c812014-06-24 19:43:43 -0500903 pm_runtime_put_noidle(mdev->dev);
Suman Anna5040f532014-06-24 19:43:41 -0500904 goto unregister;
905 }
906
907 /*
908 * just print the raw revision register, the format is not
909 * uniform across all SoCs
910 */
Suman Anna72c1c812014-06-24 19:43:43 -0500911 l = mbox_read_reg(mdev, MAILBOX_REVISION);
912 dev_info(mdev->dev, "omap mailbox rev 0x%x\n", l);
Suman Anna5040f532014-06-24 19:43:41 -0500913
Suman Anna72c1c812014-06-24 19:43:43 -0500914 ret = pm_runtime_put_sync(mdev->dev);
Suman Anna5040f532014-06-24 19:43:41 -0500915 if (ret < 0)
916 goto unregister;
917
Suman Anna75288cc2014-09-10 14:20:59 -0500918 devm_kfree(&pdev->dev, finfoblk);
Suman Anna5040f532014-06-24 19:43:41 -0500919 return 0;
920
921unregister:
Suman Anna72c1c812014-06-24 19:43:43 -0500922 pm_runtime_disable(mdev->dev);
923 omap_mbox_unregister(mdev);
Suman Anna5040f532014-06-24 19:43:41 -0500924 return ret;
925}
926
927static int omap_mbox_remove(struct platform_device *pdev)
928{
Suman Anna72c1c812014-06-24 19:43:43 -0500929 struct omap_mbox_device *mdev = platform_get_drvdata(pdev);
930
931 pm_runtime_disable(mdev->dev);
932 omap_mbox_unregister(mdev);
Suman Anna5040f532014-06-24 19:43:41 -0500933
934 return 0;
935}
936
937static struct platform_driver omap_mbox_driver = {
938 .probe = omap_mbox_probe,
939 .remove = omap_mbox_remove,
940 .driver = {
941 .name = "omap-mailbox",
Suman Annaaf1d2f52016-04-06 18:37:18 -0500942 .pm = &omap_mbox_pm_ops,
Suman Anna75288cc2014-09-10 14:20:59 -0500943 .of_match_table = of_match_ptr(omap_mailbox_of_match),
Suman Anna5040f532014-06-24 19:43:41 -0500944 },
945};
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800946
Hiroshi DOYUc7c158e2009-11-22 10:11:19 -0800947static int __init omap_mbox_init(void)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800948{
Hiroshi DOYU6b233982010-05-18 16:15:32 +0300949 int err;
950
951 err = class_register(&omap_mbox_class);
952 if (err)
953 return err;
954
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000955 /* kfifo size sanity check: alignment and minimal size */
956 mbox_kfifo_size = ALIGN(mbox_kfifo_size, sizeof(mbox_msg_t));
Kanigeri, Hariab66ac32010-11-29 20:24:12 +0000957 mbox_kfifo_size = max_t(unsigned int, mbox_kfifo_size,
958 sizeof(mbox_msg_t));
Ohad Ben-Cohenb5bebe42010-05-05 15:33:09 +0000959
Suman Anna5040f532014-06-24 19:43:41 -0500960 return platform_driver_register(&omap_mbox_driver);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800961}
Hiroshi DOYU6b233982010-05-18 16:15:32 +0300962subsys_initcall(omap_mbox_init);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800963
Hiroshi DOYUc7c158e2009-11-22 10:11:19 -0800964static void __exit omap_mbox_exit(void)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800965{
Suman Anna5040f532014-06-24 19:43:41 -0500966 platform_driver_unregister(&omap_mbox_driver);
Hiroshi DOYU6b233982010-05-18 16:15:32 +0300967 class_unregister(&omap_mbox_class);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800968}
Hiroshi DOYUc7c158e2009-11-22 10:11:19 -0800969module_exit(omap_mbox_exit);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800970
Hiroshi DOYUf48cca82009-03-23 18:07:24 -0700971MODULE_LICENSE("GPL v2");
972MODULE_DESCRIPTION("omap mailbox: interrupt driven messaging");
Ohad Ben-Cohenf3753252010-05-05 15:33:07 +0000973MODULE_AUTHOR("Toshihiro Kobayashi");
974MODULE_AUTHOR("Hiroshi DOYU");