blob: 41de3a9031522fe39733ad070e3e1372a2e4551f [file] [log] [blame]
Felipe Balbi550a7372008-07-24 12:27:36 +03001/*
2 * MUSB OTG driver peripheral support
3 *
4 * Copyright 2005 Mentor Graphics Corporation
5 * Copyright (C) 2005-2006 by Texas Instruments
6 * Copyright (C) 2006-2007 Nokia Corporation
Sergei Shtylyovcea83242009-11-18 22:51:18 +03007 * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
Felipe Balbi550a7372008-07-24 12:27:36 +03008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
24 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
26 * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
27 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
29 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
30 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 *
34 */
35
36#include <linux/kernel.h>
37#include <linux/list.h>
38#include <linux/timer.h>
39#include <linux/module.h>
40#include <linux/smp.h>
41#include <linux/spinlock.h>
42#include <linux/delay.h>
43#include <linux/moduleparam.h>
44#include <linux/stat.h>
45#include <linux/dma-mapping.h>
46
47#include "musb_core.h"
48
49
50/* MUSB PERIPHERAL status 3-mar-2006:
51 *
52 * - EP0 seems solid. It passes both USBCV and usbtest control cases.
53 * Minor glitches:
54 *
55 * + remote wakeup to Linux hosts work, but saw USBCV failures;
56 * in one test run (operator error?)
57 * + endpoint halt tests -- in both usbtest and usbcv -- seem
58 * to break when dma is enabled ... is something wrongly
59 * clearing SENDSTALL?
60 *
61 * - Mass storage behaved ok when last tested. Network traffic patterns
62 * (with lots of short transfers etc) need retesting; they turn up the
63 * worst cases of the DMA, since short packets are typical but are not
64 * required.
65 *
66 * - TX/IN
67 * + both pio and dma behave in with network and g_zero tests
68 * + no cppi throughput issues other than no-hw-queueing
69 * + failed with FLAT_REG (DaVinci)
70 * + seems to behave with double buffering, PIO -and- CPPI
71 * + with gadgetfs + AIO, requests got lost?
72 *
73 * - RX/OUT
74 * + both pio and dma behave in with network and g_zero tests
75 * + dma is slow in typical case (short_not_ok is clear)
76 * + double buffering ok with PIO
77 * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
78 * + request lossage observed with gadgetfs
79 *
80 * - ISO not tested ... might work, but only weakly isochronous
81 *
82 * - Gadget driver disabling of softconnect during bind() is ignored; so
83 * drivers can't hold off host requests until userspace is ready.
84 * (Workaround: they can turn it off later.)
85 *
86 * - PORTABILITY (assumes PIO works):
87 * + DaVinci, basically works with cppi dma
88 * + OMAP 2430, ditto with mentor dma
89 * + TUSB 6010, platform-specific dma in the works
90 */
91
92/* ----------------------------------------------------------------------- */
93
94/*
95 * Immediately complete a request.
96 *
97 * @param request the request to complete
98 * @param status the status to complete the request with
99 * Context: controller locked, IRQs blocked.
100 */
101void musb_g_giveback(
102 struct musb_ep *ep,
103 struct usb_request *request,
104 int status)
105__releases(ep->musb->lock)
106__acquires(ep->musb->lock)
107{
108 struct musb_request *req;
109 struct musb *musb;
110 int busy = ep->busy;
111
112 req = to_musb_request(request);
113
114 list_del(&request->list);
115 if (req->request.status == -EINPROGRESS)
116 req->request.status = status;
117 musb = req->musb;
118
119 ep->busy = 1;
120 spin_unlock(&musb->lock);
121 if (is_dma_capable()) {
122 if (req->mapped) {
123 dma_unmap_single(musb->controller,
124 req->request.dma,
125 req->request.length,
126 req->tx
127 ? DMA_TO_DEVICE
128 : DMA_FROM_DEVICE);
129 req->request.dma = DMA_ADDR_INVALID;
130 req->mapped = 0;
131 } else if (req->request.dma != DMA_ADDR_INVALID)
132 dma_sync_single_for_cpu(musb->controller,
133 req->request.dma,
134 req->request.length,
135 req->tx
136 ? DMA_TO_DEVICE
137 : DMA_FROM_DEVICE);
138 }
139 if (request->status == 0)
140 DBG(5, "%s done request %p, %d/%d\n",
141 ep->end_point.name, request,
142 req->request.actual, req->request.length);
143 else
144 DBG(2, "%s request %p, %d/%d fault %d\n",
145 ep->end_point.name, request,
146 req->request.actual, req->request.length,
147 request->status);
148 req->request.complete(&req->ep->end_point, &req->request);
149 spin_lock(&musb->lock);
150 ep->busy = busy;
151}
152
153/* ----------------------------------------------------------------------- */
154
155/*
156 * Abort requests queued to an endpoint using the status. Synchronous.
157 * caller locked controller and blocked irqs, and selected this ep.
158 */
159static void nuke(struct musb_ep *ep, const int status)
160{
161 struct musb_request *req = NULL;
162 void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
163
164 ep->busy = 1;
165
166 if (is_dma_capable() && ep->dma) {
167 struct dma_controller *c = ep->musb->dma_controller;
168 int value;
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700169
Felipe Balbi550a7372008-07-24 12:27:36 +0300170 if (ep->is_in) {
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700171 /*
172 * The programming guide says that we must not clear
173 * the DMAMODE bit before DMAENAB, so we only
174 * clear it in the second write...
175 */
Felipe Balbi550a7372008-07-24 12:27:36 +0300176 musb_writew(epio, MUSB_TXCSR,
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700177 MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
Felipe Balbi550a7372008-07-24 12:27:36 +0300178 musb_writew(epio, MUSB_TXCSR,
179 0 | MUSB_TXCSR_FLUSHFIFO);
180 } else {
181 musb_writew(epio, MUSB_RXCSR,
182 0 | MUSB_RXCSR_FLUSHFIFO);
183 musb_writew(epio, MUSB_RXCSR,
184 0 | MUSB_RXCSR_FLUSHFIFO);
185 }
186
187 value = c->channel_abort(ep->dma);
188 DBG(value ? 1 : 6, "%s: abort DMA --> %d\n", ep->name, value);
189 c->channel_release(ep->dma);
190 ep->dma = NULL;
191 }
192
193 while (!list_empty(&(ep->req_list))) {
194 req = container_of(ep->req_list.next, struct musb_request,
195 request.list);
196 musb_g_giveback(ep, &req->request, status);
197 }
198}
199
200/* ----------------------------------------------------------------------- */
201
202/* Data transfers - pure PIO, pure DMA, or mixed mode */
203
204/*
205 * This assumes the separate CPPI engine is responding to DMA requests
206 * from the usb core ... sequenced a bit differently from mentor dma.
207 */
208
209static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
210{
211 if (can_bulk_split(musb, ep->type))
212 return ep->hw_ep->max_packet_sz_tx;
213 else
214 return ep->packet_sz;
215}
216
217
218#ifdef CONFIG_USB_INVENTRA_DMA
219
220/* Peripheral tx (IN) using Mentor DMA works as follows:
221 Only mode 0 is used for transfers <= wPktSize,
222 mode 1 is used for larger transfers,
223
224 One of the following happens:
225 - Host sends IN token which causes an endpoint interrupt
226 -> TxAvail
227 -> if DMA is currently busy, exit.
228 -> if queue is non-empty, txstate().
229
230 - Request is queued by the gadget driver.
231 -> if queue was previously empty, txstate()
232
233 txstate()
234 -> start
235 /\ -> setup DMA
236 | (data is transferred to the FIFO, then sent out when
237 | IN token(s) are recd from Host.
238 | -> DMA interrupt on completion
239 | calls TxAvail.
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700240 | -> stop DMA, ~DMAENAB,
Felipe Balbi550a7372008-07-24 12:27:36 +0300241 | -> set TxPktRdy for last short pkt or zlp
242 | -> Complete Request
243 | -> Continue next request (call txstate)
244 |___________________________________|
245
246 * Non-Mentor DMA engines can of course work differently, such as by
247 * upleveling from irq-per-packet to irq-per-buffer.
248 */
249
250#endif
251
252/*
253 * An endpoint is transmitting data. This can be called either from
254 * the IRQ routine or from ep.queue() to kickstart a request on an
255 * endpoint.
256 *
257 * Context: controller locked, IRQs blocked, endpoint selected
258 */
259static void txstate(struct musb *musb, struct musb_request *req)
260{
261 u8 epnum = req->epnum;
262 struct musb_ep *musb_ep;
263 void __iomem *epio = musb->endpoints[epnum].regs;
264 struct usb_request *request;
265 u16 fifo_count = 0, csr;
266 int use_dma = 0;
267
268 musb_ep = req->ep;
269
270 /* we shouldn't get here while DMA is active ... but we do ... */
271 if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
272 DBG(4, "dma pending...\n");
273 return;
274 }
275
276 /* read TXCSR before */
277 csr = musb_readw(epio, MUSB_TXCSR);
278
279 request = &req->request;
280 fifo_count = min(max_ep_writesize(musb, musb_ep),
281 (int)(request->length - request->actual));
282
283 if (csr & MUSB_TXCSR_TXPKTRDY) {
284 DBG(5, "%s old packet still ready , txcsr %03x\n",
285 musb_ep->end_point.name, csr);
286 return;
287 }
288
289 if (csr & MUSB_TXCSR_P_SENDSTALL) {
290 DBG(5, "%s stalling, txcsr %03x\n",
291 musb_ep->end_point.name, csr);
292 return;
293 }
294
295 DBG(4, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
296 epnum, musb_ep->packet_sz, fifo_count,
297 csr);
298
299#ifndef CONFIG_MUSB_PIO_ONLY
300 if (is_dma_capable() && musb_ep->dma) {
301 struct dma_controller *c = musb->dma_controller;
302
303 use_dma = (request->dma != DMA_ADDR_INVALID);
304
305 /* MUSB_TXCSR_P_ISO is still set correctly */
306
307#ifdef CONFIG_USB_INVENTRA_DMA
308 {
309 size_t request_size;
310
311 /* setup DMA, then program endpoint CSR */
Cliff Caif95c4c02009-12-15 11:08:44 +0200312 request_size = min_t(size_t, request->length,
Felipe Balbi550a7372008-07-24 12:27:36 +0300313 musb_ep->dma->max_len);
Anand Gadiyard1043a22009-04-02 12:07:08 -0700314 if (request_size < musb_ep->packet_sz)
Felipe Balbi550a7372008-07-24 12:27:36 +0300315 musb_ep->dma->desired_mode = 0;
316 else
317 musb_ep->dma->desired_mode = 1;
318
319 use_dma = use_dma && c->channel_program(
320 musb_ep->dma, musb_ep->packet_sz,
321 musb_ep->dma->desired_mode,
Cliff Cai796a83f2009-12-21 21:18:02 -0500322 request->dma + request->actual, request_size);
Felipe Balbi550a7372008-07-24 12:27:36 +0300323 if (use_dma) {
324 if (musb_ep->dma->desired_mode == 0) {
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700325 /*
326 * We must not clear the DMAMODE bit
327 * before the DMAENAB bit -- and the
328 * latter doesn't always get cleared
329 * before we get here...
330 */
331 csr &= ~(MUSB_TXCSR_AUTOSET
332 | MUSB_TXCSR_DMAENAB);
333 musb_writew(epio, MUSB_TXCSR, csr
334 | MUSB_TXCSR_P_WZC_BITS);
335 csr &= ~MUSB_TXCSR_DMAMODE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300336 csr |= (MUSB_TXCSR_DMAENAB |
337 MUSB_TXCSR_MODE);
338 /* against programming guide */
339 } else
340 csr |= (MUSB_TXCSR_AUTOSET
341 | MUSB_TXCSR_DMAENAB
342 | MUSB_TXCSR_DMAMODE
343 | MUSB_TXCSR_MODE);
344
345 csr &= ~MUSB_TXCSR_P_UNDERRUN;
346 musb_writew(epio, MUSB_TXCSR, csr);
347 }
348 }
349
350#elif defined(CONFIG_USB_TI_CPPI_DMA)
351 /* program endpoint CSR first, then setup DMA */
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700352 csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
Sergei Shtylyov37e3ee92009-03-27 12:53:32 -0700353 csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
354 MUSB_TXCSR_MODE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300355 musb_writew(epio, MUSB_TXCSR,
356 (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
357 | csr);
358
359 /* ensure writebuffer is empty */
360 csr = musb_readw(epio, MUSB_TXCSR);
361
362 /* NOTE host side sets DMAENAB later than this; both are
363 * OK since the transfer dma glue (between CPPI and Mentor
364 * fifos) just tells CPPI it could start. Data only moves
365 * to the USB TX fifo when both fifos are ready.
366 */
367
368 /* "mode" is irrelevant here; handle terminating ZLPs like
369 * PIO does, since the hardware RNDIS mode seems unreliable
370 * except for the last-packet-is-already-short case.
371 */
372 use_dma = use_dma && c->channel_program(
373 musb_ep->dma, musb_ep->packet_sz,
374 0,
375 request->dma,
376 request->length);
377 if (!use_dma) {
378 c->channel_release(musb_ep->dma);
379 musb_ep->dma = NULL;
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700380 csr &= ~MUSB_TXCSR_DMAENAB;
381 musb_writew(epio, MUSB_TXCSR, csr);
Felipe Balbi550a7372008-07-24 12:27:36 +0300382 /* invariant: prequest->buf is non-null */
383 }
384#elif defined(CONFIG_USB_TUSB_OMAP_DMA)
385 use_dma = use_dma && c->channel_program(
386 musb_ep->dma, musb_ep->packet_sz,
387 request->zero,
388 request->dma,
389 request->length);
390#endif
391 }
392#endif
393
394 if (!use_dma) {
395 musb_write_fifo(musb_ep->hw_ep, fifo_count,
396 (u8 *) (request->buf + request->actual));
397 request->actual += fifo_count;
398 csr |= MUSB_TXCSR_TXPKTRDY;
399 csr &= ~MUSB_TXCSR_P_UNDERRUN;
400 musb_writew(epio, MUSB_TXCSR, csr);
401 }
402
403 /* host may already have the data when this message shows... */
404 DBG(3, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
405 musb_ep->end_point.name, use_dma ? "dma" : "pio",
406 request->actual, request->length,
407 musb_readw(epio, MUSB_TXCSR),
408 fifo_count,
409 musb_readw(epio, MUSB_TXMAXP));
410}
411
412/*
413 * FIFO state update (e.g. data ready).
414 * Called from IRQ, with controller locked.
415 */
416void musb_g_tx(struct musb *musb, u8 epnum)
417{
418 u16 csr;
419 struct usb_request *request;
420 u8 __iomem *mbase = musb->mregs;
421 struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
422 void __iomem *epio = musb->endpoints[epnum].regs;
423 struct dma_channel *dma;
424
425 musb_ep_select(mbase, epnum);
426 request = next_request(musb_ep);
427
428 csr = musb_readw(epio, MUSB_TXCSR);
429 DBG(4, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
430
431 dma = is_dma_capable() ? musb_ep->dma : NULL;
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300432
433 /*
434 * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
435 * probably rates reporting as a host error.
436 */
437 if (csr & MUSB_TXCSR_P_SENTSTALL) {
438 csr |= MUSB_TXCSR_P_WZC_BITS;
439 csr &= ~MUSB_TXCSR_P_SENTSTALL;
440 musb_writew(epio, MUSB_TXCSR, csr);
441 return;
442 }
443
444 if (csr & MUSB_TXCSR_P_UNDERRUN) {
445 /* We NAKed, no big deal... little reason to care. */
446 csr |= MUSB_TXCSR_P_WZC_BITS;
447 csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
448 musb_writew(epio, MUSB_TXCSR, csr);
449 DBG(20, "underrun on ep%d, req %p\n", epnum, request);
450 }
451
452 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
453 /*
454 * SHOULD NOT HAPPEN... has with CPPI though, after
455 * changing SENDSTALL (and other cases); harmless?
Felipe Balbi550a7372008-07-24 12:27:36 +0300456 */
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300457 DBG(5, "%s dma still busy?\n", musb_ep->end_point.name);
458 return;
459 }
460
461 if (request) {
462 u8 is_dma = 0;
463
464 if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
465 is_dma = 1;
Felipe Balbi550a7372008-07-24 12:27:36 +0300466 csr |= MUSB_TXCSR_P_WZC_BITS;
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300467 csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
468 MUSB_TXCSR_TXPKTRDY);
Felipe Balbi550a7372008-07-24 12:27:36 +0300469 musb_writew(epio, MUSB_TXCSR, csr);
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300470 /* Ensure writebuffer is empty. */
471 csr = musb_readw(epio, MUSB_TXCSR);
472 request->actual += musb_ep->dma->actual_len;
473 DBG(4, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
474 epnum, csr, musb_ep->dma->actual_len, request);
Felipe Balbi550a7372008-07-24 12:27:36 +0300475 }
476
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300477 if (is_dma || request->actual == request->length) {
478 /*
479 * First, maybe a terminating short packet. Some DMA
480 * engines might handle this by themselves.
Felipe Balbi550a7372008-07-24 12:27:36 +0300481 */
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300482 if ((request->zero && request->length
483 && request->length % musb_ep->packet_sz == 0)
Felipe Balbi550a7372008-07-24 12:27:36 +0300484#ifdef CONFIG_USB_INVENTRA_DMA
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300485 || (is_dma && (!dma->desired_mode ||
486 (request->actual &
487 (musb_ep->packet_sz - 1))))
Felipe Balbi550a7372008-07-24 12:27:36 +0300488#endif
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300489 ) {
490 /*
491 * On DMA completion, FIFO may not be
492 * available yet...
Felipe Balbi550a7372008-07-24 12:27:36 +0300493 */
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300494 if (csr & MUSB_TXCSR_TXPKTRDY)
495 return;
496
497 DBG(4, "sending zero pkt\n");
498 musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
499 | MUSB_TXCSR_TXPKTRDY);
500 request->zero = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300501 }
502
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300503 /* ... or if not, then complete it. */
504 musb_g_giveback(musb_ep, request, 0);
505
506 /*
507 * Kickstart next transfer if appropriate;
508 * the packet that just completed might not
509 * be transmitted for hours or days.
510 * REVISIT for double buffering...
511 * FIXME revisit for stalls too...
512 */
513 musb_ep_select(mbase, epnum);
514 csr = musb_readw(epio, MUSB_TXCSR);
515 if (csr & MUSB_TXCSR_FIFONOTEMPTY)
516 return;
517
Sergei Shtylyov95962a72009-12-16 20:38:31 +0300518 request = musb_ep->desc ? next_request(musb_ep) : NULL;
519 if (!request) {
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300520 DBG(4, "%s idle now\n",
521 musb_ep->end_point.name);
522 return;
Sergei Shtylyov95962a72009-12-16 20:38:31 +0300523 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300524 }
525
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300526 txstate(musb, to_musb_request(request));
527 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300528}
529
530/* ------------------------------------------------------------ */
531
532#ifdef CONFIG_USB_INVENTRA_DMA
533
534/* Peripheral rx (OUT) using Mentor DMA works as follows:
535 - Only mode 0 is used.
536
537 - Request is queued by the gadget class driver.
538 -> if queue was previously empty, rxstate()
539
540 - Host sends OUT token which causes an endpoint interrupt
541 /\ -> RxReady
542 | -> if request queued, call rxstate
543 | /\ -> setup DMA
544 | | -> DMA interrupt on completion
545 | | -> RxReady
546 | | -> stop DMA
547 | | -> ack the read
548 | | -> if data recd = max expected
549 | | by the request, or host
550 | | sent a short packet,
551 | | complete the request,
552 | | and start the next one.
553 | |_____________________________________|
554 | else just wait for the host
555 | to send the next OUT token.
556 |__________________________________________________|
557
558 * Non-Mentor DMA engines can of course work differently.
559 */
560
561#endif
562
563/*
564 * Context: controller locked, IRQs blocked, endpoint selected
565 */
566static void rxstate(struct musb *musb, struct musb_request *req)
567{
Felipe Balbi550a7372008-07-24 12:27:36 +0300568 const u8 epnum = req->epnum;
569 struct usb_request *request = &req->request;
570 struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
571 void __iomem *epio = musb->endpoints[epnum].regs;
Felipe Balbic2c96322009-02-21 15:29:42 -0800572 unsigned fifo_count = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300573 u16 len = musb_ep->packet_sz;
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300574 u16 csr = musb_readw(epio, MUSB_RXCSR);
Felipe Balbi550a7372008-07-24 12:27:36 +0300575
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300576 /* We shouldn't get here while DMA is active, but we do... */
577 if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
578 DBG(4, "DMA pending...\n");
579 return;
580 }
581
582 if (csr & MUSB_RXCSR_P_SENDSTALL) {
583 DBG(5, "%s stalling, RXCSR %04x\n",
584 musb_ep->end_point.name, csr);
585 return;
586 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300587
588 if (is_cppi_enabled() && musb_ep->dma) {
589 struct dma_controller *c = musb->dma_controller;
590 struct dma_channel *channel = musb_ep->dma;
591
592 /* NOTE: CPPI won't actually stop advancing the DMA
593 * queue after short packet transfers, so this is almost
594 * always going to run as IRQ-per-packet DMA so that
595 * faults will be handled correctly.
596 */
597 if (c->channel_program(channel,
598 musb_ep->packet_sz,
599 !request->short_not_ok,
600 request->dma + request->actual,
601 request->length - request->actual)) {
602
603 /* make sure that if an rxpkt arrived after the irq,
604 * the cppi engine will be ready to take it as soon
605 * as DMA is enabled
606 */
607 csr &= ~(MUSB_RXCSR_AUTOCLEAR
608 | MUSB_RXCSR_DMAMODE);
609 csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
610 musb_writew(epio, MUSB_RXCSR, csr);
611 return;
612 }
613 }
614
615 if (csr & MUSB_RXCSR_RXPKTRDY) {
616 len = musb_readw(epio, MUSB_RXCOUNT);
617 if (request->actual < request->length) {
618#ifdef CONFIG_USB_INVENTRA_DMA
619 if (is_dma_capable() && musb_ep->dma) {
620 struct dma_controller *c;
621 struct dma_channel *channel;
622 int use_dma = 0;
623
624 c = musb->dma_controller;
625 channel = musb_ep->dma;
626
627 /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
628 * mode 0 only. So we do not get endpoint interrupts due to DMA
629 * completion. We only get interrupts from DMA controller.
630 *
631 * We could operate in DMA mode 1 if we knew the size of the tranfer
632 * in advance. For mass storage class, request->length = what the host
633 * sends, so that'd work. But for pretty much everything else,
634 * request->length is routinely more than what the host sends. For
635 * most these gadgets, end of is signified either by a short packet,
636 * or filling the last byte of the buffer. (Sending extra data in
637 * that last pckate should trigger an overflow fault.) But in mode 1,
638 * we don't get DMA completion interrrupt for short packets.
639 *
640 * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
641 * to get endpoint interrupt on every DMA req, but that didn't seem
642 * to work reliably.
643 *
644 * REVISIT an updated g_file_storage can set req->short_not_ok, which
645 * then becomes usable as a runtime "use mode 1" hint...
646 */
647
648 csr |= MUSB_RXCSR_DMAENAB;
649#ifdef USE_MODE1
650 csr |= MUSB_RXCSR_AUTOCLEAR;
651 /* csr |= MUSB_RXCSR_DMAMODE; */
652
653 /* this special sequence (enabling and then
654 * disabling MUSB_RXCSR_DMAMODE) is required
655 * to get DMAReq to activate
656 */
657 musb_writew(epio, MUSB_RXCSR,
658 csr | MUSB_RXCSR_DMAMODE);
659#endif
660 musb_writew(epio, MUSB_RXCSR, csr);
661
662 if (request->actual < request->length) {
663 int transfer_size = 0;
664#ifdef USE_MODE1
665 transfer_size = min(request->length,
666 channel->max_len);
667#else
668 transfer_size = len;
669#endif
670 if (transfer_size <= musb_ep->packet_sz)
671 musb_ep->dma->desired_mode = 0;
672 else
673 musb_ep->dma->desired_mode = 1;
674
675 use_dma = c->channel_program(
676 channel,
677 musb_ep->packet_sz,
678 channel->desired_mode,
679 request->dma
680 + request->actual,
681 transfer_size);
682 }
683
684 if (use_dma)
685 return;
686 }
687#endif /* Mentor's DMA */
688
689 fifo_count = request->length - request->actual;
690 DBG(3, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
691 musb_ep->end_point.name,
692 len, fifo_count,
693 musb_ep->packet_sz);
694
Felipe Balbic2c96322009-02-21 15:29:42 -0800695 fifo_count = min_t(unsigned, len, fifo_count);
Felipe Balbi550a7372008-07-24 12:27:36 +0300696
697#ifdef CONFIG_USB_TUSB_OMAP_DMA
698 if (tusb_dma_omap() && musb_ep->dma) {
699 struct dma_controller *c = musb->dma_controller;
700 struct dma_channel *channel = musb_ep->dma;
701 u32 dma_addr = request->dma + request->actual;
702 int ret;
703
704 ret = c->channel_program(channel,
705 musb_ep->packet_sz,
706 channel->desired_mode,
707 dma_addr,
708 fifo_count);
709 if (ret)
710 return;
711 }
712#endif
713
714 musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
715 (request->buf + request->actual));
716 request->actual += fifo_count;
717
718 /* REVISIT if we left anything in the fifo, flush
719 * it and report -EOVERFLOW
720 */
721
722 /* ack the read! */
723 csr |= MUSB_RXCSR_P_WZC_BITS;
724 csr &= ~MUSB_RXCSR_RXPKTRDY;
725 musb_writew(epio, MUSB_RXCSR, csr);
726 }
727 }
728
729 /* reach the end or short packet detected */
730 if (request->actual == request->length || len < musb_ep->packet_sz)
731 musb_g_giveback(musb_ep, request, 0);
732}
733
734/*
735 * Data ready for a request; called from IRQ
736 */
737void musb_g_rx(struct musb *musb, u8 epnum)
738{
739 u16 csr;
740 struct usb_request *request;
741 void __iomem *mbase = musb->mregs;
742 struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
743 void __iomem *epio = musb->endpoints[epnum].regs;
744 struct dma_channel *dma;
745
746 musb_ep_select(mbase, epnum);
747
748 request = next_request(musb_ep);
Maulik Mankad0abdc362009-12-22 16:18:19 +0530749 if (!request)
750 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300751
752 csr = musb_readw(epio, MUSB_RXCSR);
753 dma = is_dma_capable() ? musb_ep->dma : NULL;
754
755 DBG(4, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
756 csr, dma ? " (dma)" : "", request);
757
758 if (csr & MUSB_RXCSR_P_SENTSTALL) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300759 csr |= MUSB_RXCSR_P_WZC_BITS;
760 csr &= ~MUSB_RXCSR_P_SENTSTALL;
761 musb_writew(epio, MUSB_RXCSR, csr);
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300762 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300763 }
764
765 if (csr & MUSB_RXCSR_P_OVERRUN) {
766 /* csr |= MUSB_RXCSR_P_WZC_BITS; */
767 csr &= ~MUSB_RXCSR_P_OVERRUN;
768 musb_writew(epio, MUSB_RXCSR, csr);
769
770 DBG(3, "%s iso overrun on %p\n", musb_ep->name, request);
771 if (request && request->status == -EINPROGRESS)
772 request->status = -EOVERFLOW;
773 }
774 if (csr & MUSB_RXCSR_INCOMPRX) {
775 /* REVISIT not necessarily an error */
776 DBG(4, "%s, incomprx\n", musb_ep->end_point.name);
777 }
778
779 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
780 /* "should not happen"; likely RXPKTRDY pending for DMA */
781 DBG((csr & MUSB_RXCSR_DMAENAB) ? 4 : 1,
782 "%s busy, csr %04x\n",
783 musb_ep->end_point.name, csr);
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300784 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300785 }
786
787 if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
788 csr &= ~(MUSB_RXCSR_AUTOCLEAR
789 | MUSB_RXCSR_DMAENAB
790 | MUSB_RXCSR_DMAMODE);
791 musb_writew(epio, MUSB_RXCSR,
792 MUSB_RXCSR_P_WZC_BITS | csr);
793
794 request->actual += musb_ep->dma->actual_len;
795
796 DBG(4, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
797 epnum, csr,
798 musb_readw(epio, MUSB_RXCSR),
799 musb_ep->dma->actual_len, request);
800
801#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA)
802 /* Autoclear doesn't clear RxPktRdy for short packets */
803 if ((dma->desired_mode == 0)
804 || (dma->actual_len
805 & (musb_ep->packet_sz - 1))) {
806 /* ack the read! */
807 csr &= ~MUSB_RXCSR_RXPKTRDY;
808 musb_writew(epio, MUSB_RXCSR, csr);
809 }
810
811 /* incomplete, and not short? wait for next IN packet */
812 if ((request->actual < request->length)
813 && (musb_ep->dma->actual_len
814 == musb_ep->packet_sz))
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300815 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300816#endif
817 musb_g_giveback(musb_ep, request, 0);
818
819 request = next_request(musb_ep);
820 if (!request)
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300821 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300822 }
823
Felipe Balbi550a7372008-07-24 12:27:36 +0300824 /* analyze request if the ep is hot */
825 if (request)
826 rxstate(musb, to_musb_request(request));
827 else
828 DBG(3, "packet waiting for %s%s request\n",
829 musb_ep->desc ? "" : "inactive ",
830 musb_ep->end_point.name);
Felipe Balbi550a7372008-07-24 12:27:36 +0300831 return;
832}
833
834/* ------------------------------------------------------------ */
835
836static int musb_gadget_enable(struct usb_ep *ep,
837 const struct usb_endpoint_descriptor *desc)
838{
839 unsigned long flags;
840 struct musb_ep *musb_ep;
841 struct musb_hw_ep *hw_ep;
842 void __iomem *regs;
843 struct musb *musb;
844 void __iomem *mbase;
845 u8 epnum;
846 u16 csr;
847 unsigned tmp;
848 int status = -EINVAL;
849
850 if (!ep || !desc)
851 return -EINVAL;
852
853 musb_ep = to_musb_ep(ep);
854 hw_ep = musb_ep->hw_ep;
855 regs = hw_ep->regs;
856 musb = musb_ep->musb;
857 mbase = musb->mregs;
858 epnum = musb_ep->current_epnum;
859
860 spin_lock_irqsave(&musb->lock, flags);
861
862 if (musb_ep->desc) {
863 status = -EBUSY;
864 goto fail;
865 }
Julia Lawall96bcd092009-01-24 17:57:24 -0800866 musb_ep->type = usb_endpoint_type(desc);
Felipe Balbi550a7372008-07-24 12:27:36 +0300867
868 /* check direction and (later) maxpacket size against endpoint */
Julia Lawall96bcd092009-01-24 17:57:24 -0800869 if (usb_endpoint_num(desc) != epnum)
Felipe Balbi550a7372008-07-24 12:27:36 +0300870 goto fail;
871
872 /* REVISIT this rules out high bandwidth periodic transfers */
873 tmp = le16_to_cpu(desc->wMaxPacketSize);
874 if (tmp & ~0x07ff)
875 goto fail;
876 musb_ep->packet_sz = tmp;
877
878 /* enable the interrupts for the endpoint, set the endpoint
879 * packet size (or fail), set the mode, clear the fifo
880 */
881 musb_ep_select(mbase, epnum);
Julia Lawall96bcd092009-01-24 17:57:24 -0800882 if (usb_endpoint_dir_in(desc)) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300883 u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
884
885 if (hw_ep->is_shared_fifo)
886 musb_ep->is_in = 1;
887 if (!musb_ep->is_in)
888 goto fail;
889 if (tmp > hw_ep->max_packet_sz_tx)
890 goto fail;
891
892 int_txe |= (1 << epnum);
893 musb_writew(mbase, MUSB_INTRTXE, int_txe);
894
895 /* REVISIT if can_bulk_split(), use by updating "tmp";
896 * likewise high bandwidth periodic tx
897 */
Cliff Cai9f445cb2010-01-28 20:44:18 -0500898 /* Set TXMAXP with the FIFO size of the endpoint
899 * to disable double buffering mode. Currently, It seems that double
900 * buffering has problem if musb RTL revision number < 2.0.
901 */
902 if (musb->hwvers < MUSB_HWVERS_2000)
903 musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
904 else
905 musb_writew(regs, MUSB_TXMAXP, tmp);
Felipe Balbi550a7372008-07-24 12:27:36 +0300906
907 csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
908 if (musb_readw(regs, MUSB_TXCSR)
909 & MUSB_TXCSR_FIFONOTEMPTY)
910 csr |= MUSB_TXCSR_FLUSHFIFO;
911 if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
912 csr |= MUSB_TXCSR_P_ISO;
913
914 /* set twice in case of double buffering */
915 musb_writew(regs, MUSB_TXCSR, csr);
916 /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
917 musb_writew(regs, MUSB_TXCSR, csr);
918
919 } else {
920 u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
921
922 if (hw_ep->is_shared_fifo)
923 musb_ep->is_in = 0;
924 if (musb_ep->is_in)
925 goto fail;
926 if (tmp > hw_ep->max_packet_sz_rx)
927 goto fail;
928
929 int_rxe |= (1 << epnum);
930 musb_writew(mbase, MUSB_INTRRXE, int_rxe);
931
932 /* REVISIT if can_bulk_combine() use by updating "tmp"
933 * likewise high bandwidth periodic rx
934 */
Cliff Cai9f445cb2010-01-28 20:44:18 -0500935 /* Set RXMAXP with the FIFO size of the endpoint
936 * to disable double buffering mode.
937 */
938 if (musb->hwvers < MUSB_HWVERS_2000)
939 musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_rx);
940 else
941 musb_writew(regs, MUSB_RXMAXP, tmp);
Felipe Balbi550a7372008-07-24 12:27:36 +0300942
943 /* force shared fifo to OUT-only mode */
944 if (hw_ep->is_shared_fifo) {
945 csr = musb_readw(regs, MUSB_TXCSR);
946 csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
947 musb_writew(regs, MUSB_TXCSR, csr);
948 }
949
950 csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
951 if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
952 csr |= MUSB_RXCSR_P_ISO;
953 else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
954 csr |= MUSB_RXCSR_DISNYET;
955
956 /* set twice in case of double buffering */
957 musb_writew(regs, MUSB_RXCSR, csr);
958 musb_writew(regs, MUSB_RXCSR, csr);
959 }
960
961 /* NOTE: all the I/O code _should_ work fine without DMA, in case
962 * for some reason you run out of channels here.
963 */
964 if (is_dma_capable() && musb->dma_controller) {
965 struct dma_controller *c = musb->dma_controller;
966
967 musb_ep->dma = c->channel_alloc(c, hw_ep,
968 (desc->bEndpointAddress & USB_DIR_IN));
969 } else
970 musb_ep->dma = NULL;
971
972 musb_ep->desc = desc;
973 musb_ep->busy = 0;
Sergei Shtylyov47e97602009-11-18 22:51:51 +0300974 musb_ep->wedged = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300975 status = 0;
976
977 pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
978 musb_driver_name, musb_ep->end_point.name,
979 ({ char *s; switch (musb_ep->type) {
980 case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
981 case USB_ENDPOINT_XFER_INT: s = "int"; break;
982 default: s = "iso"; break;
983 }; s; }),
984 musb_ep->is_in ? "IN" : "OUT",
985 musb_ep->dma ? "dma, " : "",
986 musb_ep->packet_sz);
987
988 schedule_work(&musb->irq_work);
989
990fail:
991 spin_unlock_irqrestore(&musb->lock, flags);
992 return status;
993}
994
995/*
996 * Disable an endpoint flushing all requests queued.
997 */
998static int musb_gadget_disable(struct usb_ep *ep)
999{
1000 unsigned long flags;
1001 struct musb *musb;
1002 u8 epnum;
1003 struct musb_ep *musb_ep;
1004 void __iomem *epio;
1005 int status = 0;
1006
1007 musb_ep = to_musb_ep(ep);
1008 musb = musb_ep->musb;
1009 epnum = musb_ep->current_epnum;
1010 epio = musb->endpoints[epnum].regs;
1011
1012 spin_lock_irqsave(&musb->lock, flags);
1013 musb_ep_select(musb->mregs, epnum);
1014
1015 /* zero the endpoint sizes */
1016 if (musb_ep->is_in) {
1017 u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
1018 int_txe &= ~(1 << epnum);
1019 musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
1020 musb_writew(epio, MUSB_TXMAXP, 0);
1021 } else {
1022 u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
1023 int_rxe &= ~(1 << epnum);
1024 musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
1025 musb_writew(epio, MUSB_RXMAXP, 0);
1026 }
1027
1028 musb_ep->desc = NULL;
1029
1030 /* abort all pending DMA and requests */
1031 nuke(musb_ep, -ESHUTDOWN);
1032
1033 schedule_work(&musb->irq_work);
1034
1035 spin_unlock_irqrestore(&(musb->lock), flags);
1036
1037 DBG(2, "%s\n", musb_ep->end_point.name);
1038
1039 return status;
1040}
1041
1042/*
1043 * Allocate a request for an endpoint.
1044 * Reused by ep0 code.
1045 */
1046struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
1047{
1048 struct musb_ep *musb_ep = to_musb_ep(ep);
1049 struct musb_request *request = NULL;
1050
1051 request = kzalloc(sizeof *request, gfp_flags);
1052 if (request) {
1053 INIT_LIST_HEAD(&request->request.list);
1054 request->request.dma = DMA_ADDR_INVALID;
1055 request->epnum = musb_ep->current_epnum;
1056 request->ep = musb_ep;
1057 }
1058
1059 return &request->request;
1060}
1061
1062/*
1063 * Free a request
1064 * Reused by ep0 code.
1065 */
1066void musb_free_request(struct usb_ep *ep, struct usb_request *req)
1067{
1068 kfree(to_musb_request(req));
1069}
1070
1071static LIST_HEAD(buffers);
1072
1073struct free_record {
1074 struct list_head list;
1075 struct device *dev;
1076 unsigned bytes;
1077 dma_addr_t dma;
1078};
1079
1080/*
1081 * Context: controller locked, IRQs blocked.
1082 */
1083static void musb_ep_restart(struct musb *musb, struct musb_request *req)
1084{
1085 DBG(3, "<== %s request %p len %u on hw_ep%d\n",
1086 req->tx ? "TX/IN" : "RX/OUT",
1087 &req->request, req->request.length, req->epnum);
1088
1089 musb_ep_select(musb->mregs, req->epnum);
1090 if (req->tx)
1091 txstate(musb, req);
1092 else
1093 rxstate(musb, req);
1094}
1095
1096static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
1097 gfp_t gfp_flags)
1098{
1099 struct musb_ep *musb_ep;
1100 struct musb_request *request;
1101 struct musb *musb;
1102 int status = 0;
1103 unsigned long lockflags;
1104
1105 if (!ep || !req)
1106 return -EINVAL;
1107 if (!req->buf)
1108 return -ENODATA;
1109
1110 musb_ep = to_musb_ep(ep);
1111 musb = musb_ep->musb;
1112
1113 request = to_musb_request(req);
1114 request->musb = musb;
1115
1116 if (request->ep != musb_ep)
1117 return -EINVAL;
1118
1119 DBG(4, "<== to %s request=%p\n", ep->name, req);
1120
1121 /* request is mine now... */
1122 request->request.actual = 0;
1123 request->request.status = -EINPROGRESS;
1124 request->epnum = musb_ep->current_epnum;
1125 request->tx = musb_ep->is_in;
1126
1127 if (is_dma_capable() && musb_ep->dma) {
1128 if (request->request.dma == DMA_ADDR_INVALID) {
1129 request->request.dma = dma_map_single(
1130 musb->controller,
1131 request->request.buf,
1132 request->request.length,
1133 request->tx
1134 ? DMA_TO_DEVICE
1135 : DMA_FROM_DEVICE);
1136 request->mapped = 1;
1137 } else {
1138 dma_sync_single_for_device(musb->controller,
1139 request->request.dma,
1140 request->request.length,
1141 request->tx
1142 ? DMA_TO_DEVICE
1143 : DMA_FROM_DEVICE);
1144 request->mapped = 0;
1145 }
1146 } else if (!req->buf) {
1147 return -ENODATA;
1148 } else
1149 request->mapped = 0;
1150
1151 spin_lock_irqsave(&musb->lock, lockflags);
1152
1153 /* don't queue if the ep is down */
1154 if (!musb_ep->desc) {
1155 DBG(4, "req %p queued to %s while ep %s\n",
1156 req, ep->name, "disabled");
1157 status = -ESHUTDOWN;
1158 goto cleanup;
1159 }
1160
1161 /* add request to the list */
1162 list_add_tail(&(request->request.list), &(musb_ep->req_list));
1163
1164 /* it this is the head of the queue, start i/o ... */
1165 if (!musb_ep->busy && &request->request.list == musb_ep->req_list.next)
1166 musb_ep_restart(musb, request);
1167
1168cleanup:
1169 spin_unlock_irqrestore(&musb->lock, lockflags);
1170 return status;
1171}
1172
1173static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
1174{
1175 struct musb_ep *musb_ep = to_musb_ep(ep);
1176 struct usb_request *r;
1177 unsigned long flags;
1178 int status = 0;
1179 struct musb *musb = musb_ep->musb;
1180
1181 if (!ep || !request || to_musb_request(request)->ep != musb_ep)
1182 return -EINVAL;
1183
1184 spin_lock_irqsave(&musb->lock, flags);
1185
1186 list_for_each_entry(r, &musb_ep->req_list, list) {
1187 if (r == request)
1188 break;
1189 }
1190 if (r != request) {
1191 DBG(3, "request %p not queued to %s\n", request, ep->name);
1192 status = -EINVAL;
1193 goto done;
1194 }
1195
1196 /* if the hardware doesn't have the request, easy ... */
1197 if (musb_ep->req_list.next != &request->list || musb_ep->busy)
1198 musb_g_giveback(musb_ep, request, -ECONNRESET);
1199
1200 /* ... else abort the dma transfer ... */
1201 else if (is_dma_capable() && musb_ep->dma) {
1202 struct dma_controller *c = musb->dma_controller;
1203
1204 musb_ep_select(musb->mregs, musb_ep->current_epnum);
1205 if (c->channel_abort)
1206 status = c->channel_abort(musb_ep->dma);
1207 else
1208 status = -EBUSY;
1209 if (status == 0)
1210 musb_g_giveback(musb_ep, request, -ECONNRESET);
1211 } else {
1212 /* NOTE: by sticking to easily tested hardware/driver states,
1213 * we leave counting of in-flight packets imprecise.
1214 */
1215 musb_g_giveback(musb_ep, request, -ECONNRESET);
1216 }
1217
1218done:
1219 spin_unlock_irqrestore(&musb->lock, flags);
1220 return status;
1221}
1222
1223/*
1224 * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
1225 * data but will queue requests.
1226 *
1227 * exported to ep0 code
1228 */
Felipe Balbi1b6c3b02009-12-04 15:47:46 +02001229static int musb_gadget_set_halt(struct usb_ep *ep, int value)
Felipe Balbi550a7372008-07-24 12:27:36 +03001230{
1231 struct musb_ep *musb_ep = to_musb_ep(ep);
1232 u8 epnum = musb_ep->current_epnum;
1233 struct musb *musb = musb_ep->musb;
1234 void __iomem *epio = musb->endpoints[epnum].regs;
1235 void __iomem *mbase;
1236 unsigned long flags;
1237 u16 csr;
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001238 struct musb_request *request;
Felipe Balbi550a7372008-07-24 12:27:36 +03001239 int status = 0;
1240
1241 if (!ep)
1242 return -EINVAL;
1243 mbase = musb->mregs;
1244
1245 spin_lock_irqsave(&musb->lock, flags);
1246
1247 if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
1248 status = -EINVAL;
1249 goto done;
1250 }
1251
1252 musb_ep_select(mbase, epnum);
1253
Felipe Balbi550a7372008-07-24 12:27:36 +03001254 request = to_musb_request(next_request(musb_ep));
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001255 if (value) {
1256 if (request) {
1257 DBG(3, "request in progress, cannot halt %s\n",
1258 ep->name);
1259 status = -EAGAIN;
1260 goto done;
Felipe Balbi550a7372008-07-24 12:27:36 +03001261 }
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001262 /* Cannot portably stall with non-empty FIFO */
1263 if (musb_ep->is_in) {
1264 csr = musb_readw(epio, MUSB_TXCSR);
1265 if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1266 DBG(3, "FIFO busy, cannot halt %s\n", ep->name);
1267 status = -EAGAIN;
1268 goto done;
1269 }
1270 }
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001271 } else
1272 musb_ep->wedged = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +03001273
1274 /* set/clear the stall and toggle bits */
1275 DBG(2, "%s: %s stall\n", ep->name, value ? "set" : "clear");
1276 if (musb_ep->is_in) {
1277 csr = musb_readw(epio, MUSB_TXCSR);
Felipe Balbi550a7372008-07-24 12:27:36 +03001278 csr |= MUSB_TXCSR_P_WZC_BITS
1279 | MUSB_TXCSR_CLRDATATOG;
1280 if (value)
1281 csr |= MUSB_TXCSR_P_SENDSTALL;
1282 else
1283 csr &= ~(MUSB_TXCSR_P_SENDSTALL
1284 | MUSB_TXCSR_P_SENTSTALL);
1285 csr &= ~MUSB_TXCSR_TXPKTRDY;
1286 musb_writew(epio, MUSB_TXCSR, csr);
1287 } else {
1288 csr = musb_readw(epio, MUSB_RXCSR);
1289 csr |= MUSB_RXCSR_P_WZC_BITS
1290 | MUSB_RXCSR_FLUSHFIFO
1291 | MUSB_RXCSR_CLRDATATOG;
1292 if (value)
1293 csr |= MUSB_RXCSR_P_SENDSTALL;
1294 else
1295 csr &= ~(MUSB_RXCSR_P_SENDSTALL
1296 | MUSB_RXCSR_P_SENTSTALL);
1297 musb_writew(epio, MUSB_RXCSR, csr);
1298 }
1299
Felipe Balbi550a7372008-07-24 12:27:36 +03001300 /* maybe start the first request in the queue */
1301 if (!musb_ep->busy && !value && request) {
1302 DBG(3, "restarting the request\n");
1303 musb_ep_restart(musb, request);
1304 }
1305
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001306done:
Felipe Balbi550a7372008-07-24 12:27:36 +03001307 spin_unlock_irqrestore(&musb->lock, flags);
1308 return status;
1309}
1310
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001311/*
1312 * Sets the halt feature with the clear requests ignored
1313 */
Felipe Balbi1b6c3b02009-12-04 15:47:46 +02001314static int musb_gadget_set_wedge(struct usb_ep *ep)
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001315{
1316 struct musb_ep *musb_ep = to_musb_ep(ep);
1317
1318 if (!ep)
1319 return -EINVAL;
1320
1321 musb_ep->wedged = 1;
1322
1323 return usb_ep_set_halt(ep);
1324}
1325
Felipe Balbi550a7372008-07-24 12:27:36 +03001326static int musb_gadget_fifo_status(struct usb_ep *ep)
1327{
1328 struct musb_ep *musb_ep = to_musb_ep(ep);
1329 void __iomem *epio = musb_ep->hw_ep->regs;
1330 int retval = -EINVAL;
1331
1332 if (musb_ep->desc && !musb_ep->is_in) {
1333 struct musb *musb = musb_ep->musb;
1334 int epnum = musb_ep->current_epnum;
1335 void __iomem *mbase = musb->mregs;
1336 unsigned long flags;
1337
1338 spin_lock_irqsave(&musb->lock, flags);
1339
1340 musb_ep_select(mbase, epnum);
1341 /* FIXME return zero unless RXPKTRDY is set */
1342 retval = musb_readw(epio, MUSB_RXCOUNT);
1343
1344 spin_unlock_irqrestore(&musb->lock, flags);
1345 }
1346 return retval;
1347}
1348
1349static void musb_gadget_fifo_flush(struct usb_ep *ep)
1350{
1351 struct musb_ep *musb_ep = to_musb_ep(ep);
1352 struct musb *musb = musb_ep->musb;
1353 u8 epnum = musb_ep->current_epnum;
1354 void __iomem *epio = musb->endpoints[epnum].regs;
1355 void __iomem *mbase;
1356 unsigned long flags;
1357 u16 csr, int_txe;
1358
1359 mbase = musb->mregs;
1360
1361 spin_lock_irqsave(&musb->lock, flags);
1362 musb_ep_select(mbase, (u8) epnum);
1363
1364 /* disable interrupts */
1365 int_txe = musb_readw(mbase, MUSB_INTRTXE);
1366 musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
1367
1368 if (musb_ep->is_in) {
1369 csr = musb_readw(epio, MUSB_TXCSR);
1370 if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1371 csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
1372 musb_writew(epio, MUSB_TXCSR, csr);
1373 /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1374 musb_writew(epio, MUSB_TXCSR, csr);
1375 }
1376 } else {
1377 csr = musb_readw(epio, MUSB_RXCSR);
1378 csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
1379 musb_writew(epio, MUSB_RXCSR, csr);
1380 musb_writew(epio, MUSB_RXCSR, csr);
1381 }
1382
1383 /* re-enable interrupt */
1384 musb_writew(mbase, MUSB_INTRTXE, int_txe);
1385 spin_unlock_irqrestore(&musb->lock, flags);
1386}
1387
1388static const struct usb_ep_ops musb_ep_ops = {
1389 .enable = musb_gadget_enable,
1390 .disable = musb_gadget_disable,
1391 .alloc_request = musb_alloc_request,
1392 .free_request = musb_free_request,
1393 .queue = musb_gadget_queue,
1394 .dequeue = musb_gadget_dequeue,
1395 .set_halt = musb_gadget_set_halt,
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001396 .set_wedge = musb_gadget_set_wedge,
Felipe Balbi550a7372008-07-24 12:27:36 +03001397 .fifo_status = musb_gadget_fifo_status,
1398 .fifo_flush = musb_gadget_fifo_flush
1399};
1400
1401/* ----------------------------------------------------------------------- */
1402
1403static int musb_gadget_get_frame(struct usb_gadget *gadget)
1404{
1405 struct musb *musb = gadget_to_musb(gadget);
1406
1407 return (int)musb_readw(musb->mregs, MUSB_FRAME);
1408}
1409
1410static int musb_gadget_wakeup(struct usb_gadget *gadget)
1411{
1412 struct musb *musb = gadget_to_musb(gadget);
1413 void __iomem *mregs = musb->mregs;
1414 unsigned long flags;
1415 int status = -EINVAL;
1416 u8 power, devctl;
1417 int retries;
1418
1419 spin_lock_irqsave(&musb->lock, flags);
1420
David Brownell84e250f2009-03-31 12:30:04 -07001421 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001422 case OTG_STATE_B_PERIPHERAL:
1423 /* NOTE: OTG state machine doesn't include B_SUSPENDED;
1424 * that's part of the standard usb 1.1 state machine, and
1425 * doesn't affect OTG transitions.
1426 */
1427 if (musb->may_wakeup && musb->is_suspended)
1428 break;
1429 goto done;
1430 case OTG_STATE_B_IDLE:
1431 /* Start SRP ... OTG not required. */
1432 devctl = musb_readb(mregs, MUSB_DEVCTL);
1433 DBG(2, "Sending SRP: devctl: %02x\n", devctl);
1434 devctl |= MUSB_DEVCTL_SESSION;
1435 musb_writeb(mregs, MUSB_DEVCTL, devctl);
1436 devctl = musb_readb(mregs, MUSB_DEVCTL);
1437 retries = 100;
1438 while (!(devctl & MUSB_DEVCTL_SESSION)) {
1439 devctl = musb_readb(mregs, MUSB_DEVCTL);
1440 if (retries-- < 1)
1441 break;
1442 }
1443 retries = 10000;
1444 while (devctl & MUSB_DEVCTL_SESSION) {
1445 devctl = musb_readb(mregs, MUSB_DEVCTL);
1446 if (retries-- < 1)
1447 break;
1448 }
1449
1450 /* Block idling for at least 1s */
1451 musb_platform_try_idle(musb,
1452 jiffies + msecs_to_jiffies(1 * HZ));
1453
1454 status = 0;
1455 goto done;
1456 default:
1457 DBG(2, "Unhandled wake: %s\n", otg_state_string(musb));
1458 goto done;
1459 }
1460
1461 status = 0;
1462
1463 power = musb_readb(mregs, MUSB_POWER);
1464 power |= MUSB_POWER_RESUME;
1465 musb_writeb(mregs, MUSB_POWER, power);
1466 DBG(2, "issue wakeup\n");
1467
1468 /* FIXME do this next chunk in a timer callback, no udelay */
1469 mdelay(2);
1470
1471 power = musb_readb(mregs, MUSB_POWER);
1472 power &= ~MUSB_POWER_RESUME;
1473 musb_writeb(mregs, MUSB_POWER, power);
1474done:
1475 spin_unlock_irqrestore(&musb->lock, flags);
1476 return status;
1477}
1478
1479static int
1480musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
1481{
1482 struct musb *musb = gadget_to_musb(gadget);
1483
1484 musb->is_self_powered = !!is_selfpowered;
1485 return 0;
1486}
1487
1488static void musb_pullup(struct musb *musb, int is_on)
1489{
1490 u8 power;
1491
1492 power = musb_readb(musb->mregs, MUSB_POWER);
1493 if (is_on)
1494 power |= MUSB_POWER_SOFTCONN;
1495 else
1496 power &= ~MUSB_POWER_SOFTCONN;
1497
1498 /* FIXME if on, HdrcStart; if off, HdrcStop */
1499
1500 DBG(3, "gadget %s D+ pullup %s\n",
1501 musb->gadget_driver->function, is_on ? "on" : "off");
1502 musb_writeb(musb->mregs, MUSB_POWER, power);
1503}
1504
1505#if 0
1506static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
1507{
1508 DBG(2, "<= %s =>\n", __func__);
1509
1510 /*
1511 * FIXME iff driver's softconnect flag is set (as it is during probe,
1512 * though that can clear it), just musb_pullup().
1513 */
1514
1515 return -EINVAL;
1516}
1517#endif
1518
1519static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
1520{
1521 struct musb *musb = gadget_to_musb(gadget);
1522
David Brownell84e250f2009-03-31 12:30:04 -07001523 if (!musb->xceiv->set_power)
Felipe Balbi550a7372008-07-24 12:27:36 +03001524 return -EOPNOTSUPP;
David Brownell84e250f2009-03-31 12:30:04 -07001525 return otg_set_power(musb->xceiv, mA);
Felipe Balbi550a7372008-07-24 12:27:36 +03001526}
1527
1528static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
1529{
1530 struct musb *musb = gadget_to_musb(gadget);
1531 unsigned long flags;
1532
1533 is_on = !!is_on;
1534
1535 /* NOTE: this assumes we are sensing vbus; we'd rather
1536 * not pullup unless the B-session is active.
1537 */
1538 spin_lock_irqsave(&musb->lock, flags);
1539 if (is_on != musb->softconnect) {
1540 musb->softconnect = is_on;
1541 musb_pullup(musb, is_on);
1542 }
1543 spin_unlock_irqrestore(&musb->lock, flags);
1544 return 0;
1545}
1546
1547static const struct usb_gadget_ops musb_gadget_operations = {
1548 .get_frame = musb_gadget_get_frame,
1549 .wakeup = musb_gadget_wakeup,
1550 .set_selfpowered = musb_gadget_set_self_powered,
1551 /* .vbus_session = musb_gadget_vbus_session, */
1552 .vbus_draw = musb_gadget_vbus_draw,
1553 .pullup = musb_gadget_pullup,
1554};
1555
1556/* ----------------------------------------------------------------------- */
1557
1558/* Registration */
1559
1560/* Only this registration code "knows" the rule (from USB standards)
1561 * about there being only one external upstream port. It assumes
1562 * all peripheral ports are external...
1563 */
1564static struct musb *the_gadget;
1565
1566static void musb_gadget_release(struct device *dev)
1567{
1568 /* kref_put(WHAT) */
1569 dev_dbg(dev, "%s\n", __func__);
1570}
1571
1572
1573static void __init
1574init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
1575{
1576 struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
1577
1578 memset(ep, 0, sizeof *ep);
1579
1580 ep->current_epnum = epnum;
1581 ep->musb = musb;
1582 ep->hw_ep = hw_ep;
1583 ep->is_in = is_in;
1584
1585 INIT_LIST_HEAD(&ep->req_list);
1586
1587 sprintf(ep->name, "ep%d%s", epnum,
1588 (!epnum || hw_ep->is_shared_fifo) ? "" : (
1589 is_in ? "in" : "out"));
1590 ep->end_point.name = ep->name;
1591 INIT_LIST_HEAD(&ep->end_point.ep_list);
1592 if (!epnum) {
1593 ep->end_point.maxpacket = 64;
1594 ep->end_point.ops = &musb_g_ep0_ops;
1595 musb->g.ep0 = &ep->end_point;
1596 } else {
1597 if (is_in)
1598 ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
1599 else
1600 ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
1601 ep->end_point.ops = &musb_ep_ops;
1602 list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
1603 }
1604}
1605
1606/*
1607 * Initialize the endpoints exposed to peripheral drivers, with backlinks
1608 * to the rest of the driver state.
1609 */
1610static inline void __init musb_g_init_endpoints(struct musb *musb)
1611{
1612 u8 epnum;
1613 struct musb_hw_ep *hw_ep;
1614 unsigned count = 0;
1615
1616 /* intialize endpoint list just once */
1617 INIT_LIST_HEAD(&(musb->g.ep_list));
1618
1619 for (epnum = 0, hw_ep = musb->endpoints;
1620 epnum < musb->nr_endpoints;
1621 epnum++, hw_ep++) {
1622 if (hw_ep->is_shared_fifo /* || !epnum */) {
1623 init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
1624 count++;
1625 } else {
1626 if (hw_ep->max_packet_sz_tx) {
1627 init_peripheral_ep(musb, &hw_ep->ep_in,
1628 epnum, 1);
1629 count++;
1630 }
1631 if (hw_ep->max_packet_sz_rx) {
1632 init_peripheral_ep(musb, &hw_ep->ep_out,
1633 epnum, 0);
1634 count++;
1635 }
1636 }
1637 }
1638}
1639
1640/* called once during driver setup to initialize and link into
1641 * the driver model; memory is zeroed.
1642 */
1643int __init musb_gadget_setup(struct musb *musb)
1644{
1645 int status;
1646
1647 /* REVISIT minor race: if (erroneously) setting up two
1648 * musb peripherals at the same time, only the bus lock
1649 * is probably held.
1650 */
1651 if (the_gadget)
1652 return -EBUSY;
1653 the_gadget = musb;
1654
1655 musb->g.ops = &musb_gadget_operations;
1656 musb->g.is_dualspeed = 1;
1657 musb->g.speed = USB_SPEED_UNKNOWN;
1658
1659 /* this "gadget" abstracts/virtualizes the controller */
Kay Sievers427c4f32008-11-07 01:52:53 +01001660 dev_set_name(&musb->g.dev, "gadget");
Felipe Balbi550a7372008-07-24 12:27:36 +03001661 musb->g.dev.parent = musb->controller;
1662 musb->g.dev.dma_mask = musb->controller->dma_mask;
1663 musb->g.dev.release = musb_gadget_release;
1664 musb->g.name = musb_driver_name;
1665
1666 if (is_otg_enabled(musb))
1667 musb->g.is_otg = 1;
1668
1669 musb_g_init_endpoints(musb);
1670
1671 musb->is_active = 0;
1672 musb_platform_try_idle(musb, 0);
1673
1674 status = device_register(&musb->g.dev);
1675 if (status != 0)
1676 the_gadget = NULL;
1677 return status;
1678}
1679
1680void musb_gadget_cleanup(struct musb *musb)
1681{
1682 if (musb != the_gadget)
1683 return;
1684
1685 device_unregister(&musb->g.dev);
1686 the_gadget = NULL;
1687}
1688
1689/*
1690 * Register the gadget driver. Used by gadget drivers when
1691 * registering themselves with the controller.
1692 *
1693 * -EINVAL something went wrong (not driver)
1694 * -EBUSY another gadget is already using the controller
1695 * -ENOMEM no memeory to perform the operation
1696 *
1697 * @param driver the gadget driver
1698 * @return <0 if error, 0 if everything is fine
1699 */
1700int usb_gadget_register_driver(struct usb_gadget_driver *driver)
1701{
1702 int retval;
1703 unsigned long flags;
1704 struct musb *musb = the_gadget;
1705
1706 if (!driver
1707 || driver->speed != USB_SPEED_HIGH
1708 || !driver->bind
1709 || !driver->setup)
1710 return -EINVAL;
1711
1712 /* driver must be initialized to support peripheral mode */
1713 if (!musb || !(musb->board_mode == MUSB_OTG
1714 || musb->board_mode != MUSB_OTG)) {
1715 DBG(1, "%s, no dev??\n", __func__);
1716 return -ENODEV;
1717 }
1718
1719 DBG(3, "registering driver %s\n", driver->function);
1720 spin_lock_irqsave(&musb->lock, flags);
1721
1722 if (musb->gadget_driver) {
1723 DBG(1, "%s is already bound to %s\n",
1724 musb_driver_name,
1725 musb->gadget_driver->driver.name);
1726 retval = -EBUSY;
1727 } else {
1728 musb->gadget_driver = driver;
1729 musb->g.dev.driver = &driver->driver;
1730 driver->driver.bus = NULL;
1731 musb->softconnect = 1;
1732 retval = 0;
1733 }
1734
1735 spin_unlock_irqrestore(&musb->lock, flags);
1736
Felipe Balbi550a7372008-07-24 12:27:36 +03001737 if (retval == 0) {
Felipe Balbif362a472008-08-04 13:53:52 +03001738 retval = driver->bind(&musb->g);
1739 if (retval != 0) {
1740 DBG(3, "bind to driver %s failed --> %d\n",
1741 driver->driver.name, retval);
1742 musb->gadget_driver = NULL;
1743 musb->g.dev.driver = NULL;
1744 }
1745
Felipe Balbi550a7372008-07-24 12:27:36 +03001746 spin_lock_irqsave(&musb->lock, flags);
1747
David Brownell84e250f2009-03-31 12:30:04 -07001748 otg_set_peripheral(musb->xceiv, &musb->g);
Arnaud Mandyd4c433f2009-12-15 13:29:58 +02001749 musb->xceiv->state = OTG_STATE_B_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +03001750 musb->is_active = 1;
1751
1752 /* FIXME this ignores the softconnect flag. Drivers are
1753 * allowed hold the peripheral inactive until for example
1754 * userspace hooks up printer hardware or DSP codecs, so
1755 * hosts only see fully functional devices.
1756 */
1757
1758 if (!is_otg_enabled(musb))
1759 musb_start(musb);
1760
David Brownell84e250f2009-03-31 12:30:04 -07001761 otg_set_peripheral(musb->xceiv, &musb->g);
1762
Felipe Balbi550a7372008-07-24 12:27:36 +03001763 spin_unlock_irqrestore(&musb->lock, flags);
1764
1765 if (is_otg_enabled(musb)) {
1766 DBG(3, "OTG startup...\n");
1767
1768 /* REVISIT: funcall to other code, which also
1769 * handles power budgeting ... this way also
1770 * ensures HdrcStart is indirectly called.
1771 */
1772 retval = usb_add_hcd(musb_to_hcd(musb), -1, 0);
1773 if (retval < 0) {
1774 DBG(1, "add_hcd failed, %d\n", retval);
1775 spin_lock_irqsave(&musb->lock, flags);
David Brownell84e250f2009-03-31 12:30:04 -07001776 otg_set_peripheral(musb->xceiv, NULL);
Felipe Balbi550a7372008-07-24 12:27:36 +03001777 musb->gadget_driver = NULL;
1778 musb->g.dev.driver = NULL;
1779 spin_unlock_irqrestore(&musb->lock, flags);
1780 }
1781 }
1782 }
1783
1784 return retval;
1785}
1786EXPORT_SYMBOL(usb_gadget_register_driver);
1787
1788static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
1789{
1790 int i;
1791 struct musb_hw_ep *hw_ep;
1792
1793 /* don't disconnect if it's not connected */
1794 if (musb->g.speed == USB_SPEED_UNKNOWN)
1795 driver = NULL;
1796 else
1797 musb->g.speed = USB_SPEED_UNKNOWN;
1798
1799 /* deactivate the hardware */
1800 if (musb->softconnect) {
1801 musb->softconnect = 0;
1802 musb_pullup(musb, 0);
1803 }
1804 musb_stop(musb);
1805
1806 /* killing any outstanding requests will quiesce the driver;
1807 * then report disconnect
1808 */
1809 if (driver) {
1810 for (i = 0, hw_ep = musb->endpoints;
1811 i < musb->nr_endpoints;
1812 i++, hw_ep++) {
1813 musb_ep_select(musb->mregs, i);
1814 if (hw_ep->is_shared_fifo /* || !epnum */) {
1815 nuke(&hw_ep->ep_in, -ESHUTDOWN);
1816 } else {
1817 if (hw_ep->max_packet_sz_tx)
1818 nuke(&hw_ep->ep_in, -ESHUTDOWN);
1819 if (hw_ep->max_packet_sz_rx)
1820 nuke(&hw_ep->ep_out, -ESHUTDOWN);
1821 }
1822 }
1823
1824 spin_unlock(&musb->lock);
1825 driver->disconnect(&musb->g);
1826 spin_lock(&musb->lock);
1827 }
1828}
1829
1830/*
1831 * Unregister the gadget driver. Used by gadget drivers when
1832 * unregistering themselves from the controller.
1833 *
1834 * @param driver the gadget driver to unregister
1835 */
1836int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
1837{
1838 unsigned long flags;
1839 int retval = 0;
1840 struct musb *musb = the_gadget;
1841
1842 if (!driver || !driver->unbind || !musb)
1843 return -EINVAL;
1844
1845 /* REVISIT always use otg_set_peripheral() here too;
1846 * this needs to shut down the OTG engine.
1847 */
1848
1849 spin_lock_irqsave(&musb->lock, flags);
1850
1851#ifdef CONFIG_USB_MUSB_OTG
1852 musb_hnp_stop(musb);
1853#endif
1854
1855 if (musb->gadget_driver == driver) {
1856
1857 (void) musb_gadget_vbus_draw(&musb->g, 0);
1858
David Brownell84e250f2009-03-31 12:30:04 -07001859 musb->xceiv->state = OTG_STATE_UNDEFINED;
Felipe Balbi550a7372008-07-24 12:27:36 +03001860 stop_activity(musb, driver);
David Brownell84e250f2009-03-31 12:30:04 -07001861 otg_set_peripheral(musb->xceiv, NULL);
Felipe Balbi550a7372008-07-24 12:27:36 +03001862
1863 DBG(3, "unregistering driver %s\n", driver->function);
1864 spin_unlock_irqrestore(&musb->lock, flags);
1865 driver->unbind(&musb->g);
1866 spin_lock_irqsave(&musb->lock, flags);
1867
1868 musb->gadget_driver = NULL;
1869 musb->g.dev.driver = NULL;
1870
1871 musb->is_active = 0;
1872 musb_platform_try_idle(musb, 0);
1873 } else
1874 retval = -EINVAL;
1875 spin_unlock_irqrestore(&musb->lock, flags);
1876
1877 if (is_otg_enabled(musb) && retval == 0) {
1878 usb_remove_hcd(musb_to_hcd(musb));
1879 /* FIXME we need to be able to register another
1880 * gadget driver here and have everything work;
1881 * that currently misbehaves.
1882 */
1883 }
1884
1885 return retval;
1886}
1887EXPORT_SYMBOL(usb_gadget_unregister_driver);
1888
1889
1890/* ----------------------------------------------------------------------- */
1891
1892/* lifecycle operations called through plat_uds.c */
1893
1894void musb_g_resume(struct musb *musb)
1895{
1896 musb->is_suspended = 0;
David Brownell84e250f2009-03-31 12:30:04 -07001897 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001898 case OTG_STATE_B_IDLE:
1899 break;
1900 case OTG_STATE_B_WAIT_ACON:
1901 case OTG_STATE_B_PERIPHERAL:
1902 musb->is_active = 1;
1903 if (musb->gadget_driver && musb->gadget_driver->resume) {
1904 spin_unlock(&musb->lock);
1905 musb->gadget_driver->resume(&musb->g);
1906 spin_lock(&musb->lock);
1907 }
1908 break;
1909 default:
1910 WARNING("unhandled RESUME transition (%s)\n",
1911 otg_state_string(musb));
1912 }
1913}
1914
1915/* called when SOF packets stop for 3+ msec */
1916void musb_g_suspend(struct musb *musb)
1917{
1918 u8 devctl;
1919
1920 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1921 DBG(3, "devctl %02x\n", devctl);
1922
David Brownell84e250f2009-03-31 12:30:04 -07001923 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001924 case OTG_STATE_B_IDLE:
1925 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
David Brownell84e250f2009-03-31 12:30:04 -07001926 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
Felipe Balbi550a7372008-07-24 12:27:36 +03001927 break;
1928 case OTG_STATE_B_PERIPHERAL:
1929 musb->is_suspended = 1;
1930 if (musb->gadget_driver && musb->gadget_driver->suspend) {
1931 spin_unlock(&musb->lock);
1932 musb->gadget_driver->suspend(&musb->g);
1933 spin_lock(&musb->lock);
1934 }
1935 break;
1936 default:
1937 /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
1938 * A_PERIPHERAL may need care too
1939 */
1940 WARNING("unhandled SUSPEND transition (%s)\n",
1941 otg_state_string(musb));
1942 }
1943}
1944
1945/* Called during SRP */
1946void musb_g_wakeup(struct musb *musb)
1947{
1948 musb_gadget_wakeup(&musb->g);
1949}
1950
1951/* called when VBUS drops below session threshold, and in other cases */
1952void musb_g_disconnect(struct musb *musb)
1953{
1954 void __iomem *mregs = musb->mregs;
1955 u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
1956
1957 DBG(3, "devctl %02x\n", devctl);
1958
1959 /* clear HR */
1960 musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
1961
1962 /* don't draw vbus until new b-default session */
1963 (void) musb_gadget_vbus_draw(&musb->g, 0);
1964
1965 musb->g.speed = USB_SPEED_UNKNOWN;
1966 if (musb->gadget_driver && musb->gadget_driver->disconnect) {
1967 spin_unlock(&musb->lock);
1968 musb->gadget_driver->disconnect(&musb->g);
1969 spin_lock(&musb->lock);
1970 }
1971
David Brownell84e250f2009-03-31 12:30:04 -07001972 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001973 default:
1974#ifdef CONFIG_USB_MUSB_OTG
1975 DBG(2, "Unhandled disconnect %s, setting a_idle\n",
1976 otg_state_string(musb));
David Brownell84e250f2009-03-31 12:30:04 -07001977 musb->xceiv->state = OTG_STATE_A_IDLE;
David Brownellab983f2a2009-03-31 12:35:09 -07001978 MUSB_HST_MODE(musb);
Felipe Balbi550a7372008-07-24 12:27:36 +03001979 break;
1980 case OTG_STATE_A_PERIPHERAL:
David Brownell1de00da2009-04-02 10:16:11 -07001981 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
David Brownellab983f2a2009-03-31 12:35:09 -07001982 MUSB_HST_MODE(musb);
Felipe Balbi550a7372008-07-24 12:27:36 +03001983 break;
1984 case OTG_STATE_B_WAIT_ACON:
1985 case OTG_STATE_B_HOST:
1986#endif
1987 case OTG_STATE_B_PERIPHERAL:
1988 case OTG_STATE_B_IDLE:
David Brownell84e250f2009-03-31 12:30:04 -07001989 musb->xceiv->state = OTG_STATE_B_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +03001990 break;
1991 case OTG_STATE_B_SRP_INIT:
1992 break;
1993 }
1994
1995 musb->is_active = 0;
1996}
1997
1998void musb_g_reset(struct musb *musb)
1999__releases(musb->lock)
2000__acquires(musb->lock)
2001{
2002 void __iomem *mbase = musb->mregs;
2003 u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
2004 u8 power;
2005
2006 DBG(3, "<== %s addr=%x driver '%s'\n",
2007 (devctl & MUSB_DEVCTL_BDEVICE)
2008 ? "B-Device" : "A-Device",
2009 musb_readb(mbase, MUSB_FADDR),
2010 musb->gadget_driver
2011 ? musb->gadget_driver->driver.name
2012 : NULL
2013 );
2014
2015 /* report disconnect, if we didn't already (flushing EP state) */
2016 if (musb->g.speed != USB_SPEED_UNKNOWN)
2017 musb_g_disconnect(musb);
2018
2019 /* clear HR */
2020 else if (devctl & MUSB_DEVCTL_HR)
2021 musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
2022
2023
2024 /* what speed did we negotiate? */
2025 power = musb_readb(mbase, MUSB_POWER);
2026 musb->g.speed = (power & MUSB_POWER_HSMODE)
2027 ? USB_SPEED_HIGH : USB_SPEED_FULL;
2028
2029 /* start in USB_STATE_DEFAULT */
2030 musb->is_active = 1;
2031 musb->is_suspended = 0;
2032 MUSB_DEV_MODE(musb);
2033 musb->address = 0;
2034 musb->ep0_state = MUSB_EP0_STAGE_SETUP;
2035
2036 musb->may_wakeup = 0;
2037 musb->g.b_hnp_enable = 0;
2038 musb->g.a_alt_hnp_support = 0;
2039 musb->g.a_hnp_support = 0;
2040
2041 /* Normal reset, as B-Device;
2042 * or else after HNP, as A-Device
2043 */
2044 if (devctl & MUSB_DEVCTL_BDEVICE) {
David Brownell84e250f2009-03-31 12:30:04 -07002045 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
Felipe Balbi550a7372008-07-24 12:27:36 +03002046 musb->g.is_a_peripheral = 0;
2047 } else if (is_otg_enabled(musb)) {
David Brownell84e250f2009-03-31 12:30:04 -07002048 musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
Felipe Balbi550a7372008-07-24 12:27:36 +03002049 musb->g.is_a_peripheral = 1;
2050 } else
2051 WARN_ON(1);
2052
2053 /* start with default limits on VBUS power draw */
2054 (void) musb_gadget_vbus_draw(&musb->g,
2055 is_otg_enabled(musb) ? 8 : 100);
2056}