Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 1 | /* |
| 2 | * General-Purpose Memory Controller for OMAP2 |
| 3 | * |
| 4 | * Copyright (C) 2005-2006 Nokia Corporation |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | |
| 11 | #ifndef __OMAP2_GPMC_H |
| 12 | #define __OMAP2_GPMC_H |
| 13 | |
Paul Walmsley | fd1dc87 | 2008-10-06 15:49:17 +0300 | [diff] [blame] | 14 | /* Maximum Number of Chip Selects */ |
| 15 | #define GPMC_CS_NUM 8 |
| 16 | |
Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 17 | #define GPMC_CS_CONFIG1 0x00 |
| 18 | #define GPMC_CS_CONFIG2 0x04 |
| 19 | #define GPMC_CS_CONFIG3 0x08 |
| 20 | #define GPMC_CS_CONFIG4 0x0c |
| 21 | #define GPMC_CS_CONFIG5 0x10 |
| 22 | #define GPMC_CS_CONFIG6 0x14 |
| 23 | #define GPMC_CS_CONFIG7 0x18 |
| 24 | #define GPMC_CS_NAND_COMMAND 0x1c |
| 25 | #define GPMC_CS_NAND_ADDRESS 0x20 |
| 26 | #define GPMC_CS_NAND_DATA 0x24 |
| 27 | |
Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 28 | #define GPMC_CONFIG 0x50 |
| 29 | #define GPMC_STATUS 0x54 |
| 30 | |
Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 31 | #define GPMC_CONFIG1_WRAPBURST_SUPP (1 << 31) |
David Brownell | 1c22cc1 | 2006-12-06 17:13:55 -0800 | [diff] [blame] | 32 | #define GPMC_CONFIG1_READMULTIPLE_SUPP (1 << 30) |
Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 33 | #define GPMC_CONFIG1_READTYPE_ASYNC (0 << 29) |
| 34 | #define GPMC_CONFIG1_READTYPE_SYNC (1 << 29) |
David Brownell | 1c22cc1 | 2006-12-06 17:13:55 -0800 | [diff] [blame] | 35 | #define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28) |
Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 36 | #define GPMC_CONFIG1_WRITETYPE_ASYNC (0 << 27) |
| 37 | #define GPMC_CONFIG1_WRITETYPE_SYNC (1 << 27) |
| 38 | #define GPMC_CONFIG1_CLKACTIVATIONTIME(val) ((val & 3) << 25) |
| 39 | #define GPMC_CONFIG1_PAGE_LEN(val) ((val & 3) << 23) |
| 40 | #define GPMC_CONFIG1_WAIT_READ_MON (1 << 22) |
| 41 | #define GPMC_CONFIG1_WAIT_WRITE_MON (1 << 21) |
| 42 | #define GPMC_CONFIG1_WAIT_MON_IIME(val) ((val & 3) << 18) |
| 43 | #define GPMC_CONFIG1_WAIT_PIN_SEL(val) ((val & 3) << 16) |
| 44 | #define GPMC_CONFIG1_DEVICESIZE(val) ((val & 3) << 12) |
| 45 | #define GPMC_CONFIG1_DEVICESIZE_16 GPMC_CONFIG1_DEVICESIZE(1) |
| 46 | #define GPMC_CONFIG1_DEVICETYPE(val) ((val & 3) << 10) |
| 47 | #define GPMC_CONFIG1_DEVICETYPE_NOR GPMC_CONFIG1_DEVICETYPE(0) |
| 48 | #define GPMC_CONFIG1_DEVICETYPE_NAND GPMC_CONFIG1_DEVICETYPE(1) |
| 49 | #define GPMC_CONFIG1_MUXADDDATA (1 << 9) |
| 50 | #define GPMC_CONFIG1_TIME_PARA_GRAN (1 << 4) |
| 51 | #define GPMC_CONFIG1_FCLK_DIV(val) (val & 3) |
| 52 | #define GPMC_CONFIG1_FCLK_DIV2 (GPMC_CONFIG1_FCLK_DIV(1)) |
| 53 | #define GPMC_CONFIG1_FCLK_DIV3 (GPMC_CONFIG1_FCLK_DIV(2)) |
| 54 | #define GPMC_CONFIG1_FCLK_DIV4 (GPMC_CONFIG1_FCLK_DIV(3)) |
| 55 | |
| 56 | /* |
| 57 | * Note that all values in this struct are in nanoseconds, while |
| 58 | * the register values are in gpmc_fck cycles. |
| 59 | */ |
| 60 | struct gpmc_timings { |
| 61 | /* Minimum clock period for synchronous mode */ |
| 62 | u16 sync_clk; |
| 63 | |
| 64 | /* Chip-select signal timings corresponding to GPMC_CS_CONFIG2 */ |
| 65 | u16 cs_on; /* Assertion time */ |
| 66 | u16 cs_rd_off; /* Read deassertion time */ |
| 67 | u16 cs_wr_off; /* Write deassertion time */ |
| 68 | |
| 69 | /* ADV signal timings corresponding to GPMC_CONFIG3 */ |
| 70 | u16 adv_on; /* Assertion time */ |
| 71 | u16 adv_rd_off; /* Read deassertion time */ |
| 72 | u16 adv_wr_off; /* Write deassertion time */ |
| 73 | |
| 74 | /* WE signals timings corresponding to GPMC_CONFIG4 */ |
| 75 | u16 we_on; /* WE assertion time */ |
| 76 | u16 we_off; /* WE deassertion time */ |
| 77 | |
| 78 | /* OE signals timings corresponding to GPMC_CONFIG4 */ |
| 79 | u16 oe_on; /* OE assertion time */ |
| 80 | u16 oe_off; /* OE deassertion time */ |
| 81 | |
| 82 | /* Access time and cycle time timings corresponding to GPMC_CONFIG5 */ |
| 83 | u16 page_burst_access; /* Multiple access word delay */ |
| 84 | u16 access; /* Start-cycle to first data valid delay */ |
| 85 | u16 rd_cycle; /* Total read cycle time */ |
| 86 | u16 wr_cycle; /* Total write cycle time */ |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 87 | |
| 88 | /* The following are only on OMAP3430 */ |
| 89 | u16 wr_access; /* WRACCESSTIME */ |
| 90 | u16 wr_data_mux_bus; /* WRDATAONADMUXBUS */ |
Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 91 | }; |
| 92 | |
| 93 | extern unsigned int gpmc_ns_to_ticks(unsigned int time_ns); |
Paul Walmsley | fd1dc87 | 2008-10-06 15:49:17 +0300 | [diff] [blame] | 94 | extern unsigned int gpmc_ticks_to_ns(unsigned int ticks); |
Kai Svahn | 2330059 | 2007-01-26 12:29:40 -0800 | [diff] [blame] | 95 | extern unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns); |
| 96 | extern unsigned long gpmc_get_fclk_period(void); |
Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 97 | |
| 98 | extern void gpmc_cs_write_reg(int cs, int idx, u32 val); |
| 99 | extern u32 gpmc_cs_read_reg(int cs, int idx); |
| 100 | extern int gpmc_cs_calc_divider(int cs, unsigned int sync_clk); |
| 101 | extern int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t); |
Imre Deak | f37e458 | 2006-09-25 12:41:33 +0300 | [diff] [blame] | 102 | extern int gpmc_cs_request(int cs, unsigned long size, unsigned long *base); |
| 103 | extern void gpmc_cs_free(int cs); |
Tony Lindgren | 39b8e69 | 2006-12-12 23:02:43 -0800 | [diff] [blame] | 104 | extern int gpmc_cs_set_reserved(int cs, int reserved); |
Tony Lindgren | f4e4c32 | 2006-12-07 13:57:38 -0800 | [diff] [blame] | 105 | extern int gpmc_cs_reserved(int cs); |
Paul Walmsley | fd1dc87 | 2008-10-06 15:49:17 +0300 | [diff] [blame] | 106 | extern void gpmc_init(void); |
Juha Yrjola | 4bbbc1a | 2006-06-26 16:16:16 -0700 | [diff] [blame] | 107 | |
| 108 | #endif |