blob: 6e3c1430616f8684e3f0729be7c15dcf7df5dc18 [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
Paul Gortmakeref3e7102016-03-27 11:44:46 -04004 * Author: Baruch Siach <baruch@tkos.co.il>
5 *
Baruch Siach1e9c2852009-06-18 16:48:58 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
11 *
12 * Data sheet: ARM DDI 0190B, September 2000
13 */
14#include <linux/spinlock.h>
15#include <linux/errno.h>
Paul Gortmakeref3e7102016-03-27 11:44:46 -040016#include <linux/init.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070017#include <linux/io.h>
18#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000019#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000021#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070022#include <linux/bitops.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070023#include <linux/gpio.h>
24#include <linux/device.h>
25#include <linux/amba/bus.h>
26#include <linux/amba/pl061.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080028#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053029#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070030
31#define GPIODIR 0x400
32#define GPIOIS 0x404
33#define GPIOIBE 0x408
34#define GPIOIEV 0x40C
35#define GPIOIE 0x410
36#define GPIORIS 0x414
37#define GPIOMIS 0x418
38#define GPIOIC 0x41C
39
40#define PL061_GPIO_NR 8
41
Deepak Sikrie198a8de2011-11-18 15:20:12 +053042#ifdef CONFIG_PM
43struct pl061_context_save_regs {
44 u8 gpio_data;
45 u8 gpio_dir;
46 u8 gpio_is;
47 u8 gpio_ibe;
48 u8 gpio_iev;
49 u8 gpio_ie;
50};
51#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070052
Baruch Siach1e9c2852009-06-18 16:48:58 -070053struct pl061_gpio {
Baruch Siach835c1922012-11-22 11:46:14 +020054 spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070055
56 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070057 struct gpio_chip gc;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053058
59#ifdef CONFIG_PM
60 struct pl061_context_save_regs csave_regs;
61#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070062};
63
Linus Walleij3484f1b2016-04-28 13:18:59 +020064static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
65{
66 struct pl061_gpio *chip = gpiochip_get_data(gc);
67
68 return !(readb(chip->base + GPIODIR) & BIT(offset));
69}
70
Baruch Siach1e9c2852009-06-18 16:48:58 -070071static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
72{
Linus Walleijd81b37f2015-12-07 11:37:33 +010073 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070074 unsigned long flags;
75 unsigned char gpiodir;
76
Baruch Siach1e9c2852009-06-18 16:48:58 -070077 spin_lock_irqsave(&chip->lock, flags);
78 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020079 gpiodir &= ~(BIT(offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -070080 writeb(gpiodir, chip->base + GPIODIR);
81 spin_unlock_irqrestore(&chip->lock, flags);
82
83 return 0;
84}
85
86static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
87 int value)
88{
Linus Walleijd81b37f2015-12-07 11:37:33 +010089 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070090 unsigned long flags;
91 unsigned char gpiodir;
92
Baruch Siach1e9c2852009-06-18 16:48:58 -070093 spin_lock_irqsave(&chip->lock, flags);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020094 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -070095 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020096 gpiodir |= BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -070097 writeb(gpiodir, chip->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +010098
99 /*
100 * gpio value is set again, because pl061 doesn't allow to set value of
101 * a gpio pin before configuring it in OUT mode.
102 */
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200103 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700104 spin_unlock_irqrestore(&chip->lock, flags);
105
106 return 0;
107}
108
109static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
110{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100111 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700112
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200113 return !!readb(chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700114}
115
116static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
117{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100118 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700119
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200120 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700121}
122
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800123static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700124{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100125 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100126 struct pl061_gpio *chip = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800127 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700128 unsigned long flags;
129 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100130 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700131
Axel Linc1cc9b92010-05-26 14:42:19 -0700132 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700133 return -EINVAL;
134
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200135 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
136 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
137 {
Linus Walleij58383c72015-11-04 09:56:26 +0100138 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200139 "trying to configure line %d for both level and edge "
140 "detection, choose one!\n",
141 offset);
142 return -EINVAL;
143 }
144
Dan Carpenter21d4de12015-10-08 10:12:01 +0300145
146 spin_lock_irqsave(&chip->lock, flags);
147
148 gpioiev = readb(chip->base + GPIOIEV);
149 gpiois = readb(chip->base + GPIOIS);
150 gpioibe = readb(chip->base + GPIOIBE);
151
Linus Walleij438a2c92013-11-26 12:59:51 +0100152 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200153 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
154
155 /* Disable edge detection */
156 gpioibe &= ~bit;
157 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100158 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200159 /* Select polarity */
160 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100161 gpioiev |= bit;
162 else
163 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700164 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c72015-11-04 09:56:26 +0100165 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200166 offset,
167 polarity ? "HIGH" : "LOW");
168 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
169 /* Disable level detection */
170 gpiois &= ~bit;
171 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100172 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700173 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c72015-11-04 09:56:26 +0100174 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200175 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
176 (trigger & IRQ_TYPE_EDGE_FALLING)) {
177 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
178
179 /* Disable level detection */
180 gpiois &= ~bit;
181 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100182 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200183 /* Select edge */
184 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100185 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200186 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100187 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700188 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c72015-11-04 09:56:26 +0100189 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200190 offset,
191 rising ? "RISING" : "FALLING");
192 } else {
193 /* No trigger: disable everything */
194 gpiois &= ~bit;
195 gpioibe &= ~bit;
196 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700197 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c72015-11-04 09:56:26 +0100198 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200199 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100200 }
201
202 writeb(gpiois, chip->base + GPIOIS);
203 writeb(gpioibe, chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700204 writeb(gpioiev, chip->base + GPIOIEV);
205
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800206 spin_unlock_irqrestore(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700207
208 return 0;
209}
210
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200211static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700212{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600213 unsigned long pending;
214 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100215 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100216 struct pl061_gpio *chip = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600217 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700218
Rob Herringdece9042011-12-09 14:12:53 -0600219 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700220
Rob Herring2de0dbc2012-01-04 10:36:07 -0600221 pending = readb(chip->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600222 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800223 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100224 generic_handle_irq(irq_find_mapping(gc->irqdomain,
225 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700226 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600227
Rob Herringdece9042011-12-09 14:12:53 -0600228 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700229}
230
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800231static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500232{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100233 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100234 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200235 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800236 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500237
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800238 spin_lock(&chip->lock);
239 gpioie = readb(chip->base + GPIOIE) & ~mask;
240 writeb(gpioie, chip->base + GPIOIE);
241 spin_unlock(&chip->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700242}
243
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800244static void pl061_irq_unmask(struct irq_data *d)
245{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100246 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100247 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200248 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800249 u8 gpioie;
250
251 spin_lock(&chip->lock);
252 gpioie = readb(chip->base + GPIOIE) | mask;
253 writeb(gpioie, chip->base + GPIOIE);
254 spin_unlock(&chip->lock);
255}
256
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700257/**
258 * pl061_irq_ack() - ACK an edge IRQ
259 * @d: IRQ data for this IRQ
260 *
261 * This gets called from the edge IRQ handler to ACK the edge IRQ
262 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
263 * not needed: these go away when the level signal goes away.
264 */
265static void pl061_irq_ack(struct irq_data *d)
266{
267 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100268 struct pl061_gpio *chip = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700269 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
270
271 spin_lock(&chip->lock);
272 writeb(mask, chip->base + GPIOIC);
273 spin_unlock(&chip->lock);
274}
275
Sudeep Holla2f462052015-11-27 17:19:15 +0000276static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
277{
278 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
279
280 return irq_set_irq_wake(gc->irq_parent, state);
281}
282
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800283static struct irq_chip pl061_irqchip = {
Linus Walleij9ae7e9e2013-11-26 14:19:44 +0100284 .name = "pl061",
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700285 .irq_ack = pl061_irq_ack,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800286 .irq_mask = pl061_irq_mask,
287 .irq_unmask = pl061_irq_unmask,
288 .irq_set_type = pl061_irq_type,
Sudeep Holla2f462052015-11-27 17:19:15 +0000289 .irq_set_wake = pl061_irq_set_wake,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800290};
291
Tobias Klauser8944df72012-10-05 11:45:28 +0200292static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700293{
Tobias Klauser8944df72012-10-05 11:45:28 +0200294 struct device *dev = &adev->dev;
Jingoo Hane56aee12013-07-30 17:08:05 +0900295 struct pl061_platform_data *pdata = dev_get_platdata(dev);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700296 struct pl061_gpio *chip;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800297 int ret, irq, i, irq_base;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700298
Tobias Klauser8944df72012-10-05 11:45:28 +0200299 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700300 if (chip == NULL)
301 return -ENOMEM;
302
Rob Herring76c05c82011-08-10 16:31:46 -0500303 if (pdata) {
304 chip->gc.base = pdata->gpio_base;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800305 irq_base = pdata->irq_base;
Linus Walleij78087552013-11-22 10:11:49 +0100306 if (irq_base <= 0) {
307 dev_err(&adev->dev, "invalid IRQ base in pdata\n");
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800308 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100309 }
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800310 } else {
Rob Herring76c05c82011-08-10 16:31:46 -0500311 chip->gc.base = -1;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800312 irq_base = 0;
313 }
Rob Herring76c05c82011-08-10 16:31:46 -0500314
Jingoo Han09bafc32014-02-12 11:53:58 +0900315 chip->base = devm_ioremap_resource(dev, &adev->res);
316 if (IS_ERR(chip->base))
317 return PTR_ERR(chip->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700318
319 spin_lock_init(&chip->lock);
Jonas Gorski31831f42015-10-11 17:34:18 +0200320 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
321 chip->gc.request = gpiochip_generic_request;
322 chip->gc.free = gpiochip_generic_free;
323 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700324
Linus Walleij3484f1b2016-04-28 13:18:59 +0200325 chip->gc.get_direction = pl061_get_direction;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700326 chip->gc.direction_input = pl061_direction_input;
327 chip->gc.direction_output = pl061_direction_output;
328 chip->gc.get = pl061_get_value;
329 chip->gc.set = pl061_set_value;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700330 chip->gc.ngpio = PL061_GPIO_NR;
Tobias Klauser8944df72012-10-05 11:45:28 +0200331 chip->gc.label = dev_name(dev);
Linus Walleij58383c72015-11-04 09:56:26 +0100332 chip->gc.parent = dev;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700333 chip->gc.owner = THIS_MODULE;
334
Linus Walleijd81b37f2015-12-07 11:37:33 +0100335 ret = gpiochip_add_data(&chip->gc, chip);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700336 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200337 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700338
339 /*
340 * irq_chip support
341 */
Baruch Siach1e9c2852009-06-18 16:48:58 -0700342 writeb(0, chip->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200343 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100344 if (irq < 0) {
345 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200346 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100347 }
Tobias Klauser8944df72012-10-05 11:45:28 +0200348
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100349 ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700350 irq_base, handle_bad_irq,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100351 IRQ_TYPE_NONE);
352 if (ret) {
353 dev_info(&adev->dev, "could not add irqchip\n");
354 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100355 }
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100356 gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
357 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100358
Baruch Siach1e9c2852009-06-18 16:48:58 -0700359 for (i = 0; i < PL061_GPIO_NR; i++) {
Rob Herring76c05c82011-08-10 16:31:46 -0500360 if (pdata) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200361 if (pdata->directions & (BIT(i)))
Rob Herring76c05c82011-08-10 16:31:46 -0500362 pl061_direction_output(&chip->gc, i,
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200363 pdata->values & (BIT(i)));
Rob Herring76c05c82011-08-10 16:31:46 -0500364 else
365 pl061_direction_input(&chip->gc, i);
366 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700367 }
368
Tobias Klauser8944df72012-10-05 11:45:28 +0200369 amba_set_drvdata(adev, chip);
Fabio Estevam76b36272014-02-26 08:12:37 -0300370 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
371 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530372
Baruch Siach1e9c2852009-06-18 16:48:58 -0700373 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700374}
375
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530376#ifdef CONFIG_PM
377static int pl061_suspend(struct device *dev)
378{
379 struct pl061_gpio *chip = dev_get_drvdata(dev);
380 int offset;
381
382 chip->csave_regs.gpio_data = 0;
383 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
384 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
385 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
386 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
387 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
388
389 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200390 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530391 chip->csave_regs.gpio_data |=
392 pl061_get_value(&chip->gc, offset) << offset;
393 }
394
395 return 0;
396}
397
398static int pl061_resume(struct device *dev)
399{
400 struct pl061_gpio *chip = dev_get_drvdata(dev);
401 int offset;
402
403 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200404 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530405 pl061_direction_output(&chip->gc, offset,
406 chip->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200407 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530408 else
409 pl061_direction_input(&chip->gc, offset);
410 }
411
412 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
413 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
414 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
415 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
416
417 return 0;
418}
419
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530420static const struct dev_pm_ops pl061_dev_pm_ops = {
421 .suspend = pl061_suspend,
422 .resume = pl061_resume,
423 .freeze = pl061_suspend,
424 .restore = pl061_resume,
425};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530426#endif
427
Russell King2c39c9e2010-07-27 08:50:16 +0100428static struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700429 {
430 .id = 0x00041061,
431 .mask = 0x000fffff,
432 },
433 { 0, 0 },
434};
435
Baruch Siach1e9c2852009-06-18 16:48:58 -0700436static struct amba_driver pl061_gpio_driver = {
437 .drv = {
438 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530439#ifdef CONFIG_PM
440 .pm = &pl061_dev_pm_ops,
441#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700442 },
443 .id_table = pl061_ids,
444 .probe = pl061_probe,
445};
446
447static int __init pl061_gpio_init(void)
448{
449 return amba_driver_register(&pl061_gpio_driver);
450}
Paul Gortmakeref3e7102016-03-27 11:44:46 -0400451device_initcall(pl061_gpio_init);