blob: b6d3174d7d2d737ff599b2f3f17d6bb7bb1b7cc6 [file] [log] [blame]
Bruce Allan1b41db32013-01-22 08:44:14 +00001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
4 Copyright(c) 1999 - 2013 Intel Corporation.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _E1000E_ICH8LAN_H_
30#define _E1000E_ICH8LAN_H_
31
32#define ICH_FLASH_GFPREG 0x0000
33#define ICH_FLASH_HSFSTS 0x0004
34#define ICH_FLASH_HSFCTL 0x0006
35#define ICH_FLASH_FADDR 0x0008
36#define ICH_FLASH_FDATA0 0x0010
37#define ICH_FLASH_PR0 0x0074
38
39/* Requires up to 10 seconds when MNG might be accessing part. */
40#define ICH_FLASH_READ_COMMAND_TIMEOUT 10000000
41#define ICH_FLASH_WRITE_COMMAND_TIMEOUT 10000000
42#define ICH_FLASH_ERASE_COMMAND_TIMEOUT 10000000
43#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
44#define ICH_FLASH_CYCLE_REPEAT_COUNT 10
45
46#define ICH_CYCLE_READ 0
47#define ICH_CYCLE_WRITE 2
48#define ICH_CYCLE_ERASE 3
49
50#define FLASH_GFPREG_BASE_MASK 0x1FFF
51#define FLASH_SECTOR_ADDR_SHIFT 12
52
53#define ICH_FLASH_SEG_SIZE_256 256
54#define ICH_FLASH_SEG_SIZE_4K 4096
55#define ICH_FLASH_SEG_SIZE_8K 8192
56#define ICH_FLASH_SEG_SIZE_64K 65536
57
58#define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
59/* FW established a valid mode */
60#define E1000_ICH_FWSM_FW_VALID 0x00008000
61#define E1000_ICH_FWSM_PCIM2PCI 0x01000000 /* ME PCIm-to-PCI active */
62#define E1000_ICH_FWSM_PCIM2PCI_COUNT 2000
63
64#define E1000_ICH_MNG_IAMT_MODE 0x2
65
66#define E1000_FWSM_WLOCK_MAC_MASK 0x0380
67#define E1000_FWSM_WLOCK_MAC_SHIFT 7
68
69/* Shared Receive Address Registers */
70#define E1000_SHRAL_PCH_LPT(_i) (0x05408 + ((_i) * 8))
71#define E1000_SHRAH_PCH_LPT(_i) (0x0540C + ((_i) * 8))
72
73#define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
74 (ID_LED_OFF1_OFF2 << 8) | \
75 (ID_LED_OFF1_ON2 << 4) | \
76 (ID_LED_DEF1_DEF2))
77
78#define E1000_ICH_NVM_SIG_WORD 0x13
79#define E1000_ICH_NVM_SIG_MASK 0xC000
80#define E1000_ICH_NVM_VALID_SIG_MASK 0xC0
81#define E1000_ICH_NVM_SIG_VALUE 0x80
82
83#define E1000_ICH8_LAN_INIT_TIMEOUT 1500
84
85#define E1000_FEXTNVM_SW_CONFIG 1
86#define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* different on ICH8M */
87
88#define E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK 0x0C000000
89#define E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC 0x08000000
90
91#define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
92#define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
93#define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
94
95#define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
96
97#define E1000_ICH_RAR_ENTRIES 7
98#define E1000_PCH2_RAR_ENTRIES 5 /* RAR[0], SHRA[0-3] */
99#define E1000_PCH_LPT_RAR_ENTRIES 12 /* RAR[0], SHRA[0-10] */
100
101#define PHY_PAGE_SHIFT 5
102#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
103 ((reg) & MAX_PHY_REG_ADDRESS))
104#define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
105#define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
106
107#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
108#define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
109#define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
110
111/* PHY Wakeup Registers and defines */
112#define BM_PORT_GEN_CFG PHY_REG(BM_PORT_CTRL_PAGE, 17)
113#define BM_RCTL PHY_REG(BM_WUC_PAGE, 0)
114#define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
115#define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
116#define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
117#define BM_RAR_L(_i) (BM_PHY_REG(BM_WUC_PAGE, 16 + ((_i) << 2)))
118#define BM_RAR_M(_i) (BM_PHY_REG(BM_WUC_PAGE, 17 + ((_i) << 2)))
119#define BM_RAR_H(_i) (BM_PHY_REG(BM_WUC_PAGE, 18 + ((_i) << 2)))
120#define BM_RAR_CTRL(_i) (BM_PHY_REG(BM_WUC_PAGE, 19 + ((_i) << 2)))
121#define BM_MTA(_i) (BM_PHY_REG(BM_WUC_PAGE, 128 + ((_i) << 1)))
122
123#define BM_RCTL_UPE 0x0001 /* Unicast Promiscuous Mode */
124#define BM_RCTL_MPE 0x0002 /* Multicast Promiscuous Mode */
125#define BM_RCTL_MO_SHIFT 3 /* Multicast Offset Shift */
126#define BM_RCTL_MO_MASK (3 << 3) /* Multicast Offset Mask */
127#define BM_RCTL_BAM 0x0020 /* Broadcast Accept Mode */
128#define BM_RCTL_PMCF 0x0040 /* Pass MAC Control Frames */
129#define BM_RCTL_RFCE 0x0080 /* Rx Flow Control Enable */
130
131#define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
132#define HV_MUX_DATA_CTRL PHY_REG(776, 16)
133#define HV_MUX_DATA_CTRL_GEN_TO_MAC 0x0400
134#define HV_MUX_DATA_CTRL_FORCE_SPEED 0x0004
135#define HV_STATS_PAGE 778
136/* Half-duplex collision counts */
137#define HV_SCC_UPPER PHY_REG(HV_STATS_PAGE, 16) /* Single Collision */
138#define HV_SCC_LOWER PHY_REG(HV_STATS_PAGE, 17)
139#define HV_ECOL_UPPER PHY_REG(HV_STATS_PAGE, 18) /* Excessive Coll. */
140#define HV_ECOL_LOWER PHY_REG(HV_STATS_PAGE, 19)
141#define HV_MCC_UPPER PHY_REG(HV_STATS_PAGE, 20) /* Multiple Collision */
142#define HV_MCC_LOWER PHY_REG(HV_STATS_PAGE, 21)
143#define HV_LATECOL_UPPER PHY_REG(HV_STATS_PAGE, 23) /* Late Collision */
144#define HV_LATECOL_LOWER PHY_REG(HV_STATS_PAGE, 24)
145#define HV_COLC_UPPER PHY_REG(HV_STATS_PAGE, 25) /* Collision */
146#define HV_COLC_LOWER PHY_REG(HV_STATS_PAGE, 26)
147#define HV_DC_UPPER PHY_REG(HV_STATS_PAGE, 27) /* Defer Count */
148#define HV_DC_LOWER PHY_REG(HV_STATS_PAGE, 28)
149#define HV_TNCRS_UPPER PHY_REG(HV_STATS_PAGE, 29) /* Tx with no CRS */
150#define HV_TNCRS_LOWER PHY_REG(HV_STATS_PAGE, 30)
151
152#define E1000_FCRTV_PCH 0x05F40 /* PCH Flow Control Refresh Timer Value */
153
154#define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
155#define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
156
157/* SMBus Control Phy Register */
158#define CV_SMB_CTRL PHY_REG(769, 23)
159#define CV_SMB_CTRL_FORCE_SMBUS 0x0001
160
161/* SMBus Address Phy Register */
162#define HV_SMB_ADDR PHY_REG(768, 26)
163#define HV_SMB_ADDR_MASK 0x007F
164#define HV_SMB_ADDR_PEC_EN 0x0200
165#define HV_SMB_ADDR_VALID 0x0080
166#define HV_SMB_ADDR_FREQ_MASK 0x1100
167#define HV_SMB_ADDR_FREQ_LOW_SHIFT 8
168#define HV_SMB_ADDR_FREQ_HIGH_SHIFT 12
169
170/* Strapping Option Register - RO */
171#define E1000_STRAP 0x0000C
172#define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
173#define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
174#define E1000_STRAP_SMT_FREQ_MASK 0x00003000
175#define E1000_STRAP_SMT_FREQ_SHIFT 12
176
177/* OEM Bits Phy Register */
178#define HV_OEM_BITS PHY_REG(768, 25)
179#define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
180#define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
181#define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
182
183/* KMRN Mode Control */
184#define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
185#define HV_KMRN_MDIO_SLOW 0x0400
186
187/* KMRN FIFO Control and Status */
188#define HV_KMRN_FIFO_CTRLSTA PHY_REG(770, 16)
189#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK 0x7000
190#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT 12
191
192/* PHY Power Management Control */
193#define HV_PM_CTRL PHY_REG(770, 17)
194#define HV_PM_CTRL_PLL_STOP_IN_K1_GIGA 0x100
195
196#define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in ms */
197
198/* PHY Low Power Idle Control */
199#define I82579_LPI_CTRL PHY_REG(772, 20)
200#define I82579_LPI_CTRL_100_ENABLE 0x2000
201#define I82579_LPI_CTRL_1000_ENABLE 0x4000
202#define I82579_LPI_CTRL_ENABLE_MASK 0x6000
203#define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80
204
205/* Extended Management Interface (EMI) Registers */
206#define I82579_EMI_ADDR 0x10
207#define I82579_EMI_DATA 0x11
208#define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
209#define I82579_MSE_THRESHOLD 0x084F /* 82579 Mean Square Error Threshold */
210#define I82577_MSE_THRESHOLD 0x0887 /* 82577 Mean Square Error Threshold */
211#define I82579_MSE_LINK_DOWN 0x2411 /* MSE count before dropping link */
212#define I82579_EEE_PCS_STATUS 0x182D /* IEEE MMD Register 3.1 >> 8 */
213#define I82579_EEE_CAPABILITY 0x0410 /* IEEE MMD Register 3.20 */
214#define I82579_EEE_ADVERTISEMENT 0x040E /* IEEE MMD Register 7.60 */
215#define I82579_EEE_LP_ABILITY 0x040F /* IEEE MMD Register 7.61 */
216#define I82579_EEE_100_SUPPORTED (1 << 1) /* 100BaseTx EEE */
217#define I82579_EEE_1000_SUPPORTED (1 << 2) /* 1000BaseTx EEE */
218#define I217_EEE_PCS_STATUS 0x9401 /* IEEE MMD Register 3.1 */
219#define I217_EEE_CAPABILITY 0x8000 /* IEEE MMD Register 3.20 */
220#define I217_EEE_ADVERTISEMENT 0x8001 /* IEEE MMD Register 7.60 */
221#define I217_EEE_LP_ABILITY 0x8002 /* IEEE MMD Register 7.61 */
222
223#define E1000_EEE_RX_LPI_RCVD 0x0400 /* Tx LP idle received */
224#define E1000_EEE_TX_LPI_RCVD 0x0800 /* Rx LP idle received */
225
226/* Intel Rapid Start Technology Support */
227#define I217_PROXY_CTRL BM_PHY_REG(BM_WUC_PAGE, 70)
228#define I217_PROXY_CTRL_AUTO_DISABLE 0x0080
229#define I217_SxCTRL PHY_REG(BM_PORT_CTRL_PAGE, 28)
230#define I217_SxCTRL_ENABLE_LPI_RESET 0x1000
231#define I217_CGFREG PHY_REG(772, 29)
232#define I217_CGFREG_ENABLE_MTA_RESET 0x0002
233#define I217_MEMPWR PHY_REG(772, 26)
234#define I217_MEMPWR_DISABLE_SMB_RELEASE 0x0010
235
236/* Receive Address Initial CRC Calculation */
237#define E1000_PCH_RAICC(_n) (0x05F50 + ((_n) * 4))
238
239/* Latency Tolerance Reporting */
240#define E1000_LTRV 0x000F8
241#define E1000_LTRV_SCALE_MAX 5
242#define E1000_LTRV_SCALE_FACTOR 5
243#define E1000_LTRV_REQ_SHIFT 15
244#define E1000_LTRV_NOSNOOP_SHIFT 16
245#define E1000_LTRV_SEND (1 << 30)
246
247/* Proprietary Latency Tolerance Reporting PCI Capability */
248#define E1000_PCI_LTR_CAP_LPT 0xA8
249
250/* OBFF Control & Threshold Defines */
251#define E1000_SVCR_OFF_EN 0x00000001
252#define E1000_SVCR_OFF_MASKINT 0x00001000
253#define E1000_SVCR_OFF_TIMER_MASK 0xFFFF0000
254#define E1000_SVCR_OFF_TIMER_SHIFT 16
255#define E1000_SVT_OFF_HWM_MASK 0x0000001F
256
257void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw);
258void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
259 bool state);
260void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw);
261void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw);
262void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw);
263void e1000_resume_workarounds_pchlan(struct e1000_hw *hw);
264s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable);
265void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw);
266s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable);
267s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data);
268#endif /* _E1000E_ICH8LAN_H_ */