blob: 3ede59c9cae0dbcb5255b6140e9a4c8def3fd8e7 [file] [log] [blame]
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001/*
Jamie Ilesf75ba502011-11-08 10:12:32 +00002 * Cadence MACB/GEM Ethernet Controller driver
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003 *
4 * Copyright (C) 2004-2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
Jamie Ilesc220f8c2011-03-08 20:27:08 +000011#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010012#include <linux/clk.h>
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/kernel.h>
16#include <linux/types.h>
Nicolas Ferre909a8582012-11-19 06:00:21 +000017#include <linux/circ_buf.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010018#include <linux/slab.h>
19#include <linux/init.h>
Soren Brinkmann60fe7162013-12-10 16:07:21 -080020#include <linux/io.h>
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +000021#include <linux/gpio.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010022#include <linux/gpio/consumer.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000023#include <linux/interrupt.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010024#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010026#include <linux/dma-mapping.h>
Jamie Iles84e0cdb2011-03-08 20:17:06 +000027#include <linux/platform_data/macb.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010028#include <linux/platform_device.h>
frederic RODO6c36a702007-07-12 19:07:24 +020029#include <linux/phy.h>
Olof Johanssonb17471f2011-12-20 13:13:07 -080030#include <linux/of.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010031#include <linux/of_device.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010032#include <linux/of_gpio.h>
Boris BREZILLON148cbb52013-08-22 17:57:28 +020033#include <linux/of_mdio.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010034#include <linux/of_net.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010035
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010036#include "macb.h"
37
Nicolas Ferre1b447912013-06-04 21:57:11 +000038#define MACB_RX_BUFFER_SIZE 128
Nicolas Ferre1b447912013-06-04 21:57:11 +000039#define RX_BUFFER_MULTIPLE 64 /* bytes */
Havard Skinnemoen55054a12012-10-31 06:04:55 +000040#define RX_RING_SIZE 512 /* must be power of 2 */
41#define RX_RING_BYTES (sizeof(struct macb_dma_desc) * RX_RING_SIZE)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010042
Havard Skinnemoen55054a12012-10-31 06:04:55 +000043#define TX_RING_SIZE 128 /* must be power of 2 */
44#define TX_RING_BYTES (sizeof(struct macb_dma_desc) * TX_RING_SIZE)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010045
Nicolas Ferre909a8582012-11-19 06:00:21 +000046/* level of occupied TX descriptors under which we wake up TX process */
47#define MACB_TX_WAKEUP_THRESH (3 * TX_RING_SIZE / 4)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010048
49#define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
50 | MACB_BIT(ISR_ROVR))
Nicolas Ferree86cd532012-10-31 06:04:57 +000051#define MACB_TX_ERR_FLAGS (MACB_BIT(ISR_TUND) \
52 | MACB_BIT(ISR_RLE) \
53 | MACB_BIT(TXERR))
54#define MACB_TX_INT_FLAGS (MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))
55
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +020056#define MACB_MAX_TX_LEN ((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1))
57#define GEM_MAX_TX_LEN ((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1))
58
Harini Katakama5898ea2015-05-06 22:27:18 +053059#define GEM_MTU_MIN_SIZE 68
60
Sergio Prado3e2a5e12016-02-09 12:07:16 -020061#define MACB_WOL_HAS_MAGIC_PACKET (0x1 << 0)
62#define MACB_WOL_ENABLED (0x1 << 1)
63
Moritz Fischer64ec42f2016-03-29 19:11:12 -070064/* Graceful stop timeouts in us. We should allow up to
Nicolas Ferree86cd532012-10-31 06:04:57 +000065 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
66 */
67#define MACB_HALT_TIMEOUT 1230
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010068
Havard Skinnemoen55054a12012-10-31 06:04:55 +000069/* Ring buffer accessors */
70static unsigned int macb_tx_ring_wrap(unsigned int index)
71{
72 return index & (TX_RING_SIZE - 1);
73}
74
Cyrille Pitchen02c958d2014-12-12 13:26:44 +010075static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
76 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +000077{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +010078 return &queue->tx_ring[macb_tx_ring_wrap(index)];
Havard Skinnemoen55054a12012-10-31 06:04:55 +000079}
80
Cyrille Pitchen02c958d2014-12-12 13:26:44 +010081static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
82 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +000083{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +010084 return &queue->tx_skb[macb_tx_ring_wrap(index)];
Havard Skinnemoen55054a12012-10-31 06:04:55 +000085}
86
Cyrille Pitchen02c958d2014-12-12 13:26:44 +010087static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +000088{
89 dma_addr_t offset;
90
91 offset = macb_tx_ring_wrap(index) * sizeof(struct macb_dma_desc);
92
Cyrille Pitchen02c958d2014-12-12 13:26:44 +010093 return queue->tx_ring_dma + offset;
Havard Skinnemoen55054a12012-10-31 06:04:55 +000094}
95
96static unsigned int macb_rx_ring_wrap(unsigned int index)
97{
98 return index & (RX_RING_SIZE - 1);
99}
100
101static struct macb_dma_desc *macb_rx_desc(struct macb *bp, unsigned int index)
102{
103 return &bp->rx_ring[macb_rx_ring_wrap(index)];
104}
105
106static void *macb_rx_buffer(struct macb *bp, unsigned int index)
107{
Nicolas Ferre1b447912013-06-04 21:57:11 +0000108 return bp->rx_buffers + bp->rx_buffer_size * macb_rx_ring_wrap(index);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000109}
110
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300111/* I/O accessors */
112static u32 hw_readl_native(struct macb *bp, int offset)
113{
114 return __raw_readl(bp->regs + offset);
115}
116
117static void hw_writel_native(struct macb *bp, int offset, u32 value)
118{
119 __raw_writel(value, bp->regs + offset);
120}
121
122static u32 hw_readl(struct macb *bp, int offset)
123{
124 return readl_relaxed(bp->regs + offset);
125}
126
127static void hw_writel(struct macb *bp, int offset, u32 value)
128{
129 writel_relaxed(value, bp->regs + offset);
130}
131
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700132/* Find the CPU endianness by using the loopback bit of NCR register. When the
Moritz Fischer88023be2016-03-29 19:11:15 -0700133 * CPU is in big endian we need to program swapped mode for management
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300134 * descriptor access.
135 */
136static bool hw_is_native_io(void __iomem *addr)
137{
138 u32 value = MACB_BIT(LLB);
139
140 __raw_writel(value, addr + MACB_NCR);
141 value = __raw_readl(addr + MACB_NCR);
142
143 /* Write 0 back to disable everything */
144 __raw_writel(0, addr + MACB_NCR);
145
146 return value == MACB_BIT(LLB);
147}
148
149static bool hw_is_gem(void __iomem *addr, bool native_io)
150{
151 u32 id;
152
153 if (native_io)
154 id = __raw_readl(addr + MACB_MID);
155 else
156 id = readl_relaxed(addr + MACB_MID);
157
158 return MACB_BFEXT(IDNUM, id) >= 0x2;
159}
160
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100161static void macb_set_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100162{
163 u32 bottom;
164 u16 top;
165
166 bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000167 macb_or_gem_writel(bp, SA1B, bottom);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100168 top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000169 macb_or_gem_writel(bp, SA1T, top);
Joachim Eastwood3629a6c2012-11-11 13:56:28 +0000170
171 /* Clear unused address register sets */
172 macb_or_gem_writel(bp, SA2B, 0);
173 macb_or_gem_writel(bp, SA2T, 0);
174 macb_or_gem_writel(bp, SA3B, 0);
175 macb_or_gem_writel(bp, SA3T, 0);
176 macb_or_gem_writel(bp, SA4B, 0);
177 macb_or_gem_writel(bp, SA4T, 0);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100178}
179
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100180static void macb_get_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100181{
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000182 struct macb_platform_data *pdata;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100183 u32 bottom;
184 u16 top;
185 u8 addr[6];
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000186 int i;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100187
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900188 pdata = dev_get_platdata(&bp->pdev->dev);
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000189
Moritz Fischeraa50b552016-03-29 19:11:13 -0700190 /* Check all 4 address register for valid address */
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000191 for (i = 0; i < 4; i++) {
192 bottom = macb_or_gem_readl(bp, SA1B + i * 8);
193 top = macb_or_gem_readl(bp, SA1T + i * 8);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100194
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000195 if (pdata && pdata->rev_eth_addr) {
196 addr[5] = bottom & 0xff;
197 addr[4] = (bottom >> 8) & 0xff;
198 addr[3] = (bottom >> 16) & 0xff;
199 addr[2] = (bottom >> 24) & 0xff;
200 addr[1] = top & 0xff;
201 addr[0] = (top & 0xff00) >> 8;
202 } else {
203 addr[0] = bottom & 0xff;
204 addr[1] = (bottom >> 8) & 0xff;
205 addr[2] = (bottom >> 16) & 0xff;
206 addr[3] = (bottom >> 24) & 0xff;
207 addr[4] = top & 0xff;
208 addr[5] = (top >> 8) & 0xff;
209 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100210
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000211 if (is_valid_ether_addr(addr)) {
212 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
213 return;
214 }
Sven Schnelled1d57412008-06-09 16:33:57 -0700215 }
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000216
Andy Shevchenkoa35919e2015-07-24 21:24:01 +0300217 dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000218 eth_hw_addr_random(bp->dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100219}
220
frederic RODO6c36a702007-07-12 19:07:24 +0200221static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100222{
frederic RODO6c36a702007-07-12 19:07:24 +0200223 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100224 int value;
225
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100226 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
227 | MACB_BF(RW, MACB_MAN_READ)
frederic RODO6c36a702007-07-12 19:07:24 +0200228 | MACB_BF(PHYA, mii_id)
229 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100230 | MACB_BF(CODE, MACB_MAN_CODE)));
231
frederic RODO6c36a702007-07-12 19:07:24 +0200232 /* wait for end of transfer */
233 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
234 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100235
236 value = MACB_BFEXT(DATA, macb_readl(bp, MAN));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100237
238 return value;
239}
240
frederic RODO6c36a702007-07-12 19:07:24 +0200241static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
242 u16 value)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100243{
frederic RODO6c36a702007-07-12 19:07:24 +0200244 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100245
246 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
247 | MACB_BF(RW, MACB_MAN_WRITE)
frederic RODO6c36a702007-07-12 19:07:24 +0200248 | MACB_BF(PHYA, mii_id)
249 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100250 | MACB_BF(CODE, MACB_MAN_CODE)
frederic RODO6c36a702007-07-12 19:07:24 +0200251 | MACB_BF(DATA, value)));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100252
frederic RODO6c36a702007-07-12 19:07:24 +0200253 /* wait for end of transfer */
254 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
255 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100256
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100257 return 0;
258}
259
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800260/**
261 * macb_set_tx_clk() - Set a clock to a new frequency
262 * @clk Pointer to the clock to change
263 * @rate New frequency in Hz
264 * @dev Pointer to the struct net_device
265 */
266static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
267{
268 long ferr, rate, rate_rounded;
269
Cyrille Pitchen93b31f42015-03-07 07:23:31 +0100270 if (!clk)
271 return;
272
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800273 switch (speed) {
274 case SPEED_10:
275 rate = 2500000;
276 break;
277 case SPEED_100:
278 rate = 25000000;
279 break;
280 case SPEED_1000:
281 rate = 125000000;
282 break;
283 default:
Soren Brinkmann9319e472013-12-10 20:57:57 -0800284 return;
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800285 }
286
287 rate_rounded = clk_round_rate(clk, rate);
288 if (rate_rounded < 0)
289 return;
290
291 /* RGMII allows 50 ppm frequency error. Test and warn if this limit
292 * is not satisfied.
293 */
294 ferr = abs(rate_rounded - rate);
295 ferr = DIV_ROUND_UP(ferr, rate / 100000);
296 if (ferr > 5)
297 netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700298 rate);
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800299
300 if (clk_set_rate(clk, rate_rounded))
301 netdev_err(dev, "adjusting tx_clk failed.\n");
302}
303
frederic RODO6c36a702007-07-12 19:07:24 +0200304static void macb_handle_link_change(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100305{
frederic RODO6c36a702007-07-12 19:07:24 +0200306 struct macb *bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +0200307 struct phy_device *phydev = dev->phydev;
frederic RODO6c36a702007-07-12 19:07:24 +0200308 unsigned long flags;
frederic RODO6c36a702007-07-12 19:07:24 +0200309 int status_change = 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100310
frederic RODO6c36a702007-07-12 19:07:24 +0200311 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100312
frederic RODO6c36a702007-07-12 19:07:24 +0200313 if (phydev->link) {
314 if ((bp->speed != phydev->speed) ||
315 (bp->duplex != phydev->duplex)) {
316 u32 reg;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100317
frederic RODO6c36a702007-07-12 19:07:24 +0200318 reg = macb_readl(bp, NCFGR);
319 reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
Patrice Vilchez140b7552012-10-31 06:04:50 +0000320 if (macb_is_gem(bp))
321 reg &= ~GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200322
323 if (phydev->duplex)
324 reg |= MACB_BIT(FD);
Atsushi Nemoto179956f2008-02-21 22:50:54 +0900325 if (phydev->speed == SPEED_100)
frederic RODO6c36a702007-07-12 19:07:24 +0200326 reg |= MACB_BIT(SPD);
Nicolas Ferree1755872014-07-24 13:50:58 +0200327 if (phydev->speed == SPEED_1000 &&
328 bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000329 reg |= GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200330
Patrice Vilchez140b7552012-10-31 06:04:50 +0000331 macb_or_gem_writel(bp, NCFGR, reg);
frederic RODO6c36a702007-07-12 19:07:24 +0200332
333 bp->speed = phydev->speed;
334 bp->duplex = phydev->duplex;
335 status_change = 1;
336 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100337 }
338
frederic RODO6c36a702007-07-12 19:07:24 +0200339 if (phydev->link != bp->link) {
Anton Vorontsovc8f15682008-07-22 15:41:24 -0700340 if (!phydev->link) {
frederic RODO6c36a702007-07-12 19:07:24 +0200341 bp->speed = 0;
342 bp->duplex = -1;
343 }
344 bp->link = phydev->link;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100345
frederic RODO6c36a702007-07-12 19:07:24 +0200346 status_change = 1;
347 }
348
349 spin_unlock_irqrestore(&bp->lock, flags);
350
351 if (status_change) {
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000352 if (phydev->link) {
Jaeden Amero2c29b232015-03-12 18:07:54 -0500353 /* Update the TX clock rate if and only if the link is
354 * up and there has been a link change.
355 */
356 macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);
357
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000358 netif_carrier_on(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000359 netdev_info(dev, "link up (%d/%s)\n",
360 phydev->speed,
361 phydev->duplex == DUPLEX_FULL ?
362 "Full" : "Half");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000363 } else {
364 netif_carrier_off(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000365 netdev_info(dev, "link down\n");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000366 }
frederic RODO6c36a702007-07-12 19:07:24 +0200367 }
368}
369
370/* based on au1000_eth. c*/
371static int macb_mii_probe(struct net_device *dev)
372{
373 struct macb *bp = netdev_priv(dev);
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000374 struct macb_platform_data *pdata;
Jiri Pirko7455a762010-02-08 05:12:08 +0000375 struct phy_device *phydev;
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000376 int phy_irq;
Jiri Pirko7455a762010-02-08 05:12:08 +0000377 int ret;
frederic RODO6c36a702007-07-12 19:07:24 +0200378
Jiri Pirko7455a762010-02-08 05:12:08 +0000379 phydev = phy_find_first(bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200380 if (!phydev) {
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000381 netdev_err(dev, "no PHY found\n");
Boris BREZILLON7daa78e2013-08-27 14:36:14 +0200382 return -ENXIO;
frederic RODO6c36a702007-07-12 19:07:24 +0200383 }
384
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000385 pdata = dev_get_platdata(&bp->pdev->dev);
386 if (pdata && gpio_is_valid(pdata->phy_irq_pin)) {
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700387 ret = devm_gpio_request(&bp->pdev->dev, pdata->phy_irq_pin,
388 "phy int");
Joachim Eastwood2dbfdbb2012-11-11 13:56:27 +0000389 if (!ret) {
390 phy_irq = gpio_to_irq(pdata->phy_irq_pin);
391 phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
392 }
393 }
frederic RODO6c36a702007-07-12 19:07:24 +0200394
395 /* attach the mac to the phy */
Florian Fainellif9a8f832013-01-14 00:52:52 +0000396 ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +0100397 bp->phy_interface);
Jiri Pirko7455a762010-02-08 05:12:08 +0000398 if (ret) {
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000399 netdev_err(dev, "Could not attach to PHY\n");
Jiri Pirko7455a762010-02-08 05:12:08 +0000400 return ret;
frederic RODO6c36a702007-07-12 19:07:24 +0200401 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100402
frederic RODO6c36a702007-07-12 19:07:24 +0200403 /* mask with MAC supported features */
Nicolas Ferree1755872014-07-24 13:50:58 +0200404 if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000405 phydev->supported &= PHY_GBIT_FEATURES;
406 else
407 phydev->supported &= PHY_BASIC_FEATURES;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100408
Nathan Sullivan222ca8e2015-05-22 09:22:10 -0500409 if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
410 phydev->supported &= ~SUPPORTED_1000baseT_Half;
411
frederic RODO6c36a702007-07-12 19:07:24 +0200412 phydev->advertising = phydev->supported;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100413
frederic RODO6c36a702007-07-12 19:07:24 +0200414 bp->link = 0;
415 bp->speed = 0;
416 bp->duplex = -1;
frederic RODO6c36a702007-07-12 19:07:24 +0200417
418 return 0;
419}
420
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100421static int macb_mii_init(struct macb *bp)
frederic RODO6c36a702007-07-12 19:07:24 +0200422{
Jamie Iles84e0cdb2011-03-08 20:17:06 +0000423 struct macb_platform_data *pdata;
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200424 struct device_node *np;
frederic RODO6c36a702007-07-12 19:07:24 +0200425 int err = -ENXIO, i;
426
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +0200427 /* Enable management port */
frederic RODO6c36a702007-07-12 19:07:24 +0200428 macb_writel(bp, NCR, MACB_BIT(MPE));
429
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700430 bp->mii_bus = mdiobus_alloc();
Moritz Fischeraa50b552016-03-29 19:11:13 -0700431 if (!bp->mii_bus) {
frederic RODO6c36a702007-07-12 19:07:24 +0200432 err = -ENOMEM;
433 goto err_out;
434 }
435
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700436 bp->mii_bus->name = "MACB_mii_bus";
437 bp->mii_bus->read = &macb_mdio_read;
438 bp->mii_bus->write = &macb_mdio_write;
Florian Fainelli98d5e572012-01-09 23:59:11 +0000439 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700440 bp->pdev->name, bp->pdev->id);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700441 bp->mii_bus->priv = bp;
Florian Fainellicf669662016-05-02 18:38:45 -0700442 bp->mii_bus->parent = &bp->pdev->dev;
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900443 pdata = dev_get_platdata(&bp->pdev->dev);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700444
Jamie Iles91523942011-02-28 04:05:25 +0000445 dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200446
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200447 np = bp->pdev->dev.of_node;
448 if (np) {
449 /* try dt phy registration */
450 err = of_mdiobus_register(bp->mii_bus, np);
451
452 /* fallback to standard phy registration if no phy were
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700453 * found during dt phy registration
454 */
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200455 if (!err && !phy_find_first(bp->mii_bus)) {
456 for (i = 0; i < PHY_MAX_ADDR; i++) {
457 struct phy_device *phydev;
458
459 phydev = mdiobus_scan(bp->mii_bus, i);
Sergei Shtylyovce24c2b2016-05-01 01:47:36 +0300460 if (IS_ERR(phydev) &&
461 PTR_ERR(phydev) != -ENODEV) {
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200462 err = PTR_ERR(phydev);
463 break;
464 }
465 }
466
467 if (err)
468 goto err_out_unregister_bus;
469 }
470 } else {
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200471 if (pdata)
472 bp->mii_bus->phy_mask = pdata->phy_mask;
473
474 err = mdiobus_register(bp->mii_bus);
475 }
476
477 if (err)
Andrew Lunne7f4dc32016-01-06 20:11:15 +0100478 goto err_out_free_mdiobus;
frederic RODO6c36a702007-07-12 19:07:24 +0200479
Boris BREZILLON7daa78e2013-08-27 14:36:14 +0200480 err = macb_mii_probe(bp->dev);
481 if (err)
frederic RODO6c36a702007-07-12 19:07:24 +0200482 goto err_out_unregister_bus;
frederic RODO6c36a702007-07-12 19:07:24 +0200483
484 return 0;
485
486err_out_unregister_bus:
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700487 mdiobus_unregister(bp->mii_bus);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700488err_out_free_mdiobus:
489 mdiobus_free(bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200490err_out:
491 return err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100492}
493
494static void macb_update_stats(struct macb *bp)
495{
Jamie Ilesa494ed82011-03-09 16:26:35 +0000496 u32 *p = &bp->hw_stats.macb.rx_pause_frames;
497 u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +0300498 int offset = MACB_PFR;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100499
500 WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
501
Moritz Fischer96ec6312016-03-29 19:11:11 -0700502 for (; p < end; p++, offset += 4)
David S. Miller7a6e0702015-07-27 14:24:48 -0700503 *p += bp->macb_reg_readl(bp, offset);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100504}
505
Nicolas Ferree86cd532012-10-31 06:04:57 +0000506static int macb_halt_tx(struct macb *bp)
507{
508 unsigned long halt_time, timeout;
509 u32 status;
510
511 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
512
513 timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
514 do {
515 halt_time = jiffies;
516 status = macb_readl(bp, TSR);
517 if (!(status & MACB_BIT(TGO)))
518 return 0;
519
520 usleep_range(10, 250);
521 } while (time_before(halt_time, timeout));
522
523 return -ETIMEDOUT;
524}
525
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200526static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
527{
528 if (tx_skb->mapping) {
529 if (tx_skb->mapped_as_page)
530 dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
531 tx_skb->size, DMA_TO_DEVICE);
532 else
533 dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
534 tx_skb->size, DMA_TO_DEVICE);
535 tx_skb->mapping = 0;
536 }
537
538 if (tx_skb->skb) {
539 dev_kfree_skb_any(tx_skb->skb);
540 tx_skb->skb = NULL;
541 }
542}
543
Harini Katakamfff80192016-08-09 13:15:53 +0530544static inline void macb_set_addr(struct macb_dma_desc *desc, dma_addr_t addr)
545{
546 desc->addr = (u32)addr;
547#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
548 desc->addrh = (u32)(addr >> 32);
549#endif
550}
551
Nicolas Ferree86cd532012-10-31 06:04:57 +0000552static void macb_tx_error_task(struct work_struct *work)
553{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100554 struct macb_queue *queue = container_of(work, struct macb_queue,
555 tx_error_task);
556 struct macb *bp = queue->bp;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000557 struct macb_tx_skb *tx_skb;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100558 struct macb_dma_desc *desc;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000559 struct sk_buff *skb;
560 unsigned int tail;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100561 unsigned long flags;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000562
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100563 netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
564 (unsigned int)(queue - bp->queues),
565 queue->tx_tail, queue->tx_head);
566
567 /* Prevent the queue IRQ handlers from running: each of them may call
568 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
569 * As explained below, we have to halt the transmission before updating
570 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
571 * network engine about the macb/gem being halted.
572 */
573 spin_lock_irqsave(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000574
575 /* Make sure nobody is trying to queue up new packets */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100576 netif_tx_stop_all_queues(bp->dev);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000577
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700578 /* Stop transmission now
Nicolas Ferree86cd532012-10-31 06:04:57 +0000579 * (in case we have just queued new packets)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100580 * macb/gem must be halted to write TBQP register
Nicolas Ferree86cd532012-10-31 06:04:57 +0000581 */
582 if (macb_halt_tx(bp))
583 /* Just complain for now, reinitializing TX path can be good */
584 netdev_err(bp->dev, "BUG: halt tx timed out\n");
585
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700586 /* Treat frames in TX queue including the ones that caused the error.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000587 * Free transmit buffers in upper layer.
588 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100589 for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
590 u32 ctrl;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000591
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100592 desc = macb_tx_desc(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000593 ctrl = desc->ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100594 tx_skb = macb_tx_skb(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000595 skb = tx_skb->skb;
596
597 if (ctrl & MACB_BIT(TX_USED)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200598 /* skb is set for the last buffer of the frame */
599 while (!skb) {
600 macb_tx_unmap(bp, tx_skb);
601 tail++;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100602 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200603 skb = tx_skb->skb;
604 }
605
606 /* ctrl still refers to the first buffer descriptor
607 * since it's the only one written back by the hardware
608 */
609 if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
610 netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
611 macb_tx_ring_wrap(tail), skb->data);
612 bp->stats.tx_packets++;
613 bp->stats.tx_bytes += skb->len;
614 }
Nicolas Ferree86cd532012-10-31 06:04:57 +0000615 } else {
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700616 /* "Buffers exhausted mid-frame" errors may only happen
617 * if the driver is buggy, so complain loudly about
618 * those. Statistics are updated by hardware.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000619 */
620 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
621 netdev_err(bp->dev,
622 "BUG: TX buffers exhausted mid-frame\n");
623
624 desc->ctrl = ctrl | MACB_BIT(TX_USED);
625 }
626
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200627 macb_tx_unmap(bp, tx_skb);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000628 }
629
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100630 /* Set end of TX queue */
631 desc = macb_tx_desc(queue, 0);
Harini Katakamfff80192016-08-09 13:15:53 +0530632 macb_set_addr(desc, 0);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100633 desc->ctrl = MACB_BIT(TX_USED);
634
Nicolas Ferree86cd532012-10-31 06:04:57 +0000635 /* Make descriptor updates visible to hardware */
636 wmb();
637
638 /* Reinitialize the TX desc queue */
Harini Katakamfff80192016-08-09 13:15:53 +0530639 queue_writel(queue, TBQP, (u32)(queue->tx_ring_dma));
640#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
641 queue_writel(queue, TBQPH, (u32)(queue->tx_ring_dma >> 32));
642#endif
Nicolas Ferree86cd532012-10-31 06:04:57 +0000643 /* Make TX ring reflect state of hardware */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100644 queue->tx_head = 0;
645 queue->tx_tail = 0;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000646
647 /* Housework before enabling TX IRQ */
648 macb_writel(bp, TSR, macb_readl(bp, TSR));
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100649 queue_writel(queue, IER, MACB_TX_INT_FLAGS);
650
651 /* Now we are ready to start transmission again */
652 netif_tx_start_all_queues(bp->dev);
653 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
654
655 spin_unlock_irqrestore(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000656}
657
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100658static void macb_tx_interrupt(struct macb_queue *queue)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100659{
660 unsigned int tail;
661 unsigned int head;
662 u32 status;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100663 struct macb *bp = queue->bp;
664 u16 queue_index = queue - bp->queues;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100665
666 status = macb_readl(bp, TSR);
667 macb_writel(bp, TSR, status);
668
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000669 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100670 queue_writel(queue, ISR, MACB_BIT(TCOMP));
Steffen Trumtrar749a2b62013-03-27 23:07:05 +0000671
Nicolas Ferree86cd532012-10-31 06:04:57 +0000672 netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700673 (unsigned long)status);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100674
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100675 head = queue->tx_head;
676 for (tail = queue->tx_tail; tail != head; tail++) {
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000677 struct macb_tx_skb *tx_skb;
678 struct sk_buff *skb;
679 struct macb_dma_desc *desc;
680 u32 ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100681
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100682 desc = macb_tx_desc(queue, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100683
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000684 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100685 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000686
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000687 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100688
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200689 /* TX_USED bit is only set by hardware on the very first buffer
690 * descriptor of the transmitted frame.
691 */
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000692 if (!(ctrl & MACB_BIT(TX_USED)))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100693 break;
694
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200695 /* Process all buffers of the current transmitted frame */
696 for (;; tail++) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100697 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200698 skb = tx_skb->skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000699
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200700 /* First, update TX stats if needed */
701 if (skb) {
702 netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
703 macb_tx_ring_wrap(tail), skb->data);
704 bp->stats.tx_packets++;
705 bp->stats.tx_bytes += skb->len;
706 }
707
708 /* Now we can safely release resources */
709 macb_tx_unmap(bp, tx_skb);
710
711 /* skb is set only for the last buffer of the frame.
712 * WARNING: at this point skb has been freed by
713 * macb_tx_unmap().
714 */
715 if (skb)
716 break;
717 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100718 }
719
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100720 queue->tx_tail = tail;
721 if (__netif_subqueue_stopped(bp->dev, queue_index) &&
722 CIRC_CNT(queue->tx_head, queue->tx_tail,
723 TX_RING_SIZE) <= MACB_TX_WAKEUP_THRESH)
724 netif_wake_subqueue(bp->dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100725}
726
Nicolas Ferre4df95132013-06-04 21:57:12 +0000727static void gem_rx_refill(struct macb *bp)
728{
729 unsigned int entry;
730 struct sk_buff *skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000731 dma_addr_t paddr;
732
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700733 while (CIRC_SPACE(bp->rx_prepared_head, bp->rx_tail,
734 RX_RING_SIZE) > 0) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000735 entry = macb_rx_ring_wrap(bp->rx_prepared_head);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000736
737 /* Make hw descriptor updates visible to CPU */
738 rmb();
739
Nicolas Ferre4df95132013-06-04 21:57:12 +0000740 bp->rx_prepared_head++;
741
Moritz Fischeraa50b552016-03-29 19:11:13 -0700742 if (!bp->rx_skbuff[entry]) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000743 /* allocate sk_buff for this free entry in ring */
744 skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
Moritz Fischeraa50b552016-03-29 19:11:13 -0700745 if (unlikely(!skb)) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000746 netdev_err(bp->dev,
747 "Unable to allocate sk_buff\n");
748 break;
749 }
Nicolas Ferre4df95132013-06-04 21:57:12 +0000750
751 /* now fill corresponding descriptor entry */
752 paddr = dma_map_single(&bp->pdev->dev, skb->data,
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700753 bp->rx_buffer_size,
754 DMA_FROM_DEVICE);
Soren Brinkmann92030902014-03-04 08:46:39 -0800755 if (dma_mapping_error(&bp->pdev->dev, paddr)) {
756 dev_kfree_skb(skb);
757 break;
758 }
759
760 bp->rx_skbuff[entry] = skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000761
762 if (entry == RX_RING_SIZE - 1)
763 paddr |= MACB_BIT(RX_WRAP);
Harini Katakamfff80192016-08-09 13:15:53 +0530764 macb_set_addr(&(bp->rx_ring[entry]), paddr);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000765 bp->rx_ring[entry].ctrl = 0;
766
767 /* properly align Ethernet header */
768 skb_reserve(skb, NET_IP_ALIGN);
Punnaiah Choudary Kallurid4c216c2015-04-29 08:34:46 +0530769 } else {
770 bp->rx_ring[entry].addr &= ~MACB_BIT(RX_USED);
771 bp->rx_ring[entry].ctrl = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000772 }
773 }
774
775 /* Make descriptor updates visible to hardware */
776 wmb();
777
778 netdev_vdbg(bp->dev, "rx ring: prepared head %d, tail %d\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700779 bp->rx_prepared_head, bp->rx_tail);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000780}
781
782/* Mark DMA descriptors from begin up to and not including end as unused */
783static void discard_partial_frame(struct macb *bp, unsigned int begin,
784 unsigned int end)
785{
786 unsigned int frag;
787
788 for (frag = begin; frag != end; frag++) {
789 struct macb_dma_desc *desc = macb_rx_desc(bp, frag);
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700790
Nicolas Ferre4df95132013-06-04 21:57:12 +0000791 desc->addr &= ~MACB_BIT(RX_USED);
792 }
793
794 /* Make descriptor updates visible to hardware */
795 wmb();
796
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700797 /* When this happens, the hardware stats registers for
Nicolas Ferre4df95132013-06-04 21:57:12 +0000798 * whatever caused this is updated, so we don't have to record
799 * anything.
800 */
801}
802
803static int gem_rx(struct macb *bp, int budget)
804{
805 unsigned int len;
806 unsigned int entry;
807 struct sk_buff *skb;
808 struct macb_dma_desc *desc;
809 int count = 0;
810
811 while (count < budget) {
Harini Katakamfff80192016-08-09 13:15:53 +0530812 u32 ctrl;
813 dma_addr_t addr;
814 bool rxused;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000815
816 entry = macb_rx_ring_wrap(bp->rx_tail);
817 desc = &bp->rx_ring[entry];
818
819 /* Make hw descriptor updates visible to CPU */
820 rmb();
821
Harini Katakamfff80192016-08-09 13:15:53 +0530822 rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
823 addr = MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
824#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
825 addr |= ((u64)(desc->addrh) << 32);
826#endif
Nicolas Ferre4df95132013-06-04 21:57:12 +0000827 ctrl = desc->ctrl;
828
Harini Katakamfff80192016-08-09 13:15:53 +0530829 if (!rxused)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000830 break;
831
Nicolas Ferre4df95132013-06-04 21:57:12 +0000832 bp->rx_tail++;
833 count++;
834
835 if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
836 netdev_err(bp->dev,
837 "not whole frame pointed by descriptor\n");
838 bp->stats.rx_dropped++;
839 break;
840 }
841 skb = bp->rx_skbuff[entry];
842 if (unlikely(!skb)) {
843 netdev_err(bp->dev,
844 "inconsistent Rx descriptor chain\n");
845 bp->stats.rx_dropped++;
846 break;
847 }
848 /* now everything is ready for receiving packet */
849 bp->rx_skbuff[entry] = NULL;
Harini Katakam98b5a0f42015-05-06 22:27:17 +0530850 len = ctrl & bp->rx_frm_len_mask;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000851
852 netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);
853
854 skb_put(skb, len);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000855 dma_unmap_single(&bp->pdev->dev, addr,
Soren Brinkmann48330e082014-03-04 08:46:40 -0800856 bp->rx_buffer_size, DMA_FROM_DEVICE);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000857
858 skb->protocol = eth_type_trans(skb, bp->dev);
859 skb_checksum_none_assert(skb);
Cyrille Pitchen924ec532014-07-24 13:51:01 +0200860 if (bp->dev->features & NETIF_F_RXCSUM &&
861 !(bp->dev->flags & IFF_PROMISC) &&
862 GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
863 skb->ip_summed = CHECKSUM_UNNECESSARY;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000864
865 bp->stats.rx_packets++;
866 bp->stats.rx_bytes += skb->len;
867
868#if defined(DEBUG) && defined(VERBOSE_DEBUG)
869 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
870 skb->len, skb->csum);
871 print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
Cyrille Pitchen51f83012014-12-11 11:15:54 +0100872 skb_mac_header(skb), 16, true);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000873 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
874 skb->data, 32, true);
875#endif
876
877 netif_receive_skb(skb);
878 }
879
880 gem_rx_refill(bp);
881
882 return count;
883}
884
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100885static int macb_rx_frame(struct macb *bp, unsigned int first_frag,
886 unsigned int last_frag)
887{
888 unsigned int len;
889 unsigned int frag;
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +0000890 unsigned int offset;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100891 struct sk_buff *skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000892 struct macb_dma_desc *desc;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100893
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000894 desc = macb_rx_desc(bp, last_frag);
Harini Katakam98b5a0f42015-05-06 22:27:17 +0530895 len = desc->ctrl & bp->rx_frm_len_mask;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100896
Havard Skinnemoena268adb2012-10-31 06:04:52 +0000897 netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700898 macb_rx_ring_wrap(first_frag),
899 macb_rx_ring_wrap(last_frag), len);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100900
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700901 /* The ethernet header starts NET_IP_ALIGN bytes into the
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +0000902 * first buffer. Since the header is 14 bytes, this makes the
903 * payload word-aligned.
904 *
905 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
906 * the two padding bytes into the skb so that we avoid hitting
907 * the slowpath in memcpy(), and pull them off afterwards.
908 */
909 skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100910 if (!skb) {
911 bp->stats.rx_dropped++;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000912 for (frag = first_frag; ; frag++) {
913 desc = macb_rx_desc(bp, frag);
914 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100915 if (frag == last_frag)
916 break;
917 }
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000918
919 /* Make descriptor updates visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100920 wmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000921
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100922 return 1;
923 }
924
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +0000925 offset = 0;
926 len += NET_IP_ALIGN;
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700927 skb_checksum_none_assert(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100928 skb_put(skb, len);
929
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000930 for (frag = first_frag; ; frag++) {
Nicolas Ferre1b447912013-06-04 21:57:11 +0000931 unsigned int frag_len = bp->rx_buffer_size;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100932
933 if (offset + frag_len > len) {
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +0100934 if (unlikely(frag != last_frag)) {
935 dev_kfree_skb_any(skb);
936 return -1;
937 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100938 frag_len = len - offset;
939 }
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -0300940 skb_copy_to_linear_data_offset(skb, offset,
Moritz Fischeraa50b552016-03-29 19:11:13 -0700941 macb_rx_buffer(bp, frag),
942 frag_len);
Nicolas Ferre1b447912013-06-04 21:57:11 +0000943 offset += bp->rx_buffer_size;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000944 desc = macb_rx_desc(bp, frag);
945 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100946
947 if (frag == last_frag)
948 break;
949 }
950
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000951 /* Make descriptor updates visible to hardware */
952 wmb();
953
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +0000954 __skb_pull(skb, NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100955 skb->protocol = eth_type_trans(skb, bp->dev);
956
957 bp->stats.rx_packets++;
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +0000958 bp->stats.rx_bytes += skb->len;
Havard Skinnemoena268adb2012-10-31 06:04:52 +0000959 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700960 skb->len, skb->csum);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100961 netif_receive_skb(skb);
962
963 return 0;
964}
965
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +0100966static inline void macb_init_rx_ring(struct macb *bp)
967{
968 dma_addr_t addr;
969 int i;
970
971 addr = bp->rx_buffers_dma;
972 for (i = 0; i < RX_RING_SIZE; i++) {
973 bp->rx_ring[i].addr = addr;
974 bp->rx_ring[i].ctrl = 0;
975 addr += bp->rx_buffer_size;
976 }
977 bp->rx_ring[RX_RING_SIZE - 1].addr |= MACB_BIT(RX_WRAP);
Cyrille Pitchena0b44ee2016-11-28 14:40:55 +0100978 bp->rx_tail = 0;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +0100979}
980
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100981static int macb_rx(struct macb *bp, int budget)
982{
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +0100983 bool reset_rx_queue = false;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100984 int received = 0;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000985 unsigned int tail;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100986 int first_frag = -1;
987
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000988 for (tail = bp->rx_tail; budget > 0; tail++) {
989 struct macb_dma_desc *desc = macb_rx_desc(bp, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100990 u32 addr, ctrl;
991
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000992 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100993 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000994
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000995 addr = desc->addr;
996 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100997
998 if (!(addr & MACB_BIT(RX_USED)))
999 break;
1000
1001 if (ctrl & MACB_BIT(RX_SOF)) {
1002 if (first_frag != -1)
1003 discard_partial_frame(bp, first_frag, tail);
1004 first_frag = tail;
1005 }
1006
1007 if (ctrl & MACB_BIT(RX_EOF)) {
1008 int dropped;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001009
1010 if (unlikely(first_frag == -1)) {
1011 reset_rx_queue = true;
1012 continue;
1013 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001014
1015 dropped = macb_rx_frame(bp, first_frag, tail);
1016 first_frag = -1;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001017 if (unlikely(dropped < 0)) {
1018 reset_rx_queue = true;
1019 continue;
1020 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001021 if (!dropped) {
1022 received++;
1023 budget--;
1024 }
1025 }
1026 }
1027
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001028 if (unlikely(reset_rx_queue)) {
1029 unsigned long flags;
1030 u32 ctrl;
1031
1032 netdev_err(bp->dev, "RX queue corruption: reset it\n");
1033
1034 spin_lock_irqsave(&bp->lock, flags);
1035
1036 ctrl = macb_readl(bp, NCR);
1037 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1038
1039 macb_init_rx_ring(bp);
1040 macb_writel(bp, RBQP, bp->rx_ring_dma);
1041
1042 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1043
1044 spin_unlock_irqrestore(&bp->lock, flags);
1045 return received;
1046 }
1047
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001048 if (first_frag != -1)
1049 bp->rx_tail = first_frag;
1050 else
1051 bp->rx_tail = tail;
1052
1053 return received;
1054}
1055
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001056static int macb_poll(struct napi_struct *napi, int budget)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001057{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001058 struct macb *bp = container_of(napi, struct macb, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001059 int work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001060 u32 status;
1061
1062 status = macb_readl(bp, RSR);
1063 macb_writel(bp, RSR, status);
1064
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001065 work_done = 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001066
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001067 netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -07001068 (unsigned long)status, budget);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001069
Nicolas Ferre4df95132013-06-04 21:57:12 +00001070 work_done = bp->macbgem_ops.mog_rx(bp, budget);
Joshua Hokeb3363692010-10-25 01:44:22 +00001071 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001072 napi_complete(napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001073
Nicolas Ferre8770e912013-02-12 11:08:48 +01001074 /* Packets received while interrupts were disabled */
1075 status = macb_readl(bp, RSR);
Soren Brinkmann504ad982014-05-04 15:43:01 -07001076 if (status) {
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001077 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1078 macb_writel(bp, ISR, MACB_BIT(RCOMP));
Nicolas Ferre8770e912013-02-12 11:08:48 +01001079 napi_reschedule(napi);
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001080 } else {
1081 macb_writel(bp, IER, MACB_RX_INT_FLAGS);
1082 }
Joshua Hokeb3363692010-10-25 01:44:22 +00001083 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001084
1085 /* TODO: Handle errors */
1086
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001087 return work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001088}
1089
1090static irqreturn_t macb_interrupt(int irq, void *dev_id)
1091{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001092 struct macb_queue *queue = dev_id;
1093 struct macb *bp = queue->bp;
1094 struct net_device *dev = bp->dev;
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001095 u32 status, ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001096
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001097 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001098
1099 if (unlikely(!status))
1100 return IRQ_NONE;
1101
1102 spin_lock(&bp->lock);
1103
1104 while (status) {
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001105 /* close possible race with dev_close */
1106 if (unlikely(!netif_running(dev))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001107 queue_writel(queue, IDR, -1);
Nathan Sullivan24468372016-01-14 13:27:27 -06001108 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1109 queue_writel(queue, ISR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001110 break;
1111 }
1112
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001113 netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
1114 (unsigned int)(queue - bp->queues),
1115 (unsigned long)status);
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001116
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001117 if (status & MACB_RX_INT_FLAGS) {
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001118 /* There's no point taking any more interrupts
Joshua Hokeb3363692010-10-25 01:44:22 +00001119 * until we have processed the buffers. The
1120 * scheduling call may fail if the poll routine
1121 * is already scheduled, so disable interrupts
1122 * now.
1123 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001124 queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
Nicolas Ferre581df9e2013-05-14 03:00:16 +00001125 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001126 queue_writel(queue, ISR, MACB_BIT(RCOMP));
Joshua Hokeb3363692010-10-25 01:44:22 +00001127
Ben Hutchings288379f2009-01-19 16:43:59 -08001128 if (napi_schedule_prep(&bp->napi)) {
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001129 netdev_vdbg(bp->dev, "scheduling RX softirq\n");
Ben Hutchings288379f2009-01-19 16:43:59 -08001130 __napi_schedule(&bp->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001131 }
1132 }
1133
Nicolas Ferree86cd532012-10-31 06:04:57 +00001134 if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001135 queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
1136 schedule_work(&queue->tx_error_task);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001137
1138 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001139 queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001140
Nicolas Ferree86cd532012-10-31 06:04:57 +00001141 break;
1142 }
1143
1144 if (status & MACB_BIT(TCOMP))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001145 macb_tx_interrupt(queue);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001146
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001147 /* Link change detection isn't possible with RMII, so we'll
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001148 * add that if/when we get our hands on a full-blown MII PHY.
1149 */
1150
Nathan Sullivan86b5e7d2015-05-13 17:01:36 -05001151 /* There is a hardware issue under heavy load where DMA can
1152 * stop, this causes endless "used buffer descriptor read"
1153 * interrupts but it can be cleared by re-enabling RX. See
1154 * the at91 manual, section 41.3.1 or the Zynq manual
1155 * section 16.7.4 for details.
1156 */
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001157 if (status & MACB_BIT(RXUBR)) {
1158 ctrl = macb_readl(bp, NCR);
1159 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1160 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1161
1162 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchenba504992016-03-24 15:40:04 +01001163 queue_writel(queue, ISR, MACB_BIT(RXUBR));
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001164 }
1165
Alexander Steinb19f7f72011-04-13 05:03:24 +00001166 if (status & MACB_BIT(ISR_ROVR)) {
1167 /* We missed at least one packet */
Jamie Ilesf75ba502011-11-08 10:12:32 +00001168 if (macb_is_gem(bp))
1169 bp->hw_stats.gem.rx_overruns++;
1170 else
1171 bp->hw_stats.macb.rx_overruns++;
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001172
1173 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001174 queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
Alexander Steinb19f7f72011-04-13 05:03:24 +00001175 }
1176
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001177 if (status & MACB_BIT(HRESP)) {
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001178 /* TODO: Reset the hardware, and maybe move the
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001179 * netdev_err to a lower-priority context as well
1180 * (work queue?)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001181 */
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001182 netdev_err(dev, "DMA bus error: HRESP not OK\n");
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001183
1184 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001185 queue_writel(queue, ISR, MACB_BIT(HRESP));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001186 }
1187
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001188 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001189 }
1190
1191 spin_unlock(&bp->lock);
1192
1193 return IRQ_HANDLED;
1194}
1195
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001196#ifdef CONFIG_NET_POLL_CONTROLLER
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001197/* Polling receive - used by netconsole and other diagnostic tools
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001198 * to allow network i/o with interrupts disabled.
1199 */
1200static void macb_poll_controller(struct net_device *dev)
1201{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001202 struct macb *bp = netdev_priv(dev);
1203 struct macb_queue *queue;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001204 unsigned long flags;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001205 unsigned int q;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001206
1207 local_irq_save(flags);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001208 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
1209 macb_interrupt(dev->irq, queue);
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001210 local_irq_restore(flags);
1211}
1212#endif
1213
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001214static unsigned int macb_tx_map(struct macb *bp,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001215 struct macb_queue *queue,
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001216 struct sk_buff *skb)
1217{
1218 dma_addr_t mapping;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001219 unsigned int len, entry, i, tx_head = queue->tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001220 struct macb_tx_skb *tx_skb = NULL;
1221 struct macb_dma_desc *desc;
1222 unsigned int offset, size, count = 0;
1223 unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
1224 unsigned int eof = 1;
1225 u32 ctrl;
1226
1227 /* First, map non-paged data */
1228 len = skb_headlen(skb);
1229 offset = 0;
1230 while (len) {
1231 size = min(len, bp->max_tx_length);
1232 entry = macb_tx_ring_wrap(tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001233 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001234
1235 mapping = dma_map_single(&bp->pdev->dev,
1236 skb->data + offset,
1237 size, DMA_TO_DEVICE);
1238 if (dma_mapping_error(&bp->pdev->dev, mapping))
1239 goto dma_error;
1240
1241 /* Save info to properly release resources */
1242 tx_skb->skb = NULL;
1243 tx_skb->mapping = mapping;
1244 tx_skb->size = size;
1245 tx_skb->mapped_as_page = false;
1246
1247 len -= size;
1248 offset += size;
1249 count++;
1250 tx_head++;
1251 }
1252
1253 /* Then, map paged data from fragments */
1254 for (f = 0; f < nr_frags; f++) {
1255 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1256
1257 len = skb_frag_size(frag);
1258 offset = 0;
1259 while (len) {
1260 size = min(len, bp->max_tx_length);
1261 entry = macb_tx_ring_wrap(tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001262 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001263
1264 mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
1265 offset, size, DMA_TO_DEVICE);
1266 if (dma_mapping_error(&bp->pdev->dev, mapping))
1267 goto dma_error;
1268
1269 /* Save info to properly release resources */
1270 tx_skb->skb = NULL;
1271 tx_skb->mapping = mapping;
1272 tx_skb->size = size;
1273 tx_skb->mapped_as_page = true;
1274
1275 len -= size;
1276 offset += size;
1277 count++;
1278 tx_head++;
1279 }
1280 }
1281
1282 /* Should never happen */
Moritz Fischeraa50b552016-03-29 19:11:13 -07001283 if (unlikely(!tx_skb)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001284 netdev_err(bp->dev, "BUG! empty skb!\n");
1285 return 0;
1286 }
1287
1288 /* This is the last buffer of the frame: save socket buffer */
1289 tx_skb->skb = skb;
1290
1291 /* Update TX ring: update buffer descriptors in reverse order
1292 * to avoid race condition
1293 */
1294
1295 /* Set 'TX_USED' bit in buffer descriptor at tx_head position
1296 * to set the end of TX queue
1297 */
1298 i = tx_head;
1299 entry = macb_tx_ring_wrap(i);
1300 ctrl = MACB_BIT(TX_USED);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001301 desc = &queue->tx_ring[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001302 desc->ctrl = ctrl;
1303
1304 do {
1305 i--;
1306 entry = macb_tx_ring_wrap(i);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001307 tx_skb = &queue->tx_skb[entry];
1308 desc = &queue->tx_ring[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001309
1310 ctrl = (u32)tx_skb->size;
1311 if (eof) {
1312 ctrl |= MACB_BIT(TX_LAST);
1313 eof = 0;
1314 }
1315 if (unlikely(entry == (TX_RING_SIZE - 1)))
1316 ctrl |= MACB_BIT(TX_WRAP);
1317
1318 /* Set TX buffer descriptor */
Harini Katakamfff80192016-08-09 13:15:53 +05301319 macb_set_addr(desc, tx_skb->mapping);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001320 /* desc->addr must be visible to hardware before clearing
1321 * 'TX_USED' bit in desc->ctrl.
1322 */
1323 wmb();
1324 desc->ctrl = ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001325 } while (i != queue->tx_head);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001326
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001327 queue->tx_head = tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001328
1329 return count;
1330
1331dma_error:
1332 netdev_err(bp->dev, "TX DMA map failed\n");
1333
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001334 for (i = queue->tx_head; i != tx_head; i++) {
1335 tx_skb = macb_tx_skb(queue, i);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001336
1337 macb_tx_unmap(bp, tx_skb);
1338 }
1339
1340 return 0;
1341}
1342
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001343static inline int macb_clear_csum(struct sk_buff *skb)
1344{
1345 /* no change for packets without checksum offloading */
1346 if (skb->ip_summed != CHECKSUM_PARTIAL)
1347 return 0;
1348
1349 /* make sure we can modify the header */
1350 if (unlikely(skb_cow_head(skb, 0)))
1351 return -1;
1352
1353 /* initialize checksum field
1354 * This is required - at least for Zynq, which otherwise calculates
1355 * wrong UDP header checksums for UDP packets with UDP data len <=2
1356 */
1357 *(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
1358 return 0;
1359}
1360
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001361static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
1362{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001363 u16 queue_index = skb_get_queue_mapping(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001364 struct macb *bp = netdev_priv(dev);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001365 struct macb_queue *queue = &bp->queues[queue_index];
Dongdong Deng48719532009-08-23 19:49:07 -07001366 unsigned long flags;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001367 unsigned int count, nr_frags, frag_size, f;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001368
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001369#if defined(DEBUG) && defined(VERBOSE_DEBUG)
1370 netdev_vdbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001371 "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
1372 queue_index, skb->len, skb->head, skb->data,
1373 skb_tail_pointer(skb), skb_end_pointer(skb));
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001374 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
1375 skb->data, 16, true);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001376#endif
1377
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001378 /* Count how many TX buffer descriptors are needed to send this
1379 * socket buffer: skb fragments of jumbo frames may need to be
Moritz Fischeraa50b552016-03-29 19:11:13 -07001380 * split into many buffer descriptors.
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001381 */
Andy Shevchenko94b295e2015-07-24 21:24:03 +03001382 count = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001383 nr_frags = skb_shinfo(skb)->nr_frags;
1384 for (f = 0; f < nr_frags; f++) {
1385 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
Andy Shevchenko94b295e2015-07-24 21:24:03 +03001386 count += DIV_ROUND_UP(frag_size, bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001387 }
1388
Dongdong Deng48719532009-08-23 19:49:07 -07001389 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001390
1391 /* This is a hard error, log it. */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001392 if (CIRC_SPACE(queue->tx_head, queue->tx_tail, TX_RING_SIZE) < count) {
1393 netif_stop_subqueue(dev, queue_index);
Dongdong Deng48719532009-08-23 19:49:07 -07001394 spin_unlock_irqrestore(&bp->lock, flags);
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001395 netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001396 queue->tx_head, queue->tx_tail);
Patrick McHardy5b548142009-06-12 06:22:29 +00001397 return NETDEV_TX_BUSY;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001398 }
1399
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001400 if (macb_clear_csum(skb)) {
1401 dev_kfree_skb_any(skb);
Wei Yongjuna7c22bd2016-09-10 11:17:57 +00001402 goto unlock;
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001403 }
1404
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001405 /* Map socket buffer for DMA transfer */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001406 if (!macb_tx_map(bp, queue, skb)) {
Eric W. Biedermanc88b5b62014-03-15 16:08:27 -07001407 dev_kfree_skb_any(skb);
Soren Brinkmann92030902014-03-04 08:46:39 -08001408 goto unlock;
1409 }
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001410
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001411 /* Make newly initialized descriptor visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001412 wmb();
1413
Richard Cochrane0720922011-06-19 21:51:28 +00001414 skb_tx_timestamp(skb);
1415
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001416 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
1417
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001418 if (CIRC_SPACE(queue->tx_head, queue->tx_tail, TX_RING_SIZE) < 1)
1419 netif_stop_subqueue(dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001420
Soren Brinkmann92030902014-03-04 08:46:39 -08001421unlock:
Dongdong Deng48719532009-08-23 19:49:07 -07001422 spin_unlock_irqrestore(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001423
Patrick McHardy6ed10652009-06-23 06:03:08 +00001424 return NETDEV_TX_OK;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001425}
1426
Nicolas Ferre4df95132013-06-04 21:57:12 +00001427static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
Nicolas Ferre1b447912013-06-04 21:57:11 +00001428{
1429 if (!macb_is_gem(bp)) {
1430 bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1431 } else {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001432 bp->rx_buffer_size = size;
Nicolas Ferre1b447912013-06-04 21:57:11 +00001433
Nicolas Ferre1b447912013-06-04 21:57:11 +00001434 if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001435 netdev_dbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001436 "RX buffer must be multiple of %d bytes, expanding\n",
1437 RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001438 bp->rx_buffer_size =
Nicolas Ferre4df95132013-06-04 21:57:12 +00001439 roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001440 }
Nicolas Ferre1b447912013-06-04 21:57:11 +00001441 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001442
1443 netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%Zu]\n",
1444 bp->dev->mtu, bp->rx_buffer_size);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001445}
1446
Nicolas Ferre4df95132013-06-04 21:57:12 +00001447static void gem_free_rx_buffers(struct macb *bp)
1448{
1449 struct sk_buff *skb;
1450 struct macb_dma_desc *desc;
1451 dma_addr_t addr;
1452 int i;
1453
1454 if (!bp->rx_skbuff)
1455 return;
1456
1457 for (i = 0; i < RX_RING_SIZE; i++) {
1458 skb = bp->rx_skbuff[i];
1459
Moritz Fischeraa50b552016-03-29 19:11:13 -07001460 if (!skb)
Nicolas Ferre4df95132013-06-04 21:57:12 +00001461 continue;
1462
1463 desc = &bp->rx_ring[i];
1464 addr = MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
Harini Katakamfff80192016-08-09 13:15:53 +05301465#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1466 addr |= ((u64)(desc->addrh) << 32);
1467#endif
Soren Brinkmannccd6d0a2014-05-04 15:42:58 -07001468 dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
Nicolas Ferre4df95132013-06-04 21:57:12 +00001469 DMA_FROM_DEVICE);
1470 dev_kfree_skb_any(skb);
1471 skb = NULL;
1472 }
1473
1474 kfree(bp->rx_skbuff);
1475 bp->rx_skbuff = NULL;
1476}
1477
1478static void macb_free_rx_buffers(struct macb *bp)
1479{
1480 if (bp->rx_buffers) {
1481 dma_free_coherent(&bp->pdev->dev,
1482 RX_RING_SIZE * bp->rx_buffer_size,
1483 bp->rx_buffers, bp->rx_buffers_dma);
1484 bp->rx_buffers = NULL;
1485 }
1486}
Nicolas Ferre1b447912013-06-04 21:57:11 +00001487
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001488static void macb_free_consistent(struct macb *bp)
1489{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001490 struct macb_queue *queue;
1491 unsigned int q;
1492
Nicolas Ferre4df95132013-06-04 21:57:12 +00001493 bp->macbgem_ops.mog_free_rx_buffers(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001494 if (bp->rx_ring) {
1495 dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES,
1496 bp->rx_ring, bp->rx_ring_dma);
1497 bp->rx_ring = NULL;
1498 }
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001499
1500 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1501 kfree(queue->tx_skb);
1502 queue->tx_skb = NULL;
1503 if (queue->tx_ring) {
1504 dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES,
1505 queue->tx_ring, queue->tx_ring_dma);
1506 queue->tx_ring = NULL;
1507 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001508 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001509}
1510
1511static int gem_alloc_rx_buffers(struct macb *bp)
1512{
1513 int size;
1514
1515 size = RX_RING_SIZE * sizeof(struct sk_buff *);
1516 bp->rx_skbuff = kzalloc(size, GFP_KERNEL);
1517 if (!bp->rx_skbuff)
1518 return -ENOMEM;
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001519
1520 netdev_dbg(bp->dev,
1521 "Allocated %d RX struct sk_buff entries at %p\n",
1522 RX_RING_SIZE, bp->rx_skbuff);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001523 return 0;
1524}
1525
1526static int macb_alloc_rx_buffers(struct macb *bp)
1527{
1528 int size;
1529
1530 size = RX_RING_SIZE * bp->rx_buffer_size;
1531 bp->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
1532 &bp->rx_buffers_dma, GFP_KERNEL);
1533 if (!bp->rx_buffers)
1534 return -ENOMEM;
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001535
1536 netdev_dbg(bp->dev,
1537 "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
1538 size, (unsigned long)bp->rx_buffers_dma, bp->rx_buffers);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001539 return 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001540}
1541
1542static int macb_alloc_consistent(struct macb *bp)
1543{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001544 struct macb_queue *queue;
1545 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001546 int size;
1547
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001548 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1549 size = TX_RING_BYTES;
1550 queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1551 &queue->tx_ring_dma,
1552 GFP_KERNEL);
1553 if (!queue->tx_ring)
1554 goto out_err;
1555 netdev_dbg(bp->dev,
1556 "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
1557 q, size, (unsigned long)queue->tx_ring_dma,
1558 queue->tx_ring);
1559
1560 size = TX_RING_SIZE * sizeof(struct macb_tx_skb);
1561 queue->tx_skb = kmalloc(size, GFP_KERNEL);
1562 if (!queue->tx_skb)
1563 goto out_err;
1564 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001565
1566 size = RX_RING_BYTES;
1567 bp->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1568 &bp->rx_ring_dma, GFP_KERNEL);
1569 if (!bp->rx_ring)
1570 goto out_err;
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001571 netdev_dbg(bp->dev,
1572 "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
1573 size, (unsigned long)bp->rx_ring_dma, bp->rx_ring);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001574
Nicolas Ferre4df95132013-06-04 21:57:12 +00001575 if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001576 goto out_err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001577
1578 return 0;
1579
1580out_err:
1581 macb_free_consistent(bp);
1582 return -ENOMEM;
1583}
1584
Nicolas Ferre4df95132013-06-04 21:57:12 +00001585static void gem_init_rings(struct macb *bp)
1586{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001587 struct macb_queue *queue;
1588 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001589 int i;
1590
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001591 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1592 for (i = 0; i < TX_RING_SIZE; i++) {
Harini Katakamfff80192016-08-09 13:15:53 +05301593 macb_set_addr(&(queue->tx_ring[i]), 0);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001594 queue->tx_ring[i].ctrl = MACB_BIT(TX_USED);
1595 }
1596 queue->tx_ring[TX_RING_SIZE - 1].ctrl |= MACB_BIT(TX_WRAP);
1597 queue->tx_head = 0;
1598 queue->tx_tail = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001599 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001600
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001601 bp->rx_tail = 0;
1602 bp->rx_prepared_head = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001603
1604 gem_rx_refill(bp);
1605}
1606
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001607static void macb_init_rings(struct macb *bp)
1608{
1609 int i;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001610
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001611 macb_init_rx_ring(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001612
1613 for (i = 0; i < TX_RING_SIZE; i++) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001614 bp->queues[0].tx_ring[i].addr = 0;
1615 bp->queues[0].tx_ring[i].ctrl = MACB_BIT(TX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001616 }
Ben Shelton21d35152015-04-22 17:28:54 -05001617 bp->queues[0].tx_head = 0;
1618 bp->queues[0].tx_tail = 0;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001619 bp->queues[0].tx_ring[TX_RING_SIZE - 1].ctrl |= MACB_BIT(TX_WRAP);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001620}
1621
1622static void macb_reset_hw(struct macb *bp)
1623{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001624 struct macb_queue *queue;
1625 unsigned int q;
1626
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001627 /* Disable RX and TX (XXX: Should we halt the transmission
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001628 * more gracefully?)
1629 */
1630 macb_writel(bp, NCR, 0);
1631
1632 /* Clear the stats registers (XXX: Update stats first?) */
1633 macb_writel(bp, NCR, MACB_BIT(CLRSTAT));
1634
1635 /* Clear all status flags */
Joachim Eastwood95ebcea2012-10-22 08:45:31 +00001636 macb_writel(bp, TSR, -1);
1637 macb_writel(bp, RSR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001638
1639 /* Disable all interrupts */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001640 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1641 queue_writel(queue, IDR, -1);
1642 queue_readl(queue, ISR);
Nathan Sullivan24468372016-01-14 13:27:27 -06001643 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1644 queue_writel(queue, ISR, -1);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001645 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001646}
1647
Jamie Iles70c9f3d2011-03-09 16:22:54 +00001648static u32 gem_mdc_clk_div(struct macb *bp)
1649{
1650 u32 config;
1651 unsigned long pclk_hz = clk_get_rate(bp->pclk);
1652
1653 if (pclk_hz <= 20000000)
1654 config = GEM_BF(CLK, GEM_CLK_DIV8);
1655 else if (pclk_hz <= 40000000)
1656 config = GEM_BF(CLK, GEM_CLK_DIV16);
1657 else if (pclk_hz <= 80000000)
1658 config = GEM_BF(CLK, GEM_CLK_DIV32);
1659 else if (pclk_hz <= 120000000)
1660 config = GEM_BF(CLK, GEM_CLK_DIV48);
1661 else if (pclk_hz <= 160000000)
1662 config = GEM_BF(CLK, GEM_CLK_DIV64);
1663 else
1664 config = GEM_BF(CLK, GEM_CLK_DIV96);
1665
1666 return config;
1667}
1668
1669static u32 macb_mdc_clk_div(struct macb *bp)
1670{
1671 u32 config;
1672 unsigned long pclk_hz;
1673
1674 if (macb_is_gem(bp))
1675 return gem_mdc_clk_div(bp);
1676
1677 pclk_hz = clk_get_rate(bp->pclk);
1678 if (pclk_hz <= 20000000)
1679 config = MACB_BF(CLK, MACB_CLK_DIV8);
1680 else if (pclk_hz <= 40000000)
1681 config = MACB_BF(CLK, MACB_CLK_DIV16);
1682 else if (pclk_hz <= 80000000)
1683 config = MACB_BF(CLK, MACB_CLK_DIV32);
1684 else
1685 config = MACB_BF(CLK, MACB_CLK_DIV64);
1686
1687 return config;
1688}
1689
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001690/* Get the DMA bus width field of the network configuration register that we
Jamie Iles757a03c2011-03-09 16:29:59 +00001691 * should program. We find the width from decoding the design configuration
1692 * register to find the maximum supported data bus width.
1693 */
1694static u32 macb_dbw(struct macb *bp)
1695{
1696 if (!macb_is_gem(bp))
1697 return 0;
1698
1699 switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
1700 case 4:
1701 return GEM_BF(DBW, GEM_DBW128);
1702 case 2:
1703 return GEM_BF(DBW, GEM_DBW64);
1704 case 1:
1705 default:
1706 return GEM_BF(DBW, GEM_DBW32);
1707 }
1708}
1709
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001710/* Configure the receive DMA engine
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00001711 * - use the correct receive buffer size
Nicolas Ferree1755872014-07-24 13:50:58 +02001712 * - set best burst length for DMA operations
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00001713 * (if not supported by FIFO, it will fallback to default)
1714 * - set both rx/tx packet buffers to full memory size
1715 * These are configurable parameters for GEM.
Jamie Iles0116da42011-03-14 17:38:30 +00001716 */
1717static void macb_configure_dma(struct macb *bp)
1718{
1719 u32 dmacfg;
1720
1721 if (macb_is_gem(bp)) {
1722 dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001723 dmacfg |= GEM_BF(RXBS, bp->rx_buffer_size / RX_BUFFER_MULTIPLE);
Nicolas Ferree1755872014-07-24 13:50:58 +02001724 if (bp->dma_burst_length)
1725 dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00001726 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
Arun Chandrana50dad32015-02-18 16:59:35 +05301727 dmacfg &= ~GEM_BIT(ENDIA_PKT);
Arun Chandran62f69242015-03-01 11:38:02 +05301728
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03001729 if (bp->native_io)
Arun Chandran62f69242015-03-01 11:38:02 +05301730 dmacfg &= ~GEM_BIT(ENDIA_DESC);
1731 else
1732 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
1733
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02001734 if (bp->dev->features & NETIF_F_HW_CSUM)
1735 dmacfg |= GEM_BIT(TXCOEN);
1736 else
1737 dmacfg &= ~GEM_BIT(TXCOEN);
Harini Katakamfff80192016-08-09 13:15:53 +05301738
1739#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1740 dmacfg |= GEM_BIT(ADDR64);
1741#endif
Nicolas Ferree1755872014-07-24 13:50:58 +02001742 netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
1743 dmacfg);
Jamie Iles0116da42011-03-14 17:38:30 +00001744 gem_writel(bp, DMACFG, dmacfg);
1745 }
1746}
1747
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001748static void macb_init_hw(struct macb *bp)
1749{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001750 struct macb_queue *queue;
1751 unsigned int q;
1752
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001753 u32 config;
1754
1755 macb_reset_hw(bp);
Joachim Eastwood314bccc2012-11-07 08:14:52 +00001756 macb_set_hwaddr(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001757
Jamie Iles70c9f3d2011-03-09 16:22:54 +00001758 config = macb_mdc_clk_div(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05301759 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
1760 config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001761 config |= MACB_BF(RBOF, NET_IP_ALIGN); /* Make eth data aligned */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001762 config |= MACB_BIT(PAE); /* PAuse Enable */
1763 config |= MACB_BIT(DRFCS); /* Discard Rx FCS */
Dan Carpentera104a6b2015-05-12 21:15:24 +03001764 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301765 config |= MACB_BIT(JFRAME); /* Enable jumbo frames */
1766 else
1767 config |= MACB_BIT(BIG); /* Receive oversized frames */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001768 if (bp->dev->flags & IFF_PROMISC)
1769 config |= MACB_BIT(CAF); /* Copy All Frames */
Cyrille Pitchen924ec532014-07-24 13:51:01 +02001770 else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
1771 config |= GEM_BIT(RXCOEN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001772 if (!(bp->dev->flags & IFF_BROADCAST))
1773 config |= MACB_BIT(NBC); /* No BroadCast */
Jamie Iles757a03c2011-03-09 16:29:59 +00001774 config |= macb_dbw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001775 macb_writel(bp, NCFGR, config);
Dan Carpentera104a6b2015-05-12 21:15:24 +03001776 if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301777 gem_writel(bp, JML, bp->jumbo_max_len);
Vitalii Demianets26cdfb42012-11-02 07:09:24 +00001778 bp->speed = SPEED_10;
1779 bp->duplex = DUPLEX_HALF;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301780 bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
Dan Carpentera104a6b2015-05-12 21:15:24 +03001781 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301782 bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001783
Jamie Iles0116da42011-03-14 17:38:30 +00001784 macb_configure_dma(bp);
1785
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001786 /* Initialize TX and RX buffers */
Harini Katakamfff80192016-08-09 13:15:53 +05301787 macb_writel(bp, RBQP, (u32)(bp->rx_ring_dma));
1788#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1789 macb_writel(bp, RBQPH, (u32)(bp->rx_ring_dma >> 32));
1790#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001791 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Harini Katakamfff80192016-08-09 13:15:53 +05301792 queue_writel(queue, TBQP, (u32)(queue->tx_ring_dma));
1793#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1794 queue_writel(queue, TBQPH, (u32)(queue->tx_ring_dma >> 32));
1795#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001796
1797 /* Enable interrupts */
1798 queue_writel(queue, IER,
1799 MACB_RX_INT_FLAGS |
1800 MACB_TX_INT_FLAGS |
1801 MACB_BIT(HRESP));
1802 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001803
1804 /* Enable TX and RX */
frederic RODO6c36a702007-07-12 19:07:24 +02001805 macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001806}
1807
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001808/* The hash address register is 64 bits long and takes up two
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001809 * locations in the memory map. The least significant bits are stored
1810 * in EMAC_HSL and the most significant bits in EMAC_HSH.
1811 *
1812 * The unicast hash enable and the multicast hash enable bits in the
1813 * network configuration register enable the reception of hash matched
1814 * frames. The destination address is reduced to a 6 bit index into
1815 * the 64 bit hash register using the following hash function. The
1816 * hash function is an exclusive or of every sixth bit of the
1817 * destination address.
1818 *
1819 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
1820 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
1821 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
1822 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
1823 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
1824 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
1825 *
1826 * da[0] represents the least significant bit of the first byte
1827 * received, that is, the multicast/unicast indicator, and da[47]
1828 * represents the most significant bit of the last byte received. If
1829 * the hash index, hi[n], points to a bit that is set in the hash
1830 * register then the frame will be matched according to whether the
1831 * frame is multicast or unicast. A multicast match will be signalled
1832 * if the multicast hash enable bit is set, da[0] is 1 and the hash
1833 * index points to a bit set in the hash register. A unicast match
1834 * will be signalled if the unicast hash enable bit is set, da[0] is 0
1835 * and the hash index points to a bit set in the hash register. To
1836 * receive all multicast frames, the hash register should be set with
1837 * all ones and the multicast hash enable bit should be set in the
1838 * network configuration register.
1839 */
1840
1841static inline int hash_bit_value(int bitnr, __u8 *addr)
1842{
1843 if (addr[bitnr / 8] & (1 << (bitnr % 8)))
1844 return 1;
1845 return 0;
1846}
1847
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001848/* Return the hash index value for the specified address. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001849static int hash_get_index(__u8 *addr)
1850{
1851 int i, j, bitval;
1852 int hash_index = 0;
1853
1854 for (j = 0; j < 6; j++) {
1855 for (i = 0, bitval = 0; i < 8; i++)
Xander Huff2fa45e22015-01-15 15:55:19 -06001856 bitval ^= hash_bit_value(i * 6 + j, addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001857
1858 hash_index |= (bitval << j);
1859 }
1860
1861 return hash_index;
1862}
1863
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001864/* Add multicast addresses to the internal multicast-hash table. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001865static void macb_sethashtable(struct net_device *dev)
1866{
Jiri Pirko22bedad32010-04-01 21:22:57 +00001867 struct netdev_hw_addr *ha;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001868 unsigned long mc_filter[2];
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +00001869 unsigned int bitnr;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001870 struct macb *bp = netdev_priv(dev);
1871
Moritz Fischeraa50b552016-03-29 19:11:13 -07001872 mc_filter[0] = 0;
1873 mc_filter[1] = 0;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001874
Jiri Pirko22bedad32010-04-01 21:22:57 +00001875 netdev_for_each_mc_addr(ha, dev) {
1876 bitnr = hash_get_index(ha->addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001877 mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
1878 }
1879
Jamie Ilesf75ba502011-11-08 10:12:32 +00001880 macb_or_gem_writel(bp, HRB, mc_filter[0]);
1881 macb_or_gem_writel(bp, HRT, mc_filter[1]);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001882}
1883
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001884/* Enable/Disable promiscuous and multicast modes. */
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01001885static void macb_set_rx_mode(struct net_device *dev)
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001886{
1887 unsigned long cfg;
1888 struct macb *bp = netdev_priv(dev);
1889
1890 cfg = macb_readl(bp, NCFGR);
1891
Cyrille Pitchen924ec532014-07-24 13:51:01 +02001892 if (dev->flags & IFF_PROMISC) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001893 /* Enable promiscuous mode */
1894 cfg |= MACB_BIT(CAF);
Cyrille Pitchen924ec532014-07-24 13:51:01 +02001895
1896 /* Disable RX checksum offload */
1897 if (macb_is_gem(bp))
1898 cfg &= ~GEM_BIT(RXCOEN);
1899 } else {
1900 /* Disable promiscuous mode */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001901 cfg &= ~MACB_BIT(CAF);
1902
Cyrille Pitchen924ec532014-07-24 13:51:01 +02001903 /* Enable RX checksum offload only if requested */
1904 if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
1905 cfg |= GEM_BIT(RXCOEN);
1906 }
1907
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001908 if (dev->flags & IFF_ALLMULTI) {
1909 /* Enable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00001910 macb_or_gem_writel(bp, HRB, -1);
1911 macb_or_gem_writel(bp, HRT, -1);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001912 cfg |= MACB_BIT(NCFGR_MTI);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00001913 } else if (!netdev_mc_empty(dev)) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001914 /* Enable specific multicasts */
1915 macb_sethashtable(dev);
1916 cfg |= MACB_BIT(NCFGR_MTI);
1917 } else if (dev->flags & (~IFF_ALLMULTI)) {
1918 /* Disable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00001919 macb_or_gem_writel(bp, HRB, 0);
1920 macb_or_gem_writel(bp, HRT, 0);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02001921 cfg &= ~MACB_BIT(NCFGR_MTI);
1922 }
1923
1924 macb_writel(bp, NCFGR, cfg);
1925}
1926
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001927static int macb_open(struct net_device *dev)
1928{
1929 struct macb *bp = netdev_priv(dev);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001930 size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001931 int err;
1932
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001933 netdev_dbg(bp->dev, "open\n");
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001934
Nicolas Ferre03fc4722012-07-03 23:14:13 +00001935 /* carrier starts down */
1936 netif_carrier_off(dev);
1937
frederic RODO6c36a702007-07-12 19:07:24 +02001938 /* if the phy is not yet register, retry later*/
Philippe Reynes0a912812016-06-22 00:32:35 +02001939 if (!dev->phydev)
frederic RODO6c36a702007-07-12 19:07:24 +02001940 return -EAGAIN;
1941
Nicolas Ferre1b447912013-06-04 21:57:11 +00001942 /* RX buffers initialization */
Nicolas Ferre4df95132013-06-04 21:57:12 +00001943 macb_init_rx_buffer_size(bp, bufsz);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001944
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001945 err = macb_alloc_consistent(bp);
1946 if (err) {
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001947 netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
1948 err);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001949 return err;
1950 }
1951
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001952 napi_enable(&bp->napi);
1953
Nicolas Ferre4df95132013-06-04 21:57:12 +00001954 bp->macbgem_ops.mog_init_rings(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001955 macb_init_hw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001956
frederic RODO6c36a702007-07-12 19:07:24 +02001957 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02001958 phy_start(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02001959
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001960 netif_tx_start_all_queues(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001961
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001962 return 0;
1963}
1964
1965static int macb_close(struct net_device *dev)
1966{
1967 struct macb *bp = netdev_priv(dev);
1968 unsigned long flags;
1969
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001970 netif_tx_stop_all_queues(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001971 napi_disable(&bp->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001972
Philippe Reynes0a912812016-06-22 00:32:35 +02001973 if (dev->phydev)
1974 phy_stop(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02001975
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001976 spin_lock_irqsave(&bp->lock, flags);
1977 macb_reset_hw(bp);
1978 netif_carrier_off(dev);
1979 spin_unlock_irqrestore(&bp->lock, flags);
1980
1981 macb_free_consistent(bp);
1982
1983 return 0;
1984}
1985
Harini Katakama5898ea2015-05-06 22:27:18 +05301986static int macb_change_mtu(struct net_device *dev, int new_mtu)
1987{
1988 struct macb *bp = netdev_priv(dev);
1989 u32 max_mtu;
1990
1991 if (netif_running(dev))
1992 return -EBUSY;
1993
1994 max_mtu = ETH_DATA_LEN;
Dan Carpentera104a6b2015-05-12 21:15:24 +03001995 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakama5898ea2015-05-06 22:27:18 +05301996 max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
1997
1998 if ((new_mtu > max_mtu) || (new_mtu < GEM_MTU_MIN_SIZE))
1999 return -EINVAL;
2000
2001 dev->mtu = new_mtu;
2002
2003 return 0;
2004}
2005
Jamie Ilesa494ed82011-03-09 16:26:35 +00002006static void gem_update_stats(struct macb *bp)
2007{
Andy Shevchenko8bcbf822015-07-24 21:24:02 +03002008 unsigned int i;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002009 u32 *p = &bp->hw_stats.gem.tx_octets_31_0;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002010
Xander Huff3ff13f12015-01-13 16:15:51 -06002011 for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
2012 u32 offset = gem_statistics[i].offset;
David S. Miller7a6e0702015-07-27 14:24:48 -07002013 u64 val = bp->macb_reg_readl(bp, offset);
Xander Huff3ff13f12015-01-13 16:15:51 -06002014
2015 bp->ethtool_stats[i] += val;
2016 *p += val;
2017
2018 if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
2019 /* Add GEM_OCTTXH, GEM_OCTRXH */
David S. Miller7a6e0702015-07-27 14:24:48 -07002020 val = bp->macb_reg_readl(bp, offset + 4);
Xander Huff2fa45e22015-01-15 15:55:19 -06002021 bp->ethtool_stats[i] += ((u64)val) << 32;
Xander Huff3ff13f12015-01-13 16:15:51 -06002022 *(++p) += val;
2023 }
2024 }
Jamie Ilesa494ed82011-03-09 16:26:35 +00002025}
2026
2027static struct net_device_stats *gem_get_stats(struct macb *bp)
2028{
2029 struct gem_stats *hwstat = &bp->hw_stats.gem;
2030 struct net_device_stats *nstat = &bp->stats;
2031
2032 gem_update_stats(bp);
2033
2034 nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
2035 hwstat->rx_alignment_errors +
2036 hwstat->rx_resource_errors +
2037 hwstat->rx_overruns +
2038 hwstat->rx_oversize_frames +
2039 hwstat->rx_jabbers +
2040 hwstat->rx_undersized_frames +
2041 hwstat->rx_length_field_frame_errors);
2042 nstat->tx_errors = (hwstat->tx_late_collisions +
2043 hwstat->tx_excessive_collisions +
2044 hwstat->tx_underrun +
2045 hwstat->tx_carrier_sense_errors);
2046 nstat->multicast = hwstat->rx_multicast_frames;
2047 nstat->collisions = (hwstat->tx_single_collision_frames +
2048 hwstat->tx_multiple_collision_frames +
2049 hwstat->tx_excessive_collisions);
2050 nstat->rx_length_errors = (hwstat->rx_oversize_frames +
2051 hwstat->rx_jabbers +
2052 hwstat->rx_undersized_frames +
2053 hwstat->rx_length_field_frame_errors);
2054 nstat->rx_over_errors = hwstat->rx_resource_errors;
2055 nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
2056 nstat->rx_frame_errors = hwstat->rx_alignment_errors;
2057 nstat->rx_fifo_errors = hwstat->rx_overruns;
2058 nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
2059 nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
2060 nstat->tx_fifo_errors = hwstat->tx_underrun;
2061
2062 return nstat;
2063}
2064
Xander Huff3ff13f12015-01-13 16:15:51 -06002065static void gem_get_ethtool_stats(struct net_device *dev,
2066 struct ethtool_stats *stats, u64 *data)
2067{
2068 struct macb *bp;
2069
2070 bp = netdev_priv(dev);
2071 gem_update_stats(bp);
Xander Huff2fa45e22015-01-15 15:55:19 -06002072 memcpy(data, &bp->ethtool_stats, sizeof(u64) * GEM_STATS_LEN);
Xander Huff3ff13f12015-01-13 16:15:51 -06002073}
2074
2075static int gem_get_sset_count(struct net_device *dev, int sset)
2076{
2077 switch (sset) {
2078 case ETH_SS_STATS:
2079 return GEM_STATS_LEN;
2080 default:
2081 return -EOPNOTSUPP;
2082 }
2083}
2084
2085static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
2086{
Andy Shevchenko8bcbf822015-07-24 21:24:02 +03002087 unsigned int i;
Xander Huff3ff13f12015-01-13 16:15:51 -06002088
2089 switch (sset) {
2090 case ETH_SS_STATS:
2091 for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
2092 memcpy(p, gem_statistics[i].stat_string,
2093 ETH_GSTRING_LEN);
2094 break;
2095 }
2096}
2097
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002098static struct net_device_stats *macb_get_stats(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002099{
2100 struct macb *bp = netdev_priv(dev);
2101 struct net_device_stats *nstat = &bp->stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002102 struct macb_stats *hwstat = &bp->hw_stats.macb;
2103
2104 if (macb_is_gem(bp))
2105 return gem_get_stats(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002106
frederic RODO6c36a702007-07-12 19:07:24 +02002107 /* read stats from hardware */
2108 macb_update_stats(bp);
2109
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002110 /* Convert HW stats into netdevice stats */
2111 nstat->rx_errors = (hwstat->rx_fcs_errors +
2112 hwstat->rx_align_errors +
2113 hwstat->rx_resource_errors +
2114 hwstat->rx_overruns +
2115 hwstat->rx_oversize_pkts +
2116 hwstat->rx_jabbers +
2117 hwstat->rx_undersize_pkts +
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002118 hwstat->rx_length_mismatch);
2119 nstat->tx_errors = (hwstat->tx_late_cols +
2120 hwstat->tx_excessive_cols +
2121 hwstat->tx_underruns +
Wolfgang Steinwender716723c2015-04-10 11:42:56 +02002122 hwstat->tx_carrier_errors +
2123 hwstat->sqe_test_errors);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002124 nstat->collisions = (hwstat->tx_single_cols +
2125 hwstat->tx_multiple_cols +
2126 hwstat->tx_excessive_cols);
2127 nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
2128 hwstat->rx_jabbers +
2129 hwstat->rx_undersize_pkts +
2130 hwstat->rx_length_mismatch);
Alexander Steinb19f7f72011-04-13 05:03:24 +00002131 nstat->rx_over_errors = hwstat->rx_resource_errors +
2132 hwstat->rx_overruns;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002133 nstat->rx_crc_errors = hwstat->rx_fcs_errors;
2134 nstat->rx_frame_errors = hwstat->rx_align_errors;
2135 nstat->rx_fifo_errors = hwstat->rx_overruns;
2136 /* XXX: What does "missed" mean? */
2137 nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
2138 nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
2139 nstat->tx_fifo_errors = hwstat->tx_underruns;
2140 /* Don't know about heartbeat or window errors... */
2141
2142 return nstat;
2143}
2144
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002145static int macb_get_regs_len(struct net_device *netdev)
2146{
2147 return MACB_GREGS_NBR * sizeof(u32);
2148}
2149
2150static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2151 void *p)
2152{
2153 struct macb *bp = netdev_priv(dev);
2154 unsigned int tail, head;
2155 u32 *regs_buff = p;
2156
2157 regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
2158 | MACB_GREGS_VERSION;
2159
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002160 tail = macb_tx_ring_wrap(bp->queues[0].tx_tail);
2161 head = macb_tx_ring_wrap(bp->queues[0].tx_head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002162
2163 regs_buff[0] = macb_readl(bp, NCR);
2164 regs_buff[1] = macb_or_gem_readl(bp, NCFGR);
2165 regs_buff[2] = macb_readl(bp, NSR);
2166 regs_buff[3] = macb_readl(bp, TSR);
2167 regs_buff[4] = macb_readl(bp, RBQP);
2168 regs_buff[5] = macb_readl(bp, TBQP);
2169 regs_buff[6] = macb_readl(bp, RSR);
2170 regs_buff[7] = macb_readl(bp, IMR);
2171
2172 regs_buff[8] = tail;
2173 regs_buff[9] = head;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002174 regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
2175 regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002176
Neil Armstrongce721a72016-01-05 14:39:16 +01002177 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
2178 regs_buff[12] = macb_or_gem_readl(bp, USRIO);
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002179 if (macb_is_gem(bp))
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002180 regs_buff[13] = gem_readl(bp, DMACFG);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002181}
2182
Sergio Prado3e2a5e12016-02-09 12:07:16 -02002183static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2184{
2185 struct macb *bp = netdev_priv(netdev);
2186
2187 wol->supported = 0;
2188 wol->wolopts = 0;
2189
2190 if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
2191 wol->supported = WAKE_MAGIC;
2192
2193 if (bp->wol & MACB_WOL_ENABLED)
2194 wol->wolopts |= WAKE_MAGIC;
2195 }
2196}
2197
2198static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2199{
2200 struct macb *bp = netdev_priv(netdev);
2201
2202 if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
2203 (wol->wolopts & ~WAKE_MAGIC))
2204 return -EOPNOTSUPP;
2205
2206 if (wol->wolopts & WAKE_MAGIC)
2207 bp->wol |= MACB_WOL_ENABLED;
2208 else
2209 bp->wol &= ~MACB_WOL_ENABLED;
2210
2211 device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);
2212
2213 return 0;
2214}
2215
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002216static const struct ethtool_ops macb_ethtool_ops = {
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002217 .get_regs_len = macb_get_regs_len,
2218 .get_regs = macb_get_regs,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002219 .get_link = ethtool_op_get_link,
Richard Cochran17f393e2012-04-03 22:59:31 +00002220 .get_ts_info = ethtool_op_get_ts_info,
Sergio Prado3e2a5e12016-02-09 12:07:16 -02002221 .get_wol = macb_get_wol,
2222 .set_wol = macb_set_wol,
Philippe Reynes176275a2016-06-22 00:32:36 +02002223 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2224 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Xander Huff8cd5a562015-01-15 15:55:20 -06002225};
Xander Huff8cd5a562015-01-15 15:55:20 -06002226
Lad, Prabhakar8093b1c2015-02-05 16:21:07 +00002227static const struct ethtool_ops gem_ethtool_ops = {
Xander Huff8cd5a562015-01-15 15:55:20 -06002228 .get_regs_len = macb_get_regs_len,
2229 .get_regs = macb_get_regs,
2230 .get_link = ethtool_op_get_link,
2231 .get_ts_info = ethtool_op_get_ts_info,
Xander Huff3ff13f12015-01-13 16:15:51 -06002232 .get_ethtool_stats = gem_get_ethtool_stats,
2233 .get_strings = gem_get_ethtool_strings,
2234 .get_sset_count = gem_get_sset_count,
Philippe Reynes176275a2016-06-22 00:32:36 +02002235 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2236 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002237};
2238
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002239static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002240{
Philippe Reynes0a912812016-06-22 00:32:35 +02002241 struct phy_device *phydev = dev->phydev;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002242
2243 if (!netif_running(dev))
2244 return -EINVAL;
2245
frederic RODO6c36a702007-07-12 19:07:24 +02002246 if (!phydev)
2247 return -ENODEV;
2248
Richard Cochran28b04112010-07-17 08:48:55 +00002249 return phy_mii_ioctl(phydev, rq, cmd);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002250}
2251
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002252static int macb_set_features(struct net_device *netdev,
2253 netdev_features_t features)
2254{
2255 struct macb *bp = netdev_priv(netdev);
2256 netdev_features_t changed = features ^ netdev->features;
2257
2258 /* TX checksum offload */
2259 if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
2260 u32 dmacfg;
2261
2262 dmacfg = gem_readl(bp, DMACFG);
2263 if (features & NETIF_F_HW_CSUM)
2264 dmacfg |= GEM_BIT(TXCOEN);
2265 else
2266 dmacfg &= ~GEM_BIT(TXCOEN);
2267 gem_writel(bp, DMACFG, dmacfg);
2268 }
2269
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002270 /* RX checksum offload */
2271 if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
2272 u32 netcfg;
2273
2274 netcfg = gem_readl(bp, NCFGR);
2275 if (features & NETIF_F_RXCSUM &&
2276 !(netdev->flags & IFF_PROMISC))
2277 netcfg |= GEM_BIT(RXCOEN);
2278 else
2279 netcfg &= ~GEM_BIT(RXCOEN);
2280 gem_writel(bp, NCFGR, netcfg);
2281 }
2282
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002283 return 0;
2284}
2285
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002286static const struct net_device_ops macb_netdev_ops = {
2287 .ndo_open = macb_open,
2288 .ndo_stop = macb_close,
2289 .ndo_start_xmit = macb_start_xmit,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00002290 .ndo_set_rx_mode = macb_set_rx_mode,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002291 .ndo_get_stats = macb_get_stats,
2292 .ndo_do_ioctl = macb_ioctl,
2293 .ndo_validate_addr = eth_validate_addr,
Harini Katakama5898ea2015-05-06 22:27:18 +05302294 .ndo_change_mtu = macb_change_mtu,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002295 .ndo_set_mac_address = eth_mac_addr,
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07002296#ifdef CONFIG_NET_POLL_CONTROLLER
2297 .ndo_poll_controller = macb_poll_controller,
2298#endif
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002299 .ndo_set_features = macb_set_features,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002300};
2301
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002302/* Configure peripheral capabilities according to device tree
Nicolas Ferree1755872014-07-24 13:50:58 +02002303 * and integration options used
2304 */
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002305static void macb_configure_caps(struct macb *bp,
2306 const struct macb_config *dt_conf)
Nicolas Ferree1755872014-07-24 13:50:58 +02002307{
2308 u32 dcfg;
Nicolas Ferree1755872014-07-24 13:50:58 +02002309
Nicolas Ferref6970502015-03-31 15:02:01 +02002310 if (dt_conf)
2311 bp->caps = dt_conf->caps;
2312
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002313 if (hw_is_gem(bp->regs, bp->native_io)) {
Nicolas Ferree1755872014-07-24 13:50:58 +02002314 bp->caps |= MACB_CAPS_MACB_IS_GEM;
2315
Nicolas Ferree1755872014-07-24 13:50:58 +02002316 dcfg = gem_readl(bp, DCFG1);
2317 if (GEM_BFEXT(IRQCOR, dcfg) == 0)
2318 bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
2319 dcfg = gem_readl(bp, DCFG2);
2320 if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
2321 bp->caps |= MACB_CAPS_FIFO_MODE;
2322 }
2323
Andy Shevchenkoa35919e2015-07-24 21:24:01 +03002324 dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
Nicolas Ferree1755872014-07-24 13:50:58 +02002325}
2326
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002327static void macb_probe_queues(void __iomem *mem,
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002328 bool native_io,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002329 unsigned int *queue_mask,
2330 unsigned int *num_queues)
2331{
2332 unsigned int hw_q;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002333
2334 *queue_mask = 0x1;
2335 *num_queues = 1;
2336
Nicolas Ferreda120112015-03-31 15:02:00 +02002337 /* is it macb or gem ?
2338 *
2339 * We need to read directly from the hardware here because
2340 * we are early in the probe process and don't have the
2341 * MACB_CAPS_MACB_IS_GEM flag positioned
2342 */
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002343 if (!hw_is_gem(mem, native_io))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002344 return;
2345
2346 /* bit 0 is never set but queue 0 always exists */
Arun Chandrana50dad32015-02-18 16:59:35 +05302347 *queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;
2348
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002349 *queue_mask |= 0x1;
2350
2351 for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
2352 if (*queue_mask & (1 << hw_q))
2353 (*num_queues)++;
2354}
2355
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002356static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302357 struct clk **hclk, struct clk **tx_clk,
2358 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002359{
2360 int err;
2361
2362 *pclk = devm_clk_get(&pdev->dev, "pclk");
2363 if (IS_ERR(*pclk)) {
2364 err = PTR_ERR(*pclk);
2365 dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
2366 return err;
2367 }
2368
2369 *hclk = devm_clk_get(&pdev->dev, "hclk");
2370 if (IS_ERR(*hclk)) {
2371 err = PTR_ERR(*hclk);
2372 dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
2373 return err;
2374 }
2375
2376 *tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
2377 if (IS_ERR(*tx_clk))
2378 *tx_clk = NULL;
2379
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302380 *rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
2381 if (IS_ERR(*rx_clk))
2382 *rx_clk = NULL;
2383
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002384 err = clk_prepare_enable(*pclk);
2385 if (err) {
2386 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
2387 return err;
2388 }
2389
2390 err = clk_prepare_enable(*hclk);
2391 if (err) {
2392 dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
2393 goto err_disable_pclk;
2394 }
2395
2396 err = clk_prepare_enable(*tx_clk);
2397 if (err) {
2398 dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
2399 goto err_disable_hclk;
2400 }
2401
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302402 err = clk_prepare_enable(*rx_clk);
2403 if (err) {
2404 dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
2405 goto err_disable_txclk;
2406 }
2407
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002408 return 0;
2409
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302410err_disable_txclk:
2411 clk_disable_unprepare(*tx_clk);
2412
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002413err_disable_hclk:
2414 clk_disable_unprepare(*hclk);
2415
2416err_disable_pclk:
2417 clk_disable_unprepare(*pclk);
2418
2419 return err;
2420}
2421
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002422static int macb_init(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002423{
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002424 struct net_device *dev = platform_get_drvdata(pdev);
Nicolas Ferrebfa09142015-03-31 15:01:59 +02002425 unsigned int hw_q, q;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002426 struct macb *bp = netdev_priv(dev);
2427 struct macb_queue *queue;
2428 int err;
2429 u32 val;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002430
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002431 /* set the queue register mapping once for all: queue0 has a special
2432 * register mapping but we don't want to test the queue index then
2433 * compute the corresponding register offset at run time.
2434 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002435 for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
Nicolas Ferrebfa09142015-03-31 15:01:59 +02002436 if (!(bp->queue_mask & (1 << hw_q)))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002437 continue;
Jamie Iles461845d2011-03-08 20:19:23 +00002438
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002439 queue = &bp->queues[q];
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002440 queue->bp = bp;
2441 if (hw_q) {
2442 queue->ISR = GEM_ISR(hw_q - 1);
2443 queue->IER = GEM_IER(hw_q - 1);
2444 queue->IDR = GEM_IDR(hw_q - 1);
2445 queue->IMR = GEM_IMR(hw_q - 1);
2446 queue->TBQP = GEM_TBQP(hw_q - 1);
Harini Katakamfff80192016-08-09 13:15:53 +05302447#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2448 queue->TBQPH = GEM_TBQPH(hw_q -1);
2449#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002450 } else {
2451 /* queue0 uses legacy registers */
2452 queue->ISR = MACB_ISR;
2453 queue->IER = MACB_IER;
2454 queue->IDR = MACB_IDR;
2455 queue->IMR = MACB_IMR;
2456 queue->TBQP = MACB_TBQP;
Harini Katakamfff80192016-08-09 13:15:53 +05302457#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2458 queue->TBQPH = MACB_TBQPH;
2459#endif
Soren Brinkmanne1824df2013-12-10 16:07:23 -08002460 }
Soren Brinkmanne1824df2013-12-10 16:07:23 -08002461
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002462 /* get irq: here we use the linux queue index, not the hardware
2463 * queue index. the queue irq definitions in the device tree
2464 * must remove the optional gaps that could exist in the
2465 * hardware queue mask.
2466 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002467 queue->irq = platform_get_irq(pdev, q);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002468 err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
Punnaiah Choudary Kalluri20488232015-03-06 18:29:12 +01002469 IRQF_SHARED, dev->name, queue);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002470 if (err) {
2471 dev_err(&pdev->dev,
2472 "Unable to request IRQ %d (error %d)\n",
2473 queue->irq, err);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002474 return err;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002475 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002476
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002477 INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
Cyrille Pitchencf250de2014-12-15 15:13:32 +01002478 q++;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002479 }
2480
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00002481 dev->netdev_ops = &macb_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002482 netif_napi_add(dev, &bp->napi, macb_poll, 64);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002483
Nicolas Ferre4df95132013-06-04 21:57:12 +00002484 /* setup appropriated routines according to adapter type */
2485 if (macb_is_gem(bp)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002486 bp->max_tx_length = GEM_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002487 bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
2488 bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
2489 bp->macbgem_ops.mog_init_rings = gem_init_rings;
2490 bp->macbgem_ops.mog_rx = gem_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06002491 dev->ethtool_ops = &gem_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002492 } else {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002493 bp->max_tx_length = MACB_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002494 bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
2495 bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
2496 bp->macbgem_ops.mog_init_rings = macb_init_rings;
2497 bp->macbgem_ops.mog_rx = macb_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06002498 dev->ethtool_ops = &macb_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00002499 }
2500
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002501 /* Set features */
2502 dev->hw_features = NETIF_F_SG;
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002503 /* Checksum offload is only available on gem with packet buffer */
2504 if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002505 dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02002506 if (bp->caps & MACB_CAPS_SG_DISABLED)
2507 dev->hw_features &= ~NETIF_F_SG;
2508 dev->features = dev->hw_features;
2509
Neil Armstrongce721a72016-01-05 14:39:16 +01002510 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
2511 val = 0;
2512 if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
2513 val = GEM_BIT(RGMII);
2514 else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002515 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01002516 val = MACB_BIT(RMII);
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002517 else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01002518 val = MACB_BIT(MII);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002519
Neil Armstrongce721a72016-01-05 14:39:16 +01002520 if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
2521 val |= MACB_BIT(CLKEN);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002522
Neil Armstrongce721a72016-01-05 14:39:16 +01002523 macb_or_gem_writel(bp, USRIO, val);
2524 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002525
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002526 /* Set MII management clock divider */
2527 val = macb_mdc_clk_div(bp);
2528 val |= macb_dbw(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05302529 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
2530 val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002531 macb_writel(bp, NCFGR, val);
2532
2533 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002534}
2535
2536#if defined(CONFIG_OF)
2537/* 1518 rounded up */
2538#define AT91ETHER_MAX_RBUFF_SZ 0x600
2539/* max number of receive buffers */
2540#define AT91ETHER_MAX_RX_DESCR 9
2541
2542/* Initialize and start the Receiver and Transmit subsystems */
2543static int at91ether_start(struct net_device *dev)
2544{
2545 struct macb *lp = netdev_priv(dev);
2546 dma_addr_t addr;
2547 u32 ctl;
2548 int i;
2549
2550 lp->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
2551 (AT91ETHER_MAX_RX_DESCR *
2552 sizeof(struct macb_dma_desc)),
2553 &lp->rx_ring_dma, GFP_KERNEL);
2554 if (!lp->rx_ring)
2555 return -ENOMEM;
2556
2557 lp->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
2558 AT91ETHER_MAX_RX_DESCR *
2559 AT91ETHER_MAX_RBUFF_SZ,
2560 &lp->rx_buffers_dma, GFP_KERNEL);
2561 if (!lp->rx_buffers) {
2562 dma_free_coherent(&lp->pdev->dev,
2563 AT91ETHER_MAX_RX_DESCR *
2564 sizeof(struct macb_dma_desc),
2565 lp->rx_ring, lp->rx_ring_dma);
2566 lp->rx_ring = NULL;
2567 return -ENOMEM;
2568 }
2569
2570 addr = lp->rx_buffers_dma;
2571 for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
2572 lp->rx_ring[i].addr = addr;
2573 lp->rx_ring[i].ctrl = 0;
2574 addr += AT91ETHER_MAX_RBUFF_SZ;
2575 }
2576
2577 /* Set the Wrap bit on the last descriptor */
2578 lp->rx_ring[AT91ETHER_MAX_RX_DESCR - 1].addr |= MACB_BIT(RX_WRAP);
2579
2580 /* Reset buffer index */
2581 lp->rx_tail = 0;
2582
2583 /* Program address of descriptor list in Rx Buffer Queue register */
2584 macb_writel(lp, RBQP, lp->rx_ring_dma);
2585
2586 /* Enable Receive and Transmit */
2587 ctl = macb_readl(lp, NCR);
2588 macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));
2589
2590 return 0;
2591}
2592
2593/* Open the ethernet interface */
2594static int at91ether_open(struct net_device *dev)
2595{
2596 struct macb *lp = netdev_priv(dev);
2597 u32 ctl;
2598 int ret;
2599
2600 /* Clear internal statistics */
2601 ctl = macb_readl(lp, NCR);
2602 macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));
2603
2604 macb_set_hwaddr(lp);
2605
2606 ret = at91ether_start(dev);
2607 if (ret)
2608 return ret;
2609
2610 /* Enable MAC interrupts */
2611 macb_writel(lp, IER, MACB_BIT(RCOMP) |
2612 MACB_BIT(RXUBR) |
2613 MACB_BIT(ISR_TUND) |
2614 MACB_BIT(ISR_RLE) |
2615 MACB_BIT(TCOMP) |
2616 MACB_BIT(ISR_ROVR) |
2617 MACB_BIT(HRESP));
2618
2619 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02002620 phy_start(dev->phydev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002621
2622 netif_start_queue(dev);
2623
2624 return 0;
2625}
2626
2627/* Close the interface */
2628static int at91ether_close(struct net_device *dev)
2629{
2630 struct macb *lp = netdev_priv(dev);
2631 u32 ctl;
2632
2633 /* Disable Receiver and Transmitter */
2634 ctl = macb_readl(lp, NCR);
2635 macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));
2636
2637 /* Disable MAC interrupts */
2638 macb_writel(lp, IDR, MACB_BIT(RCOMP) |
2639 MACB_BIT(RXUBR) |
2640 MACB_BIT(ISR_TUND) |
2641 MACB_BIT(ISR_RLE) |
2642 MACB_BIT(TCOMP) |
2643 MACB_BIT(ISR_ROVR) |
2644 MACB_BIT(HRESP));
2645
2646 netif_stop_queue(dev);
2647
2648 dma_free_coherent(&lp->pdev->dev,
2649 AT91ETHER_MAX_RX_DESCR *
2650 sizeof(struct macb_dma_desc),
2651 lp->rx_ring, lp->rx_ring_dma);
2652 lp->rx_ring = NULL;
2653
2654 dma_free_coherent(&lp->pdev->dev,
2655 AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
2656 lp->rx_buffers, lp->rx_buffers_dma);
2657 lp->rx_buffers = NULL;
2658
2659 return 0;
2660}
2661
2662/* Transmit packet */
2663static int at91ether_start_xmit(struct sk_buff *skb, struct net_device *dev)
2664{
2665 struct macb *lp = netdev_priv(dev);
2666
2667 if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
2668 netif_stop_queue(dev);
2669
2670 /* Store packet information (to free when Tx completed) */
2671 lp->skb = skb;
2672 lp->skb_length = skb->len;
2673 lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len,
2674 DMA_TO_DEVICE);
Alexey Khoroshilov178c7ae2016-11-19 01:40:10 +03002675 if (dma_mapping_error(NULL, lp->skb_physaddr)) {
2676 dev_kfree_skb_any(skb);
2677 dev->stats.tx_dropped++;
2678 netdev_err(dev, "%s: DMA mapping error\n", __func__);
2679 return NETDEV_TX_OK;
2680 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002681
2682 /* Set address of the data in the Transmit Address register */
2683 macb_writel(lp, TAR, lp->skb_physaddr);
2684 /* Set length of the packet in the Transmit Control register */
2685 macb_writel(lp, TCR, skb->len);
2686
2687 } else {
2688 netdev_err(dev, "%s called, but device is busy!\n", __func__);
2689 return NETDEV_TX_BUSY;
2690 }
2691
2692 return NETDEV_TX_OK;
2693}
2694
2695/* Extract received frame from buffer descriptors and sent to upper layers.
2696 * (Called from interrupt context)
2697 */
2698static void at91ether_rx(struct net_device *dev)
2699{
2700 struct macb *lp = netdev_priv(dev);
2701 unsigned char *p_recv;
2702 struct sk_buff *skb;
2703 unsigned int pktlen;
2704
2705 while (lp->rx_ring[lp->rx_tail].addr & MACB_BIT(RX_USED)) {
2706 p_recv = lp->rx_buffers + lp->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
2707 pktlen = MACB_BF(RX_FRMLEN, lp->rx_ring[lp->rx_tail].ctrl);
2708 skb = netdev_alloc_skb(dev, pktlen + 2);
2709 if (skb) {
2710 skb_reserve(skb, 2);
2711 memcpy(skb_put(skb, pktlen), p_recv, pktlen);
2712
2713 skb->protocol = eth_type_trans(skb, dev);
2714 lp->stats.rx_packets++;
2715 lp->stats.rx_bytes += pktlen;
2716 netif_rx(skb);
2717 } else {
2718 lp->stats.rx_dropped++;
2719 }
2720
2721 if (lp->rx_ring[lp->rx_tail].ctrl & MACB_BIT(RX_MHASH_MATCH))
2722 lp->stats.multicast++;
2723
2724 /* reset ownership bit */
2725 lp->rx_ring[lp->rx_tail].addr &= ~MACB_BIT(RX_USED);
2726
2727 /* wrap after last buffer */
2728 if (lp->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
2729 lp->rx_tail = 0;
2730 else
2731 lp->rx_tail++;
2732 }
2733}
2734
2735/* MAC interrupt handler */
2736static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
2737{
2738 struct net_device *dev = dev_id;
2739 struct macb *lp = netdev_priv(dev);
2740 u32 intstatus, ctl;
2741
2742 /* MAC Interrupt Status register indicates what interrupts are pending.
2743 * It is automatically cleared once read.
2744 */
2745 intstatus = macb_readl(lp, ISR);
2746
2747 /* Receive complete */
2748 if (intstatus & MACB_BIT(RCOMP))
2749 at91ether_rx(dev);
2750
2751 /* Transmit complete */
2752 if (intstatus & MACB_BIT(TCOMP)) {
2753 /* The TCOM bit is set even if the transmission failed */
2754 if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
2755 lp->stats.tx_errors++;
2756
2757 if (lp->skb) {
2758 dev_kfree_skb_irq(lp->skb);
2759 lp->skb = NULL;
2760 dma_unmap_single(NULL, lp->skb_physaddr,
2761 lp->skb_length, DMA_TO_DEVICE);
2762 lp->stats.tx_packets++;
2763 lp->stats.tx_bytes += lp->skb_length;
2764 }
2765 netif_wake_queue(dev);
2766 }
2767
2768 /* Work-around for EMAC Errata section 41.3.1 */
2769 if (intstatus & MACB_BIT(RXUBR)) {
2770 ctl = macb_readl(lp, NCR);
2771 macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
2772 macb_writel(lp, NCR, ctl | MACB_BIT(RE));
2773 }
2774
2775 if (intstatus & MACB_BIT(ISR_ROVR))
2776 netdev_err(dev, "ROVR error\n");
2777
2778 return IRQ_HANDLED;
2779}
2780
2781#ifdef CONFIG_NET_POLL_CONTROLLER
2782static void at91ether_poll_controller(struct net_device *dev)
2783{
2784 unsigned long flags;
2785
2786 local_irq_save(flags);
2787 at91ether_interrupt(dev->irq, dev);
2788 local_irq_restore(flags);
2789}
2790#endif
2791
2792static const struct net_device_ops at91ether_netdev_ops = {
2793 .ndo_open = at91ether_open,
2794 .ndo_stop = at91ether_close,
2795 .ndo_start_xmit = at91ether_start_xmit,
2796 .ndo_get_stats = macb_get_stats,
2797 .ndo_set_rx_mode = macb_set_rx_mode,
2798 .ndo_set_mac_address = eth_mac_addr,
2799 .ndo_do_ioctl = macb_ioctl,
2800 .ndo_validate_addr = eth_validate_addr,
2801 .ndo_change_mtu = eth_change_mtu,
2802#ifdef CONFIG_NET_POLL_CONTROLLER
2803 .ndo_poll_controller = at91ether_poll_controller,
2804#endif
2805};
2806
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002807static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302808 struct clk **hclk, struct clk **tx_clk,
2809 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002810{
2811 int err;
2812
2813 *hclk = NULL;
2814 *tx_clk = NULL;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302815 *rx_clk = NULL;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002816
2817 *pclk = devm_clk_get(&pdev->dev, "ether_clk");
2818 if (IS_ERR(*pclk))
2819 return PTR_ERR(*pclk);
2820
2821 err = clk_prepare_enable(*pclk);
2822 if (err) {
2823 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
2824 return err;
2825 }
2826
2827 return 0;
2828}
2829
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002830static int at91ether_init(struct platform_device *pdev)
2831{
2832 struct net_device *dev = platform_get_drvdata(pdev);
2833 struct macb *bp = netdev_priv(dev);
2834 int err;
2835 u32 reg;
2836
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002837 dev->netdev_ops = &at91ether_netdev_ops;
2838 dev->ethtool_ops = &macb_ethtool_ops;
2839
2840 err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
2841 0, dev->name, dev);
2842 if (err)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002843 return err;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002844
2845 macb_writel(bp, NCR, 0);
2846
2847 reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
2848 if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
2849 reg |= MACB_BIT(RM9200_RMII);
2850
2851 macb_writel(bp, NCFGR, reg);
2852
2853 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002854}
2855
David S. Miller3cef5c52015-03-09 23:38:02 -04002856static const struct macb_config at91sam9260_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002857 .caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002858 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002859 .init = macb_init,
2860};
2861
David S. Miller3cef5c52015-03-09 23:38:02 -04002862static const struct macb_config pc302gem_config = {
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002863 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
2864 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002865 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002866 .init = macb_init,
2867};
2868
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02002869static const struct macb_config sama5d2_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002870 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02002871 .dma_burst_length = 16,
2872 .clk_init = macb_clk_init,
2873 .init = macb_init,
2874};
2875
David S. Miller3cef5c52015-03-09 23:38:02 -04002876static const struct macb_config sama5d3_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002877 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
2878 | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002879 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002880 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002881 .init = macb_init,
2882};
2883
David S. Miller3cef5c52015-03-09 23:38:02 -04002884static const struct macb_config sama5d4_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01002885 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002886 .dma_burst_length = 4,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002887 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002888 .init = macb_init,
2889};
2890
David S. Miller3cef5c52015-03-09 23:38:02 -04002891static const struct macb_config emac_config = {
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002892 .clk_init = at91ether_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002893 .init = at91ether_init,
2894};
2895
Neil Armstronge611b5b2016-01-05 14:39:17 +01002896static const struct macb_config np4_config = {
2897 .caps = MACB_CAPS_USRIO_DISABLED,
2898 .clk_init = macb_clk_init,
2899 .init = macb_init,
2900};
David S. Miller36583eb2015-05-23 01:22:35 -04002901
Harini Katakam7b61f9c2015-05-06 22:27:16 +05302902static const struct macb_config zynqmp_config = {
Punnaiah Choudary Kalluri7baaa902015-07-06 10:02:53 +05302903 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_JUMBO,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05302904 .dma_burst_length = 16,
2905 .clk_init = macb_clk_init,
2906 .init = macb_init,
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302907 .jumbo_max_len = 10240,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05302908};
2909
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05002910static const struct macb_config zynq_config = {
Punnaiah Choudary Kalluri7baaa902015-07-06 10:02:53 +05302911 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF,
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05002912 .dma_burst_length = 16,
2913 .clk_init = macb_clk_init,
2914 .init = macb_init,
2915};
2916
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002917static const struct of_device_id macb_dt_ids[] = {
2918 { .compatible = "cdns,at32ap7000-macb" },
2919 { .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
2920 { .compatible = "cdns,macb" },
Neil Armstronge611b5b2016-01-05 14:39:17 +01002921 { .compatible = "cdns,np4-macb", .data = &np4_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002922 { .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
2923 { .compatible = "cdns,gem", .data = &pc302gem_config },
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02002924 { .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002925 { .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
2926 { .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
2927 { .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
2928 { .compatible = "cdns,emac", .data = &emac_config },
Harini Katakam7b61f9c2015-05-06 22:27:16 +05302929 { .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05002930 { .compatible = "cdns,zynq-gem", .data = &zynq_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002931 { /* sentinel */ }
2932};
2933MODULE_DEVICE_TABLE(of, macb_dt_ids);
2934#endif /* CONFIG_OF */
2935
2936static int macb_probe(struct platform_device *pdev)
2937{
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002938 int (*clk_init)(struct platform_device *, struct clk **,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302939 struct clk **, struct clk **, struct clk **)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002940 = macb_clk_init;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002941 int (*init)(struct platform_device *) = macb_init;
2942 struct device_node *np = pdev->dev.of_node;
Gregory CLEMENT270c4992015-12-17 10:51:04 +01002943 struct device_node *phy_node;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002944 const struct macb_config *macb_config = NULL;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302945 struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002946 unsigned int queue_mask, num_queues;
2947 struct macb_platform_data *pdata;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002948 bool native_io;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002949 struct phy_device *phydev;
2950 struct net_device *dev;
2951 struct resource *regs;
2952 void __iomem *mem;
2953 const char *mac;
2954 struct macb *bp;
2955 int err;
2956
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002957 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2958 mem = devm_ioremap_resource(&pdev->dev, regs);
2959 if (IS_ERR(mem))
2960 return PTR_ERR(mem);
2961
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002962 if (np) {
2963 const struct of_device_id *match;
2964
2965 match = of_match_node(macb_dt_ids, np);
2966 if (match && match->data) {
2967 macb_config = match->data;
2968 clk_init = macb_config->clk_init;
2969 init = macb_config->init;
2970 }
2971 }
2972
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05302973 err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002974 if (err)
2975 return err;
2976
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002977 native_io = hw_is_native_io(mem);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002978
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002979 macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002980 dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02002981 if (!dev) {
2982 err = -ENOMEM;
2983 goto err_disable_clocks;
2984 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002985
2986 dev->base_addr = regs->start;
2987
2988 SET_NETDEV_DEV(dev, &pdev->dev);
2989
2990 bp = netdev_priv(dev);
2991 bp->pdev = pdev;
2992 bp->dev = dev;
2993 bp->regs = mem;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002994 bp->native_io = native_io;
2995 if (native_io) {
David S. Miller7a6e0702015-07-27 14:24:48 -07002996 bp->macb_reg_readl = hw_readl_native;
2997 bp->macb_reg_writel = hw_writel_native;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03002998 } else {
David S. Miller7a6e0702015-07-27 14:24:48 -07002999 bp->macb_reg_readl = hw_readl;
3000 bp->macb_reg_writel = hw_writel;
Andy Shevchenkof2ce8a92015-07-24 21:23:59 +03003001 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003002 bp->num_queues = num_queues;
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003003 bp->queue_mask = queue_mask;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003004 if (macb_config)
3005 bp->dma_burst_length = macb_config->dma_burst_length;
3006 bp->pclk = pclk;
3007 bp->hclk = hclk;
3008 bp->tx_clk = tx_clk;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303009 bp->rx_clk = rx_clk;
Andy Shevchenkof36dbe62015-07-24 21:24:00 +03003010 if (macb_config)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303011 bp->jumbo_max_len = macb_config->jumbo_max_len;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303012
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003013 bp->wol = 0;
Sergio Prado7c4a1d02016-02-16 21:10:45 -02003014 if (of_get_property(np, "magic-packet", NULL))
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003015 bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
3016 device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);
3017
Harini Katakamfff80192016-08-09 13:15:53 +05303018#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3019 if (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1)) > GEM_DBW32)
3020 dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
3021#endif
3022
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003023 spin_lock_init(&bp->lock);
3024
Nicolas Ferread783472015-03-31 15:02:02 +02003025 /* setup capabilities */
Nicolas Ferref6970502015-03-31 15:02:01 +02003026 macb_configure_caps(bp, macb_config);
3027
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003028 platform_set_drvdata(pdev, dev);
3029
3030 dev->irq = platform_get_irq(pdev, 0);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003031 if (dev->irq < 0) {
3032 err = dev->irq;
Wei Yongjunb22ae0b2016-08-12 15:43:54 +00003033 goto err_out_free_netdev;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003034 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003035
3036 mac = of_get_mac_address(np);
Guenter Roeck50907042013-04-02 09:35:09 +00003037 if (mac)
Moritz Fischereefb52d2016-03-29 19:11:14 -07003038 ether_addr_copy(bp->dev->dev_addr, mac);
Guenter Roeck50907042013-04-02 09:35:09 +00003039 else
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003040 macb_get_hwaddr(bp);
frederic RODO6c36a702007-07-12 19:07:24 +02003041
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003042 /* Power up the PHY if there is a GPIO reset */
Gregory CLEMENT270c4992015-12-17 10:51:04 +01003043 phy_node = of_get_next_available_child(np, NULL);
3044 if (phy_node) {
3045 int gpio = of_get_named_gpio(phy_node, "reset-gpios", 0);
Moritz Fischer64ec42f2016-03-29 19:11:12 -07003046
Charles Keepax0e3e7992016-03-28 13:47:42 +01003047 if (gpio_is_valid(gpio)) {
Gregory CLEMENT270c4992015-12-17 10:51:04 +01003048 bp->reset_gpio = gpio_to_desc(gpio);
Charles Keepax0e3e7992016-03-28 13:47:42 +01003049 gpiod_direction_output(bp->reset_gpio, 1);
3050 }
Gregory CLEMENT270c4992015-12-17 10:51:04 +01003051 }
3052 of_node_put(phy_node);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003053
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003054 err = of_get_phy_mode(np);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003055 if (err < 0) {
Jingoo Hanc607a0d2013-08-30 14:12:21 +09003056 pdata = dev_get_platdata(&pdev->dev);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003057 if (pdata && pdata->is_rmii)
3058 bp->phy_interface = PHY_INTERFACE_MODE_RMII;
3059 else
3060 bp->phy_interface = PHY_INTERFACE_MODE_MII;
3061 } else {
3062 bp->phy_interface = err;
3063 }
3064
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003065 /* IP specific init */
3066 err = init(pdev);
3067 if (err)
3068 goto err_out_free_netdev;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003069
Florian Fainellicf669662016-05-02 18:38:45 -07003070 err = macb_mii_init(bp);
3071 if (err)
3072 goto err_out_free_netdev;
3073
Philippe Reynes0a912812016-06-22 00:32:35 +02003074 phydev = dev->phydev;
Florian Fainellicf669662016-05-02 18:38:45 -07003075
3076 netif_carrier_off(dev);
3077
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003078 err = register_netdev(dev);
3079 if (err) {
3080 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
Florian Fainellicf669662016-05-02 18:38:45 -07003081 goto err_out_unregister_mdio;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003082 }
3083
Florian Fainellicf669662016-05-02 18:38:45 -07003084 phy_attached_info(phydev);
Nicolas Ferre03fc4722012-07-03 23:14:13 +00003085
Bo Shen58798232014-09-13 01:57:49 +02003086 netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
3087 macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
3088 dev->base_addr, dev->irq, dev->dev_addr);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003089
3090 return 0;
3091
Florian Fainellicf669662016-05-02 18:38:45 -07003092err_out_unregister_mdio:
Philippe Reynes0a912812016-06-22 00:32:35 +02003093 phy_disconnect(dev->phydev);
Florian Fainellicf669662016-05-02 18:38:45 -07003094 mdiobus_unregister(bp->mii_bus);
3095 mdiobus_free(bp->mii_bus);
3096
3097 /* Shutdown the PHY if there is a GPIO reset */
3098 if (bp->reset_gpio)
3099 gpiod_set_value(bp->reset_gpio, 0);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003100
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003101err_out_free_netdev:
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003102 free_netdev(dev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003103
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003104err_disable_clocks:
3105 clk_disable_unprepare(tx_clk);
3106 clk_disable_unprepare(hclk);
3107 clk_disable_unprepare(pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303108 clk_disable_unprepare(rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003109
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003110 return err;
3111}
3112
Nicolae Rosia9e86d762015-01-22 17:31:05 +00003113static int macb_remove(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003114{
3115 struct net_device *dev;
3116 struct macb *bp;
3117
3118 dev = platform_get_drvdata(pdev);
3119
3120 if (dev) {
3121 bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +02003122 if (dev->phydev)
3123 phy_disconnect(dev->phydev);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07003124 mdiobus_unregister(bp->mii_bus);
Nathan Sullivanfa6114d2016-10-07 10:13:22 -05003125 dev->phydev = NULL;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07003126 mdiobus_free(bp->mii_bus);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003127
3128 /* Shutdown the PHY if there is a GPIO reset */
Charles Keepax0e3e7992016-03-28 13:47:42 +01003129 if (bp->reset_gpio)
3130 gpiod_set_value(bp->reset_gpio, 0);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01003131
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003132 unregister_netdev(dev);
Cyrille Pitchen93b31f42015-03-07 07:23:31 +01003133 clk_disable_unprepare(bp->tx_clk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00003134 clk_disable_unprepare(bp->hclk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00003135 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303136 clk_disable_unprepare(bp->rx_clk);
Cyrille Pitchene965be72014-12-15 15:13:31 +01003137 free_netdev(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003138 }
3139
3140 return 0;
3141}
3142
Michal Simekd23823d2015-01-23 09:36:03 +01003143static int __maybe_unused macb_suspend(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003144{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003145 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003146 struct net_device *netdev = platform_get_drvdata(pdev);
3147 struct macb *bp = netdev_priv(netdev);
3148
Nicolas Ferre03fc4722012-07-03 23:14:13 +00003149 netif_carrier_off(netdev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003150 netif_device_detach(netdev);
3151
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003152 if (bp->wol & MACB_WOL_ENABLED) {
3153 macb_writel(bp, IER, MACB_BIT(WOL));
3154 macb_writel(bp, WOL, MACB_BIT(MAG));
3155 enable_irq_wake(bp->queues[0].irq);
3156 } else {
3157 clk_disable_unprepare(bp->tx_clk);
3158 clk_disable_unprepare(bp->hclk);
3159 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303160 clk_disable_unprepare(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003161 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003162
3163 return 0;
3164}
3165
Michal Simekd23823d2015-01-23 09:36:03 +01003166static int __maybe_unused macb_resume(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003167{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003168 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003169 struct net_device *netdev = platform_get_drvdata(pdev);
3170 struct macb *bp = netdev_priv(netdev);
3171
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003172 if (bp->wol & MACB_WOL_ENABLED) {
3173 macb_writel(bp, IDR, MACB_BIT(WOL));
3174 macb_writel(bp, WOL, 0);
3175 disable_irq_wake(bp->queues[0].irq);
3176 } else {
3177 clk_prepare_enable(bp->pclk);
3178 clk_prepare_enable(bp->hclk);
3179 clk_prepare_enable(bp->tx_clk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303180 clk_prepare_enable(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003181 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003182
3183 netif_device_attach(netdev);
3184
3185 return 0;
3186}
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01003187
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003188static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);
3189
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003190static struct platform_driver macb_driver = {
Nicolae Rosia9e86d762015-01-22 17:31:05 +00003191 .probe = macb_probe,
3192 .remove = macb_remove,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003193 .driver = {
3194 .name = "macb",
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01003195 .of_match_table = of_match_ptr(macb_dt_ids),
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08003196 .pm = &macb_pm_ops,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003197 },
3198};
3199
Nicolae Rosia9e86d762015-01-22 17:31:05 +00003200module_platform_driver(macb_driver);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003201
3202MODULE_LICENSE("GPL");
Jamie Ilesf75ba502011-11-08 10:12:32 +00003203MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02003204MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Kay Sievers72abb462008-04-18 13:50:44 -07003205MODULE_ALIAS("platform:macb");