blob: d327a52a9d6ab3762af919dbc76c5795c9a784c2 [file] [log] [blame]
Larry Finger94a79942011-08-23 19:00:42 -05001/******************************************************************************
2 * Copyright(c) 2008 - 2010 Realtek Corporation. All rights reserved.
3 *
4 * This program is distributed in the hope that it will be useful, but WITHOUT
5 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
6 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
7 * more details.
8 *
9 * You should have received a copy of the GNU General Public License along with
10 * this program; if not, write to the Free Software Foundation, Inc.,
11 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
12 *
13 * The full GNU General Public License is included in this distribution in the
14 * file called LICENSE.
15 *
16 * Contact Information:
17 * wlanfae <wlanfae@realtek.com>
18******************************************************************************/
19#ifndef _RTL819XU_HTTYPE_H_
20#define _RTL819XU_HTTYPE_H_
21
22
23#define HT_OPMODE_NO_PROTECT 0
24#define HT_OPMODE_OPTIONAL 1
25#define HT_OPMODE_40MHZ_PROTECT 2
26#define HT_OPMODE_MIXED 3
27
28#define MIMO_PS_STATIC 0
29#define MIMO_PS_DYNAMIC 1
30#define MIMO_PS_NOLIMIT 3
31
32
33
34#define sHTCLng 4
35
36
37#define HT_SUPPORTED_MCS_1SS_BITMAP 0x000000ff
38#define HT_SUPPORTED_MCS_2SS_BITMAP 0x0000ff00
39#define HT_SUPPORTED_MCS_1SS_2SS_BITMAP HT_MCS_1SS_BITMAP|HT_MCS_1SS_2SS_BITMAP
40
41
42typedef enum _HT_MCS_RATE{
43 HT_MCS0 = 0x00000001,
44 HT_MCS1 = 0x00000002,
45 HT_MCS2 = 0x00000004,
46 HT_MCS3 = 0x00000008,
47 HT_MCS4 = 0x00000010,
48 HT_MCS5 = 0x00000020,
49 HT_MCS6 = 0x00000040,
50 HT_MCS7 = 0x00000080,
51 HT_MCS8 = 0x00000100,
52 HT_MCS9 = 0x00000200,
53 HT_MCS10 = 0x00000400,
54 HT_MCS11 = 0x00000800,
55 HT_MCS12 = 0x00001000,
56 HT_MCS13 = 0x00002000,
57 HT_MCS14 = 0x00004000,
58 HT_MCS15 = 0x00008000,
59}HT_MCS_RATE,*PHT_MCS_RATE;
60
61typedef enum _HT_CHANNEL_WIDTH{
62 HT_CHANNEL_WIDTH_20 = 0,
63 HT_CHANNEL_WIDTH_20_40 = 1,
64}HT_CHANNEL_WIDTH, *PHT_CHANNEL_WIDTH;
65
66typedef enum _HT_EXTCHNL_OFFSET{
67 HT_EXTCHNL_OFFSET_NO_EXT = 0,
68 HT_EXTCHNL_OFFSET_UPPER = 1,
69 HT_EXTCHNL_OFFSET_NO_DEF = 2,
70 HT_EXTCHNL_OFFSET_LOWER = 3,
71}HT_EXTCHNL_OFFSET, *PHT_EXTCHNL_OFFSET;
72
73typedef enum _CHNLOP{
74 CHNLOP_NONE = 0,
75 CHNLOP_SCAN = 1,
76 CHNLOP_SWBW = 2,
77 CHNLOP_SWCHNL = 3,
78} CHNLOP, *PCHNLOP;
79
80#define CHHLOP_IN_PROGRESS(_pHTInfo) \
81 ((_pHTInfo)->ChnlOp > CHNLOP_NONE) ? true : false
82
83/*
84typedef union _HT_CAPABILITY{
85 u16 ShortData;
86 u8 CharData[2];
87 struct
88 {
89 u16 AdvCoding:1;
90 u16 ChlWidth:1;
91 u16 MimoPwrSave:2;
92 u16 GreenField:1;
93 u16 ShortGI20Mhz:1;
94 u16 ShortGI40Mhz:1;
95 u16 STBC:1;
96 u16 BeamForm:1;
97 u16 DelayBA:1;
98 u16 MaxAMSDUSize:1;
99 u16 DssCCk:1;
100 u16 PSMP:1;
101 u16 Rsvd:3;
102 }Field;
103}HT_CAPABILITY, *PHT_CAPABILITY;
104
105typedef union _HT_CAPABILITY_MACPARA{
106 u8 ShortData;
107 u8 CharData[1];
108 struct
109 {
110 u8 MaxRxAMPDU:2;
111 u8 MPDUDensity:2;
112 u8 Rsvd:4;
113 }Field;
114}HT_CAPABILITY_MACPARA, *PHT_CAPABILITY_MACPARA;
115*/
116
117typedef enum _HT_ACTION{
118 ACT_RECOMMAND_WIDTH = 0,
119 ACT_MIMO_PWR_SAVE = 1,
120 ACT_PSMP = 2,
121 ACT_SET_PCO_PHASE = 3,
122 ACT_MIMO_CHL_MEASURE = 4,
123 ACT_RECIPROCITY_CORRECT = 5,
124 ACT_MIMO_CSI_MATRICS = 6,
125 ACT_MIMO_NOCOMPR_STEER = 7,
126 ACT_MIMO_COMPR_STEER = 8,
127 ACT_ANTENNA_SELECT = 9,
128} HT_ACTION, *PHT_ACTION;
129
130
131typedef enum _HT_Bandwidth_40MHZ_Sub_Carrier{
132 SC_MODE_DUPLICATE = 0,
133 SC_MODE_LOWER = 1,
134 SC_MODE_UPPER = 2,
135 SC_MODE_FULL40MHZ = 3,
136}HT_BW40_SC_E;
137
138typedef struct _HT_CAPABILITY_ELE{
139
140 u8 AdvCoding:1;
141 u8 ChlWidth:1;
142 u8 MimoPwrSave:2;
143 u8 GreenField:1;
144 u8 ShortGI20Mhz:1;
145 u8 ShortGI40Mhz:1;
146 u8 TxSTBC:1;
147 u8 RxSTBC:2;
148 u8 DelayBA:1;
149 u8 MaxAMSDUSize:1;
150 u8 DssCCk:1;
151 u8 PSMP:1;
152 u8 Rsvd1:1;
153 u8 LSigTxopProtect:1;
154
155 u8 MaxRxAMPDUFactor:2;
156 u8 MPDUDensity:3;
157 u8 Rsvd2:3;
158
159 u8 MCS[16];
160
161
162 u16 ExtHTCapInfo;
163
164 u8 TxBFCap[4];
165
166 u8 ASCap;
167
168} __attribute__ ((packed)) HT_CAPABILITY_ELE, *PHT_CAPABILITY_ELE;
169
170
171typedef struct _HT_INFORMATION_ELE{
172 u8 ControlChl;
173
174 u8 ExtChlOffset:2;
175 u8 RecommemdedTxWidth:1;
176 u8 RIFS:1;
177 u8 PSMPAccessOnly:1;
178 u8 SrvIntGranularity:3;
179
180 u8 OptMode:2;
181 u8 NonGFDevPresent:1;
182 u8 Revd1:5;
183 u8 Revd2:8;
184
185 u8 Rsvd3:6;
186 u8 DualBeacon:1;
187 u8 DualCTSProtect:1;
188
189 u8 SecondaryBeacon:1;
190 u8 LSigTxopProtectFull:1;
191 u8 PcoActive:1;
192 u8 PcoPhase:1;
193 u8 Rsvd4:4;
194
195 u8 BasicMSC[16];
196} __attribute__ ((packed)) HT_INFORMATION_ELE, *PHT_INFORMATION_ELE;
197
198typedef struct _MIMOPS_CTRL{
199 u8 MimoPsEnable:1;
200 u8 MimoPsMode:1;
201 u8 Reserved:6;
202} MIMOPS_CTRL, *PMIMOPS_CTRL;
203
204typedef enum _HT_SPEC_VER{
205 HT_SPEC_VER_IEEE = 0,
206 HT_SPEC_VER_EWC = 1,
207}HT_SPEC_VER, *PHT_SPEC_VER;
208
209typedef enum _HT_AGGRE_MODE_E{
210 HT_AGG_AUTO = 0,
211 HT_AGG_FORCE_ENABLE = 1,
212 HT_AGG_FORCE_DISABLE = 2,
213}HT_AGGRE_MODE_E, *PHT_AGGRE_MODE_E;
214
215
Larry Finger7796d932011-07-18 20:22:19 -0500216struct rt_hi_throughput {
Larry Finger94a79942011-08-23 19:00:42 -0500217 u8 bEnableHT;
218 u8 bCurrentHTSupport;
219
220 u8 bRegBW40MHz;
221 u8 bCurBW40MHz;
222
223 u8 bRegShortGI40MHz;
224 u8 bCurShortGI40MHz;
225
226 u8 bRegShortGI20MHz;
227 u8 bCurShortGI20MHz;
228
229 u8 bRegSuppCCK;
230 u8 bCurSuppCCK;
231
232 HT_SPEC_VER ePeerHTSpecVer;
233
234
235 HT_CAPABILITY_ELE SelfHTCap;
236 HT_INFORMATION_ELE SelfHTInfo;
237
238 u8 PeerHTCapBuf[32];
239 u8 PeerHTInfoBuf[32];
240
241
242 u8 bAMSDU_Support;
243 u16 nAMSDU_MaxSize;
244 u8 bCurrent_AMSDU_Support;
245 u16 nCurrent_AMSDU_MaxSize;
246
247 u8 bAMPDUEnable;
248 u8 bCurrentAMPDUEnable;
249 u8 AMPDU_Factor;
250 u8 CurrentAMPDUFactor;
251 u8 MPDU_Density;
252 u8 CurrentMPDUDensity;
253
254 HT_AGGRE_MODE_E ForcedAMPDUMode;
255 u8 ForcedAMPDUFactor;
256 u8 ForcedMPDUDensity;
257
258 HT_AGGRE_MODE_E ForcedAMSDUMode;
259 u16 ForcedAMSDUMaxSize;
260
261 u8 bForcedShortGI;
262
263 u8 CurrentOpMode;
264
265 u8 SelfMimoPs;
266 u8 PeerMimoPs;
267
268 HT_EXTCHNL_OFFSET CurSTAExtChnlOffset;
269 u8 bCurTxBW40MHz;
270 u8 PeerBandwidth;
271
272 u8 bSwBwInProgress;
273 CHNLOP ChnlOp;
274 u8 SwBwStep;
275
276 u8 bRegRT2RTAggregation;
277 u8 RT2RT_HT_Mode;
278 u8 bCurrentRT2RTAggregation;
279 u8 bCurrentRT2RTLongSlotTime;
280 u8 szRT2RTAggBuffer[10];
281
282 u8 bRegRxReorderEnable;
283 u8 bCurRxReorderEnable;
284 u8 RxReorderWinSize;
285 u8 RxReorderPendingTime;
286 u16 RxReorderDropCounter;
287
Larry Finger94a79942011-08-23 19:00:42 -0500288 u8 bIsPeerBcm;
289
290 u8 IOTPeer;
291 u32 IOTAction;
292 u8 IOTRaFunc;
293
294 u8 bWAIotBroadcom;
295 u8 WAIotTH;
296
Larry Finger94a79942011-08-23 19:00:42 -0500297 u8 bAcceptAddbaReq;
Larry Finger7796d932011-07-18 20:22:19 -0500298} __packed;
Larry Finger94a79942011-08-23 19:00:42 -0500299
300
301
Larry Finger9801b9f2011-07-18 20:24:02 -0500302struct rt_htinfo_sta_entry {
Larry Finger94a79942011-08-23 19:00:42 -0500303 u8 bEnableHT;
304
305 u8 bSupportCck;
306
307 u16 AMSDU_MaxSize;
308
309 u8 AMPDU_Factor;
310 u8 MPDU_Density;
311
312 u8 HTHighestOperaRate;
313
314 u8 bBw40MHz;
315
316 u8 bCurTxBW40MHz;
317
318 u8 bCurShortGI20MHz;
319
320 u8 bCurShortGI40MHz;
321
322 u8 MimoPs;
323
324 u8 McsRateSet[16];
325
326 u8 bCurRxReorderEnable;
327
328 u16 nAMSDU_MaxSize;
329
Larry Finger9801b9f2011-07-18 20:24:02 -0500330};//, *struct rt_htinfo_sta_entry *;
Larry Finger94a79942011-08-23 19:00:42 -0500331
332
333
334
335
336
Larry Fingera15e76a2011-07-18 20:26:49 -0500337struct bss_ht {
Larry Finger94a79942011-08-23 19:00:42 -0500338
339 u8 bdSupportHT;
340
341 u8 bdHTCapBuf[32];
342 u16 bdHTCapLen;
343 u8 bdHTInfoBuf[32];
344 u16 bdHTInfoLen;
345
346 HT_SPEC_VER bdHTSpecVer;
347 HT_CHANNEL_WIDTH bdBandWidth;
348
349 u8 bdRT2RTAggregation;
350 u8 bdRT2RTLongSlotTime;
351 u8 RT2RT_HT_Mode;
352 u8 bdHT1R;
Larry Fingera15e76a2011-07-18 20:26:49 -0500353};
Larry Finger94a79942011-08-23 19:00:42 -0500354
355typedef struct _MIMO_RSSI{
356 u32 EnableAntenna;
357 u32 AntennaA;
358 u32 AntennaB;
359 u32 AntennaC;
360 u32 AntennaD;
361 u32 Average;
362}MIMO_RSSI, *PMIMO_RSSI;
363
364typedef struct _MIMO_EVM{
365 u32 EVM1;
366 u32 EVM2;
367}MIMO_EVM, *PMIMO_EVM;
368
369typedef struct _FALSE_ALARM_STATISTICS{
370 u32 Cnt_Parity_Fail;
371 u32 Cnt_Rate_Illegal;
372 u32 Cnt_Crc8_fail;
373 u32 Cnt_Mcs_fail;
374 u32 Cnt_Ofdm_fail;
375 u32 Cnt_Cck_fail;
376 u32 Cnt_all;
377}FALSE_ALARM_STATISTICS, *PFALSE_ALARM_STATISTICS;
378
379
380extern u8 MCS_FILTER_ALL[16];
381extern u8 MCS_FILTER_1SS[16];
382
383#define PICK_RATE(_nLegacyRate, _nMcsRate) \
384 (_nMcsRate==0)?(_nLegacyRate&0x7f):(_nMcsRate)
385#define LEGACY_WIRELESS_MODE IEEE_MODE_MASK
386
387#define CURRENT_RATE(WirelessMode, LegacyRate, HTRate) \
388 ((WirelessMode & (LEGACY_WIRELESS_MODE))!=0)?\
389 (LegacyRate):\
390 (PICK_RATE(LegacyRate, HTRate))
391
392
393
394#define RATE_ADPT_1SS_MASK 0xFF
395#define RATE_ADPT_2SS_MASK 0xF0
396#define RATE_ADPT_MCS32_MASK 0x01
397
398#define IS_11N_MCS_RATE(rate) (rate&0x80)
399
400typedef enum _HT_AGGRE_SIZE{
401 HT_AGG_SIZE_8K = 0,
402 HT_AGG_SIZE_16K = 1,
403 HT_AGG_SIZE_32K = 2,
404 HT_AGG_SIZE_64K = 3,
405}HT_AGGRE_SIZE_E, *PHT_AGGRE_SIZE_E;
406
407typedef enum _HT_IOT_PEER
408{
409 HT_IOT_PEER_UNKNOWN = 0,
410 HT_IOT_PEER_REALTEK = 1,
411 HT_IOT_PEER_REALTEK_92SE = 2,
412 HT_IOT_PEER_BROADCOM = 3,
413 HT_IOT_PEER_RALINK = 4,
414 HT_IOT_PEER_ATHEROS = 5,
415 HT_IOT_PEER_CISCO= 6,
416 HT_IOT_PEER_MARVELL=7,
417 HT_IOT_PEER_92U_SOFTAP = 8,
418 HT_IOT_PEER_SELF_SOFTAP = 9,
419 HT_IOT_PEER_AIRGO = 10,
420 HT_IOT_PEER_MAX = 11,
421}HT_IOT_PEER_E, *PHTIOT_PEER_E;
422
423typedef enum _HT_IOT_PEER_SUBTYPE
424{
425 HT_IOT_PEER_ATHEROS_DIR635 = 0,
426}HT_IOT_PEER_SUBTYPE_E, *PHTIOT_PEER_SUBTYPE_E;
427
428typedef enum _HT_IOT_ACTION{
429 HT_IOT_ACT_TX_USE_AMSDU_4K = 0x00000001,
430 HT_IOT_ACT_TX_USE_AMSDU_8K = 0x00000002,
431 HT_IOT_ACT_DISABLE_MCS14 = 0x00000004,
432 HT_IOT_ACT_DISABLE_MCS15 = 0x00000008,
433 HT_IOT_ACT_DISABLE_ALL_2SS = 0x00000010,
434 HT_IOT_ACT_DISABLE_EDCA_TURBO = 0x00000020,
435 HT_IOT_ACT_MGNT_USE_CCK_6M = 0x00000040,
436 HT_IOT_ACT_CDD_FSYNC = 0x00000080,
437 HT_IOT_ACT_PURE_N_MODE = 0x00000100,
438 HT_IOT_ACT_FORCED_CTS2SELF = 0x00000200,
439 HT_IOT_ACT_FORCED_RTS = 0x00000400,
440 HT_IOT_ACT_AMSDU_ENABLE = 0x00000800,
441 HT_IOT_ACT_REJECT_ADDBA_REQ = 0x00001000,
442 HT_IOT_ACT_ALLOW_PEER_AGG_ONE_PKT = 0x00002000,
443 HT_IOT_ACT_EDCA_BIAS_ON_RX = 0x00004000,
444
445 HT_IOT_ACT_HYBRID_AGGREGATION = 0x00010000,
446 HT_IOT_ACT_DISABLE_SHORT_GI = 0x00020000,
447 HT_IOT_ACT_DISABLE_HIGH_POWER = 0x00040000,
448 HT_IOT_ACT_DISABLE_TX_40_MHZ = 0x00080000,
449 HT_IOT_ACT_TX_NO_AGGREGATION = 0x00100000,
450 HT_IOT_ACT_DISABLE_TX_2SS = 0x00200000,
451
452 HT_IOT_ACT_MID_HIGHPOWER = 0x00400000,
453 HT_IOT_ACT_NULL_DATA_POWER_SAVING = 0x00800000,
454
455 HT_IOT_ACT_DISABLE_CCK_RATE = 0x01000000,
456 HT_IOT_ACT_FORCED_ENABLE_BE_TXOP = 0x02000000,
457 HT_IOT_ACT_WA_IOT_Broadcom = 0x04000000,
458
459 HT_IOT_ACT_DISABLE_RX_40MHZ_SHORT_GI = 0x08000000,
460
461}HT_IOT_ACTION_E, *PHT_IOT_ACTION_E;
462
463typedef enum _HT_IOT_RAFUNC{
464 HT_IOT_RAFUNC_DISABLE_ALL = 0x00,
465 HT_IOT_RAFUNC_PEER_1R = 0x01,
466 HT_IOT_RAFUNC_TX_AMSDU = 0x02,
467}HT_IOT_RAFUNC, *PHT_IOT_RAFUNC;
468
469typedef enum _RT_HT_CAP{
470 RT_HT_CAP_USE_TURBO_AGGR = 0x01,
471 RT_HT_CAP_USE_LONG_PREAMBLE = 0x02,
472 RT_HT_CAP_USE_AMPDU = 0x04,
473 RT_HT_CAP_USE_WOW = 0x8,
474 RT_HT_CAP_USE_SOFTAP = 0x10,
475 RT_HT_CAP_USE_92SE = 0x20,
476}RT_HT_CAPBILITY, *PRT_HT_CAPBILITY;
477
478#endif