blob: 8809c1a20bed06f3ff7453a6e98995f45b1619c1 [file] [log] [blame]
Jacob Pan2d281d82013-10-17 10:28:35 -07001/*
2 * Intel Running Average Power Limit (RAPL) Driver
3 * Copyright (c) 2013, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.
16 *
17 */
18#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/list.h>
23#include <linux/types.h>
24#include <linux/device.h>
25#include <linux/slab.h>
26#include <linux/log2.h>
27#include <linux/bitmap.h>
28#include <linux/delay.h>
29#include <linux/sysfs.h>
30#include <linux/cpu.h>
31#include <linux/powercap.h>
Jacob Pan3c2c0842014-11-07 09:29:26 -080032#include <asm/iosf_mbi.h>
Jacob Pan2d281d82013-10-17 10:28:35 -070033
34#include <asm/processor.h>
35#include <asm/cpu_device_id.h>
Dave Hansen62d16732016-06-02 17:19:36 -070036#include <asm/intel-family.h>
Jacob Pan2d281d82013-10-17 10:28:35 -070037
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -070038/* Local defines */
39#define MSR_PLATFORM_POWER_LIMIT 0x0000065C
40
Jacob Pan2d281d82013-10-17 10:28:35 -070041/* bitmasks for RAPL MSRs, used by primitive access functions */
42#define ENERGY_STATUS_MASK 0xffffffff
43
44#define POWER_LIMIT1_MASK 0x7FFF
45#define POWER_LIMIT1_ENABLE BIT(15)
46#define POWER_LIMIT1_CLAMP BIT(16)
47
48#define POWER_LIMIT2_MASK (0x7FFFULL<<32)
49#define POWER_LIMIT2_ENABLE BIT_ULL(47)
50#define POWER_LIMIT2_CLAMP BIT_ULL(48)
51#define POWER_PACKAGE_LOCK BIT_ULL(63)
52#define POWER_PP_LOCK BIT(31)
53
54#define TIME_WINDOW1_MASK (0x7FULL<<17)
55#define TIME_WINDOW2_MASK (0x7FULL<<49)
56
57#define POWER_UNIT_OFFSET 0
58#define POWER_UNIT_MASK 0x0F
59
60#define ENERGY_UNIT_OFFSET 0x08
61#define ENERGY_UNIT_MASK 0x1F00
62
63#define TIME_UNIT_OFFSET 0x10
64#define TIME_UNIT_MASK 0xF0000
65
66#define POWER_INFO_MAX_MASK (0x7fffULL<<32)
67#define POWER_INFO_MIN_MASK (0x7fffULL<<16)
68#define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
69#define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
70
71#define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
72#define PP_POLICY_MASK 0x1F
73
74/* Non HW constants */
75#define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
76#define RAPL_PRIMITIVE_DUMMY BIT(2)
77
Jacob Pan2d281d82013-10-17 10:28:35 -070078#define TIME_WINDOW_MAX_MSEC 40000
79#define TIME_WINDOW_MIN_MSEC 250
Jacob Pand474a4d2015-03-13 03:48:56 -070080#define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
Jacob Pan2d281d82013-10-17 10:28:35 -070081enum unit_type {
82 ARBITRARY_UNIT, /* no translation */
83 POWER_UNIT,
84 ENERGY_UNIT,
85 TIME_UNIT,
86};
87
88enum rapl_domain_type {
89 RAPL_DOMAIN_PACKAGE, /* entire package/socket */
90 RAPL_DOMAIN_PP0, /* core power plane */
91 RAPL_DOMAIN_PP1, /* graphics uncore */
92 RAPL_DOMAIN_DRAM,/* DRAM control_type */
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -070093 RAPL_DOMAIN_PLATFORM, /* PSys control_type */
Jacob Pan2d281d82013-10-17 10:28:35 -070094 RAPL_DOMAIN_MAX,
95};
96
97enum rapl_domain_msr_id {
98 RAPL_DOMAIN_MSR_LIMIT,
99 RAPL_DOMAIN_MSR_STATUS,
100 RAPL_DOMAIN_MSR_PERF,
101 RAPL_DOMAIN_MSR_POLICY,
102 RAPL_DOMAIN_MSR_INFO,
103 RAPL_DOMAIN_MSR_MAX,
104};
105
106/* per domain data, some are optional */
107enum rapl_primitives {
108 ENERGY_COUNTER,
109 POWER_LIMIT1,
110 POWER_LIMIT2,
111 FW_LOCK,
112
113 PL1_ENABLE, /* power limit 1, aka long term */
114 PL1_CLAMP, /* allow frequency to go below OS request */
115 PL2_ENABLE, /* power limit 2, aka short term, instantaneous */
116 PL2_CLAMP,
117
118 TIME_WINDOW1, /* long term */
119 TIME_WINDOW2, /* short term */
120 THERMAL_SPEC_POWER,
121 MAX_POWER,
122
123 MIN_POWER,
124 MAX_TIME_WINDOW,
125 THROTTLED_TIME,
126 PRIORITY_LEVEL,
127
128 /* below are not raw primitive data */
129 AVERAGE_POWER,
130 NR_RAPL_PRIMITIVES,
131};
132
133#define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
134
135/* Can be expanded to include events, etc.*/
136struct rapl_domain_data {
137 u64 primitives[NR_RAPL_PRIMITIVES];
138 unsigned long timestamp;
139};
140
Jacob Panf14a1392016-02-24 13:31:36 -0800141struct msrl_action {
142 u32 msr_no;
143 u64 clear_mask;
144 u64 set_mask;
145 int err;
146};
Jacob Pan2d281d82013-10-17 10:28:35 -0700147
148#define DOMAIN_STATE_INACTIVE BIT(0)
149#define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
150#define DOMAIN_STATE_BIOS_LOCKED BIT(2)
151
152#define NR_POWER_LIMITS (2)
153struct rapl_power_limit {
154 struct powercap_zone_constraint *constraint;
155 int prim_id; /* primitive ID used to enable */
156 struct rapl_domain *domain;
157 const char *name;
158};
159
160static const char pl1_name[] = "long_term";
161static const char pl2_name[] = "short_term";
162
Jacob Pan309557f2016-02-24 13:31:37 -0800163struct rapl_package;
Jacob Pan2d281d82013-10-17 10:28:35 -0700164struct rapl_domain {
165 const char *name;
166 enum rapl_domain_type id;
167 int msrs[RAPL_DOMAIN_MSR_MAX];
168 struct powercap_zone power_zone;
169 struct rapl_domain_data rdd;
170 struct rapl_power_limit rpl[NR_POWER_LIMITS];
171 u64 attr_map; /* track capabilities */
172 unsigned int state;
Jacob Pand474a4d2015-03-13 03:48:56 -0700173 unsigned int domain_energy_unit;
Jacob Pan309557f2016-02-24 13:31:37 -0800174 struct rapl_package *rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700175};
176#define power_zone_to_rapl_domain(_zone) \
177 container_of(_zone, struct rapl_domain, power_zone)
178
179
180/* Each physical package contains multiple domains, these are the common
181 * data across RAPL domains within a package.
182 */
183struct rapl_package {
184 unsigned int id; /* physical package/socket id */
185 unsigned int nr_domains;
186 unsigned long domain_map; /* bit map of active domains */
Jacob Pan3c2c0842014-11-07 09:29:26 -0800187 unsigned int power_unit;
188 unsigned int energy_unit;
189 unsigned int time_unit;
Jacob Pan2d281d82013-10-17 10:28:35 -0700190 struct rapl_domain *domains; /* array of domains, sized at runtime */
191 struct powercap_zone *power_zone; /* keep track of parent zone */
192 int nr_cpus; /* active cpus on the package, topology info is lost during
193 * cpu hotplug. so we have to track ourselves.
194 */
195 unsigned long power_limit_irq; /* keep track of package power limit
196 * notify interrupt enable status.
197 */
198 struct list_head plist;
Jacob Pan323ee642016-02-24 13:31:38 -0800199 int lead_cpu; /* one active cpu per package for access */
Jacob Pan2d281d82013-10-17 10:28:35 -0700200};
Jacob Pan087e9cb2014-11-07 09:29:25 -0800201
202struct rapl_defaults {
Ajay Thomas51b63402015-04-30 01:43:23 +0530203 u8 floor_freq_reg_addr;
Jacob Pan087e9cb2014-11-07 09:29:25 -0800204 int (*check_unit)(struct rapl_package *rp, int cpu);
205 void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
206 u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
207 bool to_raw);
Jacob Pand474a4d2015-03-13 03:48:56 -0700208 unsigned int dram_domain_energy_unit;
Jacob Pan087e9cb2014-11-07 09:29:25 -0800209};
210static struct rapl_defaults *rapl_defaults;
211
Jacob Pan3c2c0842014-11-07 09:29:26 -0800212/* Sideband MBI registers */
Ajay Thomas51b63402015-04-30 01:43:23 +0530213#define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
214#define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
Jacob Pan3c2c0842014-11-07 09:29:26 -0800215
Jacob Pan2d281d82013-10-17 10:28:35 -0700216#define PACKAGE_PLN_INT_SAVED BIT(0)
217#define MAX_PRIM_NAME (32)
218
219/* per domain data. used to describe individual knobs such that access function
220 * can be consolidated into one instead of many inline functions.
221 */
222struct rapl_primitive_info {
223 const char *name;
224 u64 mask;
225 int shift;
226 enum rapl_domain_msr_id id;
227 enum unit_type unit;
228 u32 flag;
229};
230
231#define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
232 .name = #p, \
233 .mask = m, \
234 .shift = s, \
235 .id = i, \
236 .unit = u, \
237 .flag = f \
238 }
239
240static void rapl_init_domains(struct rapl_package *rp);
241static int rapl_read_data_raw(struct rapl_domain *rd,
242 enum rapl_primitives prim,
243 bool xlate, u64 *data);
244static int rapl_write_data_raw(struct rapl_domain *rd,
245 enum rapl_primitives prim,
246 unsigned long long value);
Jacob Pan309557f2016-02-24 13:31:37 -0800247static u64 rapl_unit_xlate(struct rapl_domain *rd,
Jacob Pand474a4d2015-03-13 03:48:56 -0700248 enum unit_type type, u64 value,
Jacob Pan2d281d82013-10-17 10:28:35 -0700249 int to_raw);
Jacob Pan309557f2016-02-24 13:31:37 -0800250static void package_power_limit_irq_save(struct rapl_package *rp);
Jacob Pan2d281d82013-10-17 10:28:35 -0700251
252static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
253
254static const char * const rapl_domain_names[] = {
255 "package",
256 "core",
257 "uncore",
258 "dram",
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -0700259 "psys",
Jacob Pan2d281d82013-10-17 10:28:35 -0700260};
261
262static struct powercap_control_type *control_type; /* PowerCap Controller */
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -0700263static struct rapl_domain *platform_rapl_domain; /* Platform (PSys) domain */
Jacob Pan2d281d82013-10-17 10:28:35 -0700264
265/* caller to ensure CPU hotplug lock is held */
266static struct rapl_package *find_package_by_id(int id)
267{
268 struct rapl_package *rp;
269
270 list_for_each_entry(rp, &rapl_packages, plist) {
271 if (rp->id == id)
272 return rp;
273 }
274
275 return NULL;
276}
277
Jacob Pan2d281d82013-10-17 10:28:35 -0700278/* caller must hold cpu hotplug lock */
279static void rapl_cleanup_data(void)
280{
281 struct rapl_package *p, *tmp;
282
283 list_for_each_entry_safe(p, tmp, &rapl_packages, plist) {
284 kfree(p->domains);
285 list_del(&p->plist);
286 kfree(p);
287 }
288}
289
290static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
291{
292 struct rapl_domain *rd;
293 u64 energy_now;
294
295 /* prevent CPU hotplug, make sure the RAPL domain does not go
296 * away while reading the counter.
297 */
298 get_online_cpus();
299 rd = power_zone_to_rapl_domain(power_zone);
300
301 if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
302 *energy_raw = energy_now;
303 put_online_cpus();
304
305 return 0;
306 }
307 put_online_cpus();
308
309 return -EIO;
310}
311
312static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
313{
Jacob Pand474a4d2015-03-13 03:48:56 -0700314 struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
315
Jacob Pan309557f2016-02-24 13:31:37 -0800316 *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
Jacob Pan2d281d82013-10-17 10:28:35 -0700317 return 0;
318}
319
320static int release_zone(struct powercap_zone *power_zone)
321{
322 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
Jacob Pan309557f2016-02-24 13:31:37 -0800323 struct rapl_package *rp = rd->rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700324
325 /* package zone is the last zone of a package, we can free
326 * memory here since all children has been unregistered.
327 */
328 if (rd->id == RAPL_DOMAIN_PACKAGE) {
Jacob Pan2d281d82013-10-17 10:28:35 -0700329 kfree(rd);
330 rp->domains = NULL;
331 }
332
333 return 0;
334
335}
336
337static int find_nr_power_limit(struct rapl_domain *rd)
338{
Jacob Pane1399ba2016-05-31 13:41:29 -0700339 int i, nr_pl = 0;
Jacob Pan2d281d82013-10-17 10:28:35 -0700340
341 for (i = 0; i < NR_POWER_LIMITS; i++) {
Jacob Pane1399ba2016-05-31 13:41:29 -0700342 if (rd->rpl[i].name)
343 nr_pl++;
Jacob Pan2d281d82013-10-17 10:28:35 -0700344 }
345
Jacob Pane1399ba2016-05-31 13:41:29 -0700346 return nr_pl;
Jacob Pan2d281d82013-10-17 10:28:35 -0700347}
348
349static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
350{
351 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -0700352
353 if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
354 return -EACCES;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800355
Jacob Pan2d281d82013-10-17 10:28:35 -0700356 get_online_cpus();
Jacob Pan2d281d82013-10-17 10:28:35 -0700357 rapl_write_data_raw(rd, PL1_ENABLE, mode);
Ajay Thomas51b63402015-04-30 01:43:23 +0530358 if (rapl_defaults->set_floor_freq)
359 rapl_defaults->set_floor_freq(rd, mode);
Jacob Pan2d281d82013-10-17 10:28:35 -0700360 put_online_cpus();
361
362 return 0;
363}
364
365static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
366{
367 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
368 u64 val;
369
370 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
371 *mode = false;
372 return 0;
373 }
374 get_online_cpus();
375 if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
376 put_online_cpus();
377 return -EIO;
378 }
379 *mode = val;
380 put_online_cpus();
381
382 return 0;
383}
384
385/* per RAPL domain ops, in the order of rapl_domain_type */
Julia Lawall600c3952015-12-23 22:59:55 +0100386static const struct powercap_zone_ops zone_ops[] = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700387 /* RAPL_DOMAIN_PACKAGE */
388 {
389 .get_energy_uj = get_energy_counter,
390 .get_max_energy_range_uj = get_max_energy_counter,
391 .release = release_zone,
392 .set_enable = set_domain_enable,
393 .get_enable = get_domain_enable,
394 },
395 /* RAPL_DOMAIN_PP0 */
396 {
397 .get_energy_uj = get_energy_counter,
398 .get_max_energy_range_uj = get_max_energy_counter,
399 .release = release_zone,
400 .set_enable = set_domain_enable,
401 .get_enable = get_domain_enable,
402 },
403 /* RAPL_DOMAIN_PP1 */
404 {
405 .get_energy_uj = get_energy_counter,
406 .get_max_energy_range_uj = get_max_energy_counter,
407 .release = release_zone,
408 .set_enable = set_domain_enable,
409 .get_enable = get_domain_enable,
410 },
411 /* RAPL_DOMAIN_DRAM */
412 {
413 .get_energy_uj = get_energy_counter,
414 .get_max_energy_range_uj = get_max_energy_counter,
415 .release = release_zone,
416 .set_enable = set_domain_enable,
417 .get_enable = get_domain_enable,
418 },
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -0700419 /* RAPL_DOMAIN_PLATFORM */
420 {
421 .get_energy_uj = get_energy_counter,
422 .get_max_energy_range_uj = get_max_energy_counter,
423 .release = release_zone,
424 .set_enable = set_domain_enable,
425 .get_enable = get_domain_enable,
426 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700427};
428
Jacob Pane1399ba2016-05-31 13:41:29 -0700429
430/*
431 * Constraint index used by powercap can be different than power limit (PL)
432 * index in that some PLs maybe missing due to non-existant MSRs. So we
433 * need to convert here by finding the valid PLs only (name populated).
434 */
435static int contraint_to_pl(struct rapl_domain *rd, int cid)
436{
437 int i, j;
438
439 for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) {
440 if ((rd->rpl[i].name) && j++ == cid) {
441 pr_debug("%s: index %d\n", __func__, i);
442 return i;
443 }
444 }
Jacob Panaa3ee062016-11-28 13:53:11 -0800445 pr_err("Cannot find matching power limit for constraint %d\n", cid);
Jacob Pane1399ba2016-05-31 13:41:29 -0700446
447 return -EINVAL;
448}
449
450static int set_power_limit(struct powercap_zone *power_zone, int cid,
Jacob Pan2d281d82013-10-17 10:28:35 -0700451 u64 power_limit)
452{
453 struct rapl_domain *rd;
454 struct rapl_package *rp;
455 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700456 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700457
458 get_online_cpus();
459 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700460 id = contraint_to_pl(rd, cid);
Jacob Panaa3ee062016-11-28 13:53:11 -0800461 if (id < 0) {
462 ret = id;
463 goto set_exit;
464 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700465
Jacob Pan309557f2016-02-24 13:31:37 -0800466 rp = rd->rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700467
468 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
469 dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
470 rd->name);
471 ret = -EACCES;
472 goto set_exit;
473 }
474
475 switch (rd->rpl[id].prim_id) {
476 case PL1_ENABLE:
477 rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
478 break;
479 case PL2_ENABLE:
480 rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
481 break;
482 default:
483 ret = -EINVAL;
484 }
485 if (!ret)
Jacob Pan309557f2016-02-24 13:31:37 -0800486 package_power_limit_irq_save(rp);
Jacob Pan2d281d82013-10-17 10:28:35 -0700487set_exit:
488 put_online_cpus();
489 return ret;
490}
491
Jacob Pane1399ba2016-05-31 13:41:29 -0700492static int get_current_power_limit(struct powercap_zone *power_zone, int cid,
Jacob Pan2d281d82013-10-17 10:28:35 -0700493 u64 *data)
494{
495 struct rapl_domain *rd;
496 u64 val;
497 int prim;
498 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700499 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700500
501 get_online_cpus();
502 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700503 id = contraint_to_pl(rd, cid);
Jacob Panaa3ee062016-11-28 13:53:11 -0800504 if (id < 0) {
505 ret = id;
506 goto get_exit;
507 }
508
Jacob Pan2d281d82013-10-17 10:28:35 -0700509 switch (rd->rpl[id].prim_id) {
510 case PL1_ENABLE:
511 prim = POWER_LIMIT1;
512 break;
513 case PL2_ENABLE:
514 prim = POWER_LIMIT2;
515 break;
516 default:
517 put_online_cpus();
518 return -EINVAL;
519 }
520 if (rapl_read_data_raw(rd, prim, true, &val))
521 ret = -EIO;
522 else
523 *data = val;
524
Jacob Panaa3ee062016-11-28 13:53:11 -0800525get_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700526 put_online_cpus();
527
528 return ret;
529}
530
Jacob Pane1399ba2016-05-31 13:41:29 -0700531static int set_time_window(struct powercap_zone *power_zone, int cid,
Jacob Pan2d281d82013-10-17 10:28:35 -0700532 u64 window)
533{
534 struct rapl_domain *rd;
535 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700536 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700537
538 get_online_cpus();
539 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700540 id = contraint_to_pl(rd, cid);
Jacob Panaa3ee062016-11-28 13:53:11 -0800541 if (id < 0) {
542 ret = id;
543 goto set_time_exit;
544 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700545
Jacob Pan2d281d82013-10-17 10:28:35 -0700546 switch (rd->rpl[id].prim_id) {
547 case PL1_ENABLE:
548 rapl_write_data_raw(rd, TIME_WINDOW1, window);
549 break;
550 case PL2_ENABLE:
551 rapl_write_data_raw(rd, TIME_WINDOW2, window);
552 break;
553 default:
554 ret = -EINVAL;
555 }
Jacob Panaa3ee062016-11-28 13:53:11 -0800556
557set_time_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700558 put_online_cpus();
559 return ret;
560}
561
Jacob Pane1399ba2016-05-31 13:41:29 -0700562static int get_time_window(struct powercap_zone *power_zone, int cid, u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700563{
564 struct rapl_domain *rd;
565 u64 val;
566 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700567 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700568
569 get_online_cpus();
570 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700571 id = contraint_to_pl(rd, cid);
Jacob Panaa3ee062016-11-28 13:53:11 -0800572 if (id < 0) {
573 ret = id;
574 goto get_time_exit;
575 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700576
Jacob Pan2d281d82013-10-17 10:28:35 -0700577 switch (rd->rpl[id].prim_id) {
578 case PL1_ENABLE:
579 ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
580 break;
581 case PL2_ENABLE:
582 ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
583 break;
584 default:
585 put_online_cpus();
586 return -EINVAL;
587 }
588 if (!ret)
589 *data = val;
Jacob Panaa3ee062016-11-28 13:53:11 -0800590
591get_time_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700592 put_online_cpus();
593
594 return ret;
595}
596
Jacob Pane1399ba2016-05-31 13:41:29 -0700597static const char *get_constraint_name(struct powercap_zone *power_zone, int cid)
Jacob Pan2d281d82013-10-17 10:28:35 -0700598{
Jacob Pan2d281d82013-10-17 10:28:35 -0700599 struct rapl_domain *rd;
Jacob Pane1399ba2016-05-31 13:41:29 -0700600 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700601
602 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700603 id = contraint_to_pl(rd, cid);
604 if (id >= 0)
605 return rd->rpl[id].name;
Jacob Pan2d281d82013-10-17 10:28:35 -0700606
Jacob Pane1399ba2016-05-31 13:41:29 -0700607 return NULL;
Jacob Pan2d281d82013-10-17 10:28:35 -0700608}
609
610
611static int get_max_power(struct powercap_zone *power_zone, int id,
612 u64 *data)
613{
614 struct rapl_domain *rd;
615 u64 val;
616 int prim;
617 int ret = 0;
618
619 get_online_cpus();
620 rd = power_zone_to_rapl_domain(power_zone);
621 switch (rd->rpl[id].prim_id) {
622 case PL1_ENABLE:
623 prim = THERMAL_SPEC_POWER;
624 break;
625 case PL2_ENABLE:
626 prim = MAX_POWER;
627 break;
628 default:
629 put_online_cpus();
630 return -EINVAL;
631 }
632 if (rapl_read_data_raw(rd, prim, true, &val))
633 ret = -EIO;
634 else
635 *data = val;
636
637 put_online_cpus();
638
639 return ret;
640}
641
Julia Lawall600c3952015-12-23 22:59:55 +0100642static const struct powercap_zone_constraint_ops constraint_ops = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700643 .set_power_limit_uw = set_power_limit,
644 .get_power_limit_uw = get_current_power_limit,
645 .set_time_window_us = set_time_window,
646 .get_time_window_us = get_time_window,
647 .get_max_power_uw = get_max_power,
648 .get_name = get_constraint_name,
649};
650
651/* called after domain detection and package level data are set */
652static void rapl_init_domains(struct rapl_package *rp)
653{
654 int i;
655 struct rapl_domain *rd = rp->domains;
656
657 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
658 unsigned int mask = rp->domain_map & (1 << i);
659 switch (mask) {
660 case BIT(RAPL_DOMAIN_PACKAGE):
661 rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
662 rd->id = RAPL_DOMAIN_PACKAGE;
663 rd->msrs[0] = MSR_PKG_POWER_LIMIT;
664 rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
665 rd->msrs[2] = MSR_PKG_PERF_STATUS;
666 rd->msrs[3] = 0;
667 rd->msrs[4] = MSR_PKG_POWER_INFO;
668 rd->rpl[0].prim_id = PL1_ENABLE;
669 rd->rpl[0].name = pl1_name;
670 rd->rpl[1].prim_id = PL2_ENABLE;
671 rd->rpl[1].name = pl2_name;
672 break;
673 case BIT(RAPL_DOMAIN_PP0):
674 rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
675 rd->id = RAPL_DOMAIN_PP0;
676 rd->msrs[0] = MSR_PP0_POWER_LIMIT;
677 rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
678 rd->msrs[2] = 0;
679 rd->msrs[3] = MSR_PP0_POLICY;
680 rd->msrs[4] = 0;
681 rd->rpl[0].prim_id = PL1_ENABLE;
682 rd->rpl[0].name = pl1_name;
683 break;
684 case BIT(RAPL_DOMAIN_PP1):
685 rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
686 rd->id = RAPL_DOMAIN_PP1;
687 rd->msrs[0] = MSR_PP1_POWER_LIMIT;
688 rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
689 rd->msrs[2] = 0;
690 rd->msrs[3] = MSR_PP1_POLICY;
691 rd->msrs[4] = 0;
692 rd->rpl[0].prim_id = PL1_ENABLE;
693 rd->rpl[0].name = pl1_name;
694 break;
695 case BIT(RAPL_DOMAIN_DRAM):
696 rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
697 rd->id = RAPL_DOMAIN_DRAM;
698 rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
699 rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
700 rd->msrs[2] = MSR_DRAM_PERF_STATUS;
701 rd->msrs[3] = 0;
702 rd->msrs[4] = MSR_DRAM_POWER_INFO;
703 rd->rpl[0].prim_id = PL1_ENABLE;
704 rd->rpl[0].name = pl1_name;
Jacob Pand474a4d2015-03-13 03:48:56 -0700705 rd->domain_energy_unit =
706 rapl_defaults->dram_domain_energy_unit;
707 if (rd->domain_energy_unit)
708 pr_info("DRAM domain energy unit %dpj\n",
709 rd->domain_energy_unit);
Jacob Pan2d281d82013-10-17 10:28:35 -0700710 break;
711 }
712 if (mask) {
Jacob Pan309557f2016-02-24 13:31:37 -0800713 rd->rp = rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700714 rd++;
715 }
716 }
717}
718
Jacob Pan309557f2016-02-24 13:31:37 -0800719static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
720 u64 value, int to_raw)
Jacob Pan2d281d82013-10-17 10:28:35 -0700721{
Jacob Pan3c2c0842014-11-07 09:29:26 -0800722 u64 units = 1;
Jacob Pan309557f2016-02-24 13:31:37 -0800723 struct rapl_package *rp = rd->rp;
Jacob Pand474a4d2015-03-13 03:48:56 -0700724 u64 scale = 1;
Jacob Pan2d281d82013-10-17 10:28:35 -0700725
Jacob Pan2d281d82013-10-17 10:28:35 -0700726 switch (type) {
727 case POWER_UNIT:
Jacob Pan3c2c0842014-11-07 09:29:26 -0800728 units = rp->power_unit;
Jacob Pan2d281d82013-10-17 10:28:35 -0700729 break;
730 case ENERGY_UNIT:
Jacob Pand474a4d2015-03-13 03:48:56 -0700731 scale = ENERGY_UNIT_SCALE;
732 /* per domain unit takes precedence */
Jacob Panaa3ee062016-11-28 13:53:11 -0800733 if (rd->domain_energy_unit)
Jacob Pand474a4d2015-03-13 03:48:56 -0700734 units = rd->domain_energy_unit;
735 else
736 units = rp->energy_unit;
Jacob Pan2d281d82013-10-17 10:28:35 -0700737 break;
738 case TIME_UNIT:
Jacob Pan3c2c0842014-11-07 09:29:26 -0800739 return rapl_defaults->compute_time_window(rp, value, to_raw);
Jacob Pan2d281d82013-10-17 10:28:35 -0700740 case ARBITRARY_UNIT:
741 default:
742 return value;
743 };
744
745 if (to_raw)
Jacob Pand474a4d2015-03-13 03:48:56 -0700746 return div64_u64(value, units) * scale;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800747
748 value *= units;
749
Jacob Pand474a4d2015-03-13 03:48:56 -0700750 return div64_u64(value, scale);
Jacob Pan2d281d82013-10-17 10:28:35 -0700751}
752
753/* in the order of enum rapl_primitives */
754static struct rapl_primitive_info rpi[] = {
755 /* name, mask, shift, msr index, unit divisor */
756 PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
757 RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
758 PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
759 RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
760 PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
761 RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
762 PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
763 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
764 PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
765 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
766 PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
767 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
768 PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
769 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
770 PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
771 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
772 PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
773 RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
774 PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
775 RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
776 PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
777 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
778 PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
779 RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
780 PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
781 RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
782 PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
783 RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
784 PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
785 RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
786 PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
787 RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
788 /* non-hardware */
789 PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
790 RAPL_PRIMITIVE_DERIVED),
791 {NULL, 0, 0, 0},
792};
793
794/* Read primitive data based on its related struct rapl_primitive_info.
795 * if xlate flag is set, return translated data based on data units, i.e.
796 * time, energy, and power.
797 * RAPL MSRs are non-architectual and are laid out not consistently across
798 * domains. Here we use primitive info to allow writing consolidated access
799 * functions.
800 * For a given primitive, it is processed by MSR mask and shift. Unit conversion
801 * is pre-assigned based on RAPL unit MSRs read at init time.
802 * 63-------------------------- 31--------------------------- 0
803 * | xxxxx (mask) |
804 * | |<- shift ----------------|
805 * 63-------------------------- 31--------------------------- 0
806 */
807static int rapl_read_data_raw(struct rapl_domain *rd,
808 enum rapl_primitives prim,
809 bool xlate, u64 *data)
810{
811 u64 value, final;
812 u32 msr;
813 struct rapl_primitive_info *rp = &rpi[prim];
814 int cpu;
815
816 if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
817 return -EINVAL;
818
819 msr = rd->msrs[rp->id];
820 if (!msr)
821 return -EINVAL;
Jacob Pan323ee642016-02-24 13:31:38 -0800822
823 cpu = rd->rp->lead_cpu;
Jacob Pan2d281d82013-10-17 10:28:35 -0700824
825 /* special-case package domain, which uses a different bit*/
826 if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
827 rp->mask = POWER_PACKAGE_LOCK;
828 rp->shift = 63;
829 }
830 /* non-hardware data are collected by the polling thread */
831 if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
832 *data = rd->rdd.primitives[prim];
833 return 0;
834 }
835
836 if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
837 pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
838 return -EIO;
839 }
840
841 final = value & rp->mask;
842 final = final >> rp->shift;
843 if (xlate)
Jacob Pan309557f2016-02-24 13:31:37 -0800844 *data = rapl_unit_xlate(rd, rp->unit, final, 0);
Jacob Pan2d281d82013-10-17 10:28:35 -0700845 else
846 *data = final;
847
848 return 0;
849}
850
Jacob Panf14a1392016-02-24 13:31:36 -0800851
852static int msrl_update_safe(u32 msr_no, u64 clear_mask, u64 set_mask)
853{
854 int err;
855 u64 val;
856
857 err = rdmsrl_safe(msr_no, &val);
858 if (err)
859 goto out;
860
861 val &= ~clear_mask;
862 val |= set_mask;
863
864 err = wrmsrl_safe(msr_no, val);
865
866out:
867 return err;
868}
869
870static void msrl_update_func(void *info)
871{
872 struct msrl_action *ma = info;
873
874 ma->err = msrl_update_safe(ma->msr_no, ma->clear_mask, ma->set_mask);
875}
876
Jacob Pan2d281d82013-10-17 10:28:35 -0700877/* Similar use of primitive info in the read counterpart */
878static int rapl_write_data_raw(struct rapl_domain *rd,
879 enum rapl_primitives prim,
880 unsigned long long value)
881{
Jacob Pan2d281d82013-10-17 10:28:35 -0700882 struct rapl_primitive_info *rp = &rpi[prim];
883 int cpu;
Jacob Panf14a1392016-02-24 13:31:36 -0800884 u64 bits;
885 struct msrl_action ma;
886 int ret;
Jacob Pan2d281d82013-10-17 10:28:35 -0700887
Jacob Pan323ee642016-02-24 13:31:38 -0800888 cpu = rd->rp->lead_cpu;
Jacob Pan309557f2016-02-24 13:31:37 -0800889 bits = rapl_unit_xlate(rd, rp->unit, value, 1);
Jacob Panf14a1392016-02-24 13:31:36 -0800890 bits |= bits << rp->shift;
891 memset(&ma, 0, sizeof(ma));
892
893 ma.msr_no = rd->msrs[rp->id];
894 ma.clear_mask = rp->mask;
895 ma.set_mask = bits;
896
897 ret = smp_call_function_single(cpu, msrl_update_func, &ma, 1);
898 if (ret)
899 WARN_ON_ONCE(ret);
900 else
901 ret = ma.err;
902
903 return ret;
Jacob Pan2d281d82013-10-17 10:28:35 -0700904}
905
Jacob Pan3c2c0842014-11-07 09:29:26 -0800906/*
907 * Raw RAPL data stored in MSRs are in certain scales. We need to
908 * convert them into standard units based on the units reported in
909 * the RAPL unit MSRs. This is specific to CPUs as the method to
910 * calculate units differ on different CPUs.
911 * We convert the units to below format based on CPUs.
912 * i.e.
Jacob Pand474a4d2015-03-13 03:48:56 -0700913 * energy unit: picoJoules : Represented in picoJoules by default
Jacob Pan3c2c0842014-11-07 09:29:26 -0800914 * power unit : microWatts : Represented in milliWatts by default
915 * time unit : microseconds: Represented in seconds by default
916 */
917static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
Jacob Pan2d281d82013-10-17 10:28:35 -0700918{
919 u64 msr_val;
920 u32 value;
921
922 if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
923 pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
924 MSR_RAPL_POWER_UNIT, cpu);
925 return -ENODEV;
926 }
927
Jacob Pan2d281d82013-10-17 10:28:35 -0700928 value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
Jacob Pand474a4d2015-03-13 03:48:56 -0700929 rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700930
931 value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800932 rp->power_unit = 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700933
934 value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800935 rp->time_unit = 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700936
Jacob Pand474a4d2015-03-13 03:48:56 -0700937 pr_debug("Core CPU package %d energy=%dpJ, time=%dus, power=%duW\n",
Jacob Pan3c2c0842014-11-07 09:29:26 -0800938 rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
Jacob Pan2d281d82013-10-17 10:28:35 -0700939
940 return 0;
941}
942
Jacob Pan3c2c0842014-11-07 09:29:26 -0800943static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
944{
945 u64 msr_val;
946 u32 value;
947
948 if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
949 pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
950 MSR_RAPL_POWER_UNIT, cpu);
951 return -ENODEV;
952 }
953 value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
Jacob Pand474a4d2015-03-13 03:48:56 -0700954 rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800955
956 value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
957 rp->power_unit = (1 << value) * 1000;
958
959 value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
960 rp->time_unit = 1000000 / (1 << value);
961
Jacob Pand474a4d2015-03-13 03:48:56 -0700962 pr_debug("Atom package %d energy=%dpJ, time=%dus, power=%duW\n",
Jacob Pan3c2c0842014-11-07 09:29:26 -0800963 rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
964
965 return 0;
966}
967
Jacob Panf14a1392016-02-24 13:31:36 -0800968static void power_limit_irq_save_cpu(void *info)
969{
970 u32 l, h = 0;
971 struct rapl_package *rp = (struct rapl_package *)info;
972
973 /* save the state of PLN irq mask bit before disabling it */
974 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
975 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
976 rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
977 rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
978 }
979 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
980 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
981}
982
Jacob Pan3c2c0842014-11-07 09:29:26 -0800983
Jacob Pan2d281d82013-10-17 10:28:35 -0700984/* REVISIT:
985 * When package power limit is set artificially low by RAPL, LVT
986 * thermal interrupt for package power limit should be ignored
987 * since we are not really exceeding the real limit. The intention
988 * is to avoid excessive interrupts while we are trying to save power.
989 * A useful feature might be routing the package_power_limit interrupt
990 * to userspace via eventfd. once we have a usecase, this is simple
991 * to do by adding an atomic notifier.
992 */
993
Jacob Pan309557f2016-02-24 13:31:37 -0800994static void package_power_limit_irq_save(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -0700995{
Jacob Pan2d281d82013-10-17 10:28:35 -0700996 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
997 return;
998
Jacob Pan323ee642016-02-24 13:31:38 -0800999 smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
Jacob Panf14a1392016-02-24 13:31:36 -08001000}
1001
1002static void power_limit_irq_restore_cpu(void *info)
1003{
1004 u32 l, h = 0;
1005 struct rapl_package *rp = (struct rapl_package *)info;
1006
1007 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
1008
1009 if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
1010 l |= PACKAGE_THERM_INT_PLN_ENABLE;
1011 else
1012 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
1013
1014 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
Jacob Pan2d281d82013-10-17 10:28:35 -07001015}
1016
1017/* restore per package power limit interrupt enable state */
Jacob Pan309557f2016-02-24 13:31:37 -08001018static void package_power_limit_irq_restore(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -07001019{
Jacob Pan2d281d82013-10-17 10:28:35 -07001020 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
1021 return;
1022
Jacob Pan2d281d82013-10-17 10:28:35 -07001023 /* irq enable state not saved, nothing to restore */
1024 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
1025 return;
Jacob Pan2d281d82013-10-17 10:28:35 -07001026
Jacob Pan323ee642016-02-24 13:31:38 -08001027 smp_call_function_single(rp->lead_cpu, power_limit_irq_restore_cpu, rp, 1);
Jacob Pan2d281d82013-10-17 10:28:35 -07001028}
1029
Jacob Pan3c2c0842014-11-07 09:29:26 -08001030static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
1031{
1032 int nr_powerlimit = find_nr_power_limit(rd);
1033
1034 /* always enable clamp such that p-state can go below OS requested
1035 * range. power capping priority over guranteed frequency.
1036 */
1037 rapl_write_data_raw(rd, PL1_CLAMP, mode);
1038
1039 /* some domains have pl2 */
1040 if (nr_powerlimit > 1) {
1041 rapl_write_data_raw(rd, PL2_ENABLE, mode);
1042 rapl_write_data_raw(rd, PL2_CLAMP, mode);
1043 }
1044}
1045
1046static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
1047{
1048 static u32 power_ctrl_orig_val;
1049 u32 mdata;
1050
Ajay Thomas51b63402015-04-30 01:43:23 +05301051 if (!rapl_defaults->floor_freq_reg_addr) {
1052 pr_err("Invalid floor frequency config register\n");
1053 return;
1054 }
1055
Jacob Pan3c2c0842014-11-07 09:29:26 -08001056 if (!power_ctrl_orig_val)
Andy Shevchenko4077a382015-11-11 19:59:29 +02001057 iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
1058 rapl_defaults->floor_freq_reg_addr,
1059 &power_ctrl_orig_val);
Jacob Pan3c2c0842014-11-07 09:29:26 -08001060 mdata = power_ctrl_orig_val;
1061 if (enable) {
1062 mdata &= ~(0x7f << 8);
1063 mdata |= 1 << 8;
1064 }
Andy Shevchenko4077a382015-11-11 19:59:29 +02001065 iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
1066 rapl_defaults->floor_freq_reg_addr, mdata);
Jacob Pan3c2c0842014-11-07 09:29:26 -08001067}
1068
1069static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
1070 bool to_raw)
1071{
1072 u64 f, y; /* fraction and exp. used for time unit */
1073
1074 /*
1075 * Special processing based on 2^Y*(1+F/4), refer
1076 * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
1077 */
1078 if (!to_raw) {
1079 f = (value & 0x60) >> 5;
1080 y = value & 0x1f;
1081 value = (1 << y) * (4 + f) * rp->time_unit / 4;
1082 } else {
1083 do_div(value, rp->time_unit);
1084 y = ilog2(value);
1085 f = div64_u64(4 * (value - (1 << y)), 1 << y);
1086 value = (y & 0x1f) | ((f & 0x3) << 5);
1087 }
1088 return value;
1089}
1090
1091static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
1092 bool to_raw)
1093{
1094 /*
1095 * Atom time unit encoding is straight forward val * time_unit,
1096 * where time_unit is default to 1 sec. Never 0.
1097 */
1098 if (!to_raw)
1099 return (value) ? value *= rp->time_unit : rp->time_unit;
1100 else
1101 value = div64_u64(value, rp->time_unit);
1102
1103 return value;
1104}
1105
Jacob Pan087e9cb2014-11-07 09:29:25 -08001106static const struct rapl_defaults rapl_defaults_core = {
Ajay Thomas51b63402015-04-30 01:43:23 +05301107 .floor_freq_reg_addr = 0,
Jacob Pan3c2c0842014-11-07 09:29:26 -08001108 .check_unit = rapl_check_unit_core,
1109 .set_floor_freq = set_floor_freq_default,
1110 .compute_time_window = rapl_compute_time_window_core,
Jacob Pan087e9cb2014-11-07 09:29:25 -08001111};
1112
Jacob Pand474a4d2015-03-13 03:48:56 -07001113static const struct rapl_defaults rapl_defaults_hsw_server = {
1114 .check_unit = rapl_check_unit_core,
1115 .set_floor_freq = set_floor_freq_default,
1116 .compute_time_window = rapl_compute_time_window_core,
1117 .dram_domain_energy_unit = 15300,
1118};
1119
Ajay Thomas51b63402015-04-30 01:43:23 +05301120static const struct rapl_defaults rapl_defaults_byt = {
1121 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
Jacob Pan3c2c0842014-11-07 09:29:26 -08001122 .check_unit = rapl_check_unit_atom,
1123 .set_floor_freq = set_floor_freq_atom,
1124 .compute_time_window = rapl_compute_time_window_atom,
Jacob Pan087e9cb2014-11-07 09:29:25 -08001125};
1126
Ajay Thomas51b63402015-04-30 01:43:23 +05301127static const struct rapl_defaults rapl_defaults_tng = {
1128 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
1129 .check_unit = rapl_check_unit_atom,
1130 .set_floor_freq = set_floor_freq_atom,
1131 .compute_time_window = rapl_compute_time_window_atom,
1132};
1133
1134static const struct rapl_defaults rapl_defaults_ann = {
1135 .floor_freq_reg_addr = 0,
1136 .check_unit = rapl_check_unit_atom,
1137 .set_floor_freq = NULL,
1138 .compute_time_window = rapl_compute_time_window_atom,
1139};
1140
1141static const struct rapl_defaults rapl_defaults_cht = {
1142 .floor_freq_reg_addr = 0,
1143 .check_unit = rapl_check_unit_atom,
1144 .set_floor_freq = NULL,
1145 .compute_time_window = rapl_compute_time_window_atom,
1146};
1147
Jacob Pan087e9cb2014-11-07 09:29:25 -08001148#define RAPL_CPU(_model, _ops) { \
1149 .vendor = X86_VENDOR_INTEL, \
1150 .family = 6, \
1151 .model = _model, \
1152 .driver_data = (kernel_ulong_t)&_ops, \
1153 }
1154
Mathias Krauseea85dbc2015-03-25 22:15:52 +01001155static const struct x86_cpu_id rapl_ids[] __initconst = {
Dave Hansen62d16732016-06-02 17:19:36 -07001156 RAPL_CPU(INTEL_FAM6_SANDYBRIDGE, rapl_defaults_core),
1157 RAPL_CPU(INTEL_FAM6_SANDYBRIDGE_X, rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001158
Dave Hansen62d16732016-06-02 17:19:36 -07001159 RAPL_CPU(INTEL_FAM6_IVYBRIDGE, rapl_defaults_core),
Xiaolong Wang7d188472016-06-24 11:28:20 +08001160 RAPL_CPU(INTEL_FAM6_IVYBRIDGE_X, rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001161
Dave Hansen62d16732016-06-02 17:19:36 -07001162 RAPL_CPU(INTEL_FAM6_HASWELL_CORE, rapl_defaults_core),
Dave Hansen62d16732016-06-02 17:19:36 -07001163 RAPL_CPU(INTEL_FAM6_HASWELL_ULT, rapl_defaults_core),
1164 RAPL_CPU(INTEL_FAM6_HASWELL_GT3E, rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001165 RAPL_CPU(INTEL_FAM6_HASWELL_X, rapl_defaults_hsw_server),
1166
1167 RAPL_CPU(INTEL_FAM6_BROADWELL_CORE, rapl_defaults_core),
Dave Hansen62d16732016-06-02 17:19:36 -07001168 RAPL_CPU(INTEL_FAM6_BROADWELL_GT3E, rapl_defaults_core),
Dave Hansen62d16732016-06-02 17:19:36 -07001169 RAPL_CPU(INTEL_FAM6_BROADWELL_XEON_D, rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001170 RAPL_CPU(INTEL_FAM6_BROADWELL_X, rapl_defaults_hsw_server),
1171
Dave Hansen62d16732016-06-02 17:19:36 -07001172 RAPL_CPU(INTEL_FAM6_SKYLAKE_DESKTOP, rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001173 RAPL_CPU(INTEL_FAM6_SKYLAKE_MOBILE, rapl_defaults_core),
Dave Hansend40671e2016-06-02 17:19:55 -07001174 RAPL_CPU(INTEL_FAM6_SKYLAKE_X, rapl_defaults_hsw_server),
Dave Hansen62d16732016-06-02 17:19:36 -07001175 RAPL_CPU(INTEL_FAM6_KABYLAKE_MOBILE, rapl_defaults_core),
1176 RAPL_CPU(INTEL_FAM6_KABYLAKE_DESKTOP, rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001177
Peter Zijlstra1739ba82018-08-07 10:17:27 -07001178 RAPL_CPU(INTEL_FAM6_ATOM_SILVERMONT, rapl_defaults_byt),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001179 RAPL_CPU(INTEL_FAM6_ATOM_AIRMONT, rapl_defaults_cht),
Peter Zijlstra1739ba82018-08-07 10:17:27 -07001180 RAPL_CPU(INTEL_FAM6_ATOM_SILVERMONT_MID,rapl_defaults_tng),
1181 RAPL_CPU(INTEL_FAM6_ATOM_AIRMONT_MID, rapl_defaults_ann),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001182 RAPL_CPU(INTEL_FAM6_ATOM_GOLDMONT, rapl_defaults_core),
Peter Zijlstra1739ba82018-08-07 10:17:27 -07001183 RAPL_CPU(INTEL_FAM6_ATOM_GOLDMONT_X, rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001184
1185 RAPL_CPU(INTEL_FAM6_XEON_PHI_KNL, rapl_defaults_hsw_server),
Jacob Pan2d281d82013-10-17 10:28:35 -07001186 {}
1187};
1188MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
1189
1190/* read once for all raw primitive data for all packages, domains */
1191static void rapl_update_domain_data(void)
1192{
1193 int dmn, prim;
1194 u64 val;
1195 struct rapl_package *rp;
1196
1197 list_for_each_entry(rp, &rapl_packages, plist) {
1198 for (dmn = 0; dmn < rp->nr_domains; dmn++) {
1199 pr_debug("update package %d domain %s data\n", rp->id,
1200 rp->domains[dmn].name);
1201 /* exclude non-raw primitives */
1202 for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++)
1203 if (!rapl_read_data_raw(&rp->domains[dmn], prim,
1204 rpi[prim].unit,
1205 &val))
1206 rp->domains[dmn].rdd.primitives[prim] =
1207 val;
1208 }
1209 }
1210
1211}
1212
1213static int rapl_unregister_powercap(void)
1214{
1215 struct rapl_package *rp;
1216 struct rapl_domain *rd, *rd_package = NULL;
1217
1218 /* unregister all active rapl packages from the powercap layer,
1219 * hotplug lock held
1220 */
1221 list_for_each_entry(rp, &rapl_packages, plist) {
Jacob Pan309557f2016-02-24 13:31:37 -08001222 package_power_limit_irq_restore(rp);
Jacob Pan2d281d82013-10-17 10:28:35 -07001223
1224 for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
1225 rd++) {
1226 pr_debug("remove package, undo power limit on %d: %s\n",
1227 rp->id, rd->name);
1228 rapl_write_data_raw(rd, PL1_ENABLE, 0);
Jacob Pan2d281d82013-10-17 10:28:35 -07001229 rapl_write_data_raw(rd, PL1_CLAMP, 0);
Seiichi Ikarashi50212822015-08-19 14:26:03 +09001230 if (find_nr_power_limit(rd) > 1) {
1231 rapl_write_data_raw(rd, PL2_ENABLE, 0);
1232 rapl_write_data_raw(rd, PL2_CLAMP, 0);
1233 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001234 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1235 rd_package = rd;
1236 continue;
1237 }
1238 powercap_unregister_zone(control_type, &rd->power_zone);
1239 }
1240 /* do the package zone last */
1241 if (rd_package)
1242 powercap_unregister_zone(control_type,
1243 &rd_package->power_zone);
1244 }
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001245
1246 if (platform_rapl_domain) {
1247 powercap_unregister_zone(control_type,
1248 &platform_rapl_domain->power_zone);
1249 kfree(platform_rapl_domain);
1250 }
1251
Jacob Pan2d281d82013-10-17 10:28:35 -07001252 powercap_unregister_control_type(control_type);
1253
1254 return 0;
1255}
1256
1257static int rapl_package_register_powercap(struct rapl_package *rp)
1258{
1259 struct rapl_domain *rd;
1260 int ret = 0;
1261 char dev_name[17]; /* max domain name = 7 + 1 + 8 for int + 1 for null*/
1262 struct powercap_zone *power_zone = NULL;
1263 int nr_pl;
1264
1265 /* first we register package domain as the parent zone*/
1266 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1267 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1268 nr_pl = find_nr_power_limit(rd);
1269 pr_debug("register socket %d package domain %s\n",
1270 rp->id, rd->name);
1271 memset(dev_name, 0, sizeof(dev_name));
1272 snprintf(dev_name, sizeof(dev_name), "%s-%d",
1273 rd->name, rp->id);
1274 power_zone = powercap_register_zone(&rd->power_zone,
1275 control_type,
1276 dev_name, NULL,
1277 &zone_ops[rd->id],
1278 nr_pl,
1279 &constraint_ops);
1280 if (IS_ERR(power_zone)) {
1281 pr_debug("failed to register package, %d\n",
1282 rp->id);
1283 ret = PTR_ERR(power_zone);
1284 goto exit_package;
1285 }
1286 /* track parent zone in per package/socket data */
1287 rp->power_zone = power_zone;
1288 /* done, only one package domain per socket */
1289 break;
1290 }
1291 }
1292 if (!power_zone) {
1293 pr_err("no package domain found, unknown topology!\n");
1294 ret = -ENODEV;
1295 goto exit_package;
1296 }
1297 /* now register domains as children of the socket/package*/
1298 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1299 if (rd->id == RAPL_DOMAIN_PACKAGE)
1300 continue;
1301 /* number of power limits per domain varies */
1302 nr_pl = find_nr_power_limit(rd);
1303 power_zone = powercap_register_zone(&rd->power_zone,
1304 control_type, rd->name,
1305 rp->power_zone,
1306 &zone_ops[rd->id], nr_pl,
1307 &constraint_ops);
1308
1309 if (IS_ERR(power_zone)) {
1310 pr_debug("failed to register power_zone, %d:%s:%s\n",
1311 rp->id, rd->name, dev_name);
1312 ret = PTR_ERR(power_zone);
1313 goto err_cleanup;
1314 }
1315 }
1316
1317exit_package:
1318 return ret;
1319err_cleanup:
1320 /* clean up previously initialized domains within the package if we
1321 * failed after the first domain setup.
1322 */
1323 while (--rd >= rp->domains) {
1324 pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
1325 powercap_unregister_zone(control_type, &rd->power_zone);
1326 }
1327
1328 return ret;
1329}
1330
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001331static int rapl_register_psys(void)
1332{
1333 struct rapl_domain *rd;
1334 struct powercap_zone *power_zone;
1335 u64 val;
1336
1337 if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_ENERGY_STATUS, &val) || !val)
1338 return -ENODEV;
1339
1340 if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_POWER_LIMIT, &val) || !val)
1341 return -ENODEV;
1342
1343 rd = kzalloc(sizeof(*rd), GFP_KERNEL);
1344 if (!rd)
1345 return -ENOMEM;
1346
1347 rd->name = rapl_domain_names[RAPL_DOMAIN_PLATFORM];
1348 rd->id = RAPL_DOMAIN_PLATFORM;
1349 rd->msrs[0] = MSR_PLATFORM_POWER_LIMIT;
1350 rd->msrs[1] = MSR_PLATFORM_ENERGY_STATUS;
1351 rd->rpl[0].prim_id = PL1_ENABLE;
1352 rd->rpl[0].name = pl1_name;
1353 rd->rpl[1].prim_id = PL2_ENABLE;
1354 rd->rpl[1].name = pl2_name;
1355 rd->rp = find_package_by_id(0);
1356
1357 power_zone = powercap_register_zone(&rd->power_zone, control_type,
1358 "psys", NULL,
1359 &zone_ops[RAPL_DOMAIN_PLATFORM],
1360 2, &constraint_ops);
1361
1362 if (IS_ERR(power_zone)) {
1363 kfree(rd);
1364 return PTR_ERR(power_zone);
1365 }
1366
1367 platform_rapl_domain = rd;
1368
1369 return 0;
1370}
1371
Jacob Pan2d281d82013-10-17 10:28:35 -07001372static int rapl_register_powercap(void)
1373{
1374 struct rapl_domain *rd;
1375 struct rapl_package *rp;
1376 int ret = 0;
1377
1378 control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
1379 if (IS_ERR(control_type)) {
1380 pr_debug("failed to register powercap control_type.\n");
1381 return PTR_ERR(control_type);
1382 }
1383 /* read the initial data */
1384 rapl_update_domain_data();
1385 list_for_each_entry(rp, &rapl_packages, plist)
1386 if (rapl_package_register_powercap(rp))
1387 goto err_cleanup_package;
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001388
1389 /* Don't bail out if PSys is not supported */
1390 rapl_register_psys();
1391
Jacob Pan2d281d82013-10-17 10:28:35 -07001392 return ret;
1393
1394err_cleanup_package:
1395 /* clean up previously initialized packages */
1396 list_for_each_entry_continue_reverse(rp, &rapl_packages, plist) {
1397 for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
1398 rd++) {
1399 pr_debug("unregister zone/package %d, %s domain\n",
1400 rp->id, rd->name);
1401 powercap_unregister_zone(control_type, &rd->power_zone);
1402 }
1403 }
1404
1405 return ret;
1406}
1407
1408static int rapl_check_domain(int cpu, int domain)
1409{
1410 unsigned msr;
Jacob Pan9d31c672014-04-29 15:33:06 -07001411 u64 val = 0;
Jacob Pan2d281d82013-10-17 10:28:35 -07001412
1413 switch (domain) {
1414 case RAPL_DOMAIN_PACKAGE:
1415 msr = MSR_PKG_ENERGY_STATUS;
1416 break;
1417 case RAPL_DOMAIN_PP0:
1418 msr = MSR_PP0_ENERGY_STATUS;
1419 break;
1420 case RAPL_DOMAIN_PP1:
1421 msr = MSR_PP1_ENERGY_STATUS;
1422 break;
1423 case RAPL_DOMAIN_DRAM:
1424 msr = MSR_DRAM_ENERGY_STATUS;
1425 break;
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001426 case RAPL_DOMAIN_PLATFORM:
1427 /* PSYS(PLATFORM) is not a CPU domain, so avoid printng error */
1428 return -EINVAL;
Jacob Pan2d281d82013-10-17 10:28:35 -07001429 default:
1430 pr_err("invalid domain id %d\n", domain);
1431 return -EINVAL;
1432 }
Jacob Pan9d31c672014-04-29 15:33:06 -07001433 /* make sure domain counters are available and contains non-zero
1434 * values, otherwise skip it.
1435 */
1436 if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
Jacob Pan2d281d82013-10-17 10:28:35 -07001437 return -ENODEV;
1438
Jacob Pan9d31c672014-04-29 15:33:06 -07001439 return 0;
Jacob Pan2d281d82013-10-17 10:28:35 -07001440}
1441
Jacob Pane1399ba2016-05-31 13:41:29 -07001442
1443/*
1444 * Check if power limits are available. Two cases when they are not available:
1445 * 1. Locked by BIOS, in this case we still provide read-only access so that
1446 * users can see what limit is set by the BIOS.
1447 * 2. Some CPUs make some domains monitoring only which means PLx MSRs may not
1448 * exist at all. In this case, we do not show the contraints in powercap.
1449 *
1450 * Called after domains are detected and initialized.
1451 */
1452static void rapl_detect_powerlimit(struct rapl_domain *rd)
1453{
1454 u64 val64;
1455 int i;
1456
1457 /* check if the domain is locked by BIOS, ignore if MSR doesn't exist */
1458 if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) {
1459 if (val64) {
1460 pr_info("RAPL package %d domain %s locked by BIOS\n",
1461 rd->rp->id, rd->name);
1462 rd->state |= DOMAIN_STATE_BIOS_LOCKED;
1463 }
1464 }
1465 /* check if power limit MSRs exists, otherwise domain is monitoring only */
1466 for (i = 0; i < NR_POWER_LIMITS; i++) {
1467 int prim = rd->rpl[i].prim_id;
1468 if (rapl_read_data_raw(rd, prim, false, &val64))
1469 rd->rpl[i].name = NULL;
1470 }
1471}
1472
Jacob Pan2d281d82013-10-17 10:28:35 -07001473/* Detect active and valid domains for the given CPU, caller must
1474 * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
1475 */
1476static int rapl_detect_domains(struct rapl_package *rp, int cpu)
1477{
1478 int i;
1479 int ret = 0;
1480 struct rapl_domain *rd;
Jacob Pan2d281d82013-10-17 10:28:35 -07001481
1482 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
1483 /* use physical package id to read counters */
Jacob Panfcdf1792014-09-02 02:55:21 -07001484 if (!rapl_check_domain(cpu, i)) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001485 rp->domain_map |= 1 << i;
Jacob Panfcdf1792014-09-02 02:55:21 -07001486 pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
1487 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001488 }
1489 rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
1490 if (!rp->nr_domains) {
Jacob Pane1a27e82016-05-23 09:45:43 -07001491 pr_debug("no valid rapl domains found in package %d\n", rp->id);
Jacob Pan2d281d82013-10-17 10:28:35 -07001492 ret = -ENODEV;
1493 goto done;
1494 }
1495 pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
1496
1497 rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
1498 GFP_KERNEL);
1499 if (!rp->domains) {
1500 ret = -ENOMEM;
1501 goto done;
1502 }
1503 rapl_init_domains(rp);
1504
Jacob Pane1399ba2016-05-31 13:41:29 -07001505 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++)
1506 rapl_detect_powerlimit(rd);
1507
Jacob Pan2d281d82013-10-17 10:28:35 -07001508
1509
1510done:
1511 return ret;
1512}
1513
1514static bool is_package_new(int package)
1515{
1516 struct rapl_package *rp;
1517
1518 /* caller prevents cpu hotplug, there will be no new packages added
1519 * or deleted while traversing the package list, no need for locking.
1520 */
1521 list_for_each_entry(rp, &rapl_packages, plist)
1522 if (package == rp->id)
1523 return false;
1524
1525 return true;
1526}
1527
1528/* RAPL interface can be made of a two-level hierarchy: package level and domain
1529 * level. We first detect the number of packages then domains of each package.
1530 * We have to consider the possiblity of CPU online/offline due to hotplug and
1531 * other scenarios.
1532 */
1533static int rapl_detect_topology(void)
1534{
1535 int i;
1536 int phy_package_id;
1537 struct rapl_package *new_package, *rp;
1538
1539 for_each_online_cpu(i) {
1540 phy_package_id = topology_physical_package_id(i);
1541 if (is_package_new(phy_package_id)) {
1542 new_package = kzalloc(sizeof(*rp), GFP_KERNEL);
1543 if (!new_package) {
1544 rapl_cleanup_data();
1545 return -ENOMEM;
1546 }
1547 /* add the new package to the list */
1548 new_package->id = phy_package_id;
1549 new_package->nr_cpus = 1;
Jacob Pan323ee642016-02-24 13:31:38 -08001550 /* use the first active cpu of the package to access */
1551 new_package->lead_cpu = i;
Jacob Pan2d281d82013-10-17 10:28:35 -07001552 /* check if the package contains valid domains */
1553 if (rapl_detect_domains(new_package, i) ||
Jacob Pan3c2c0842014-11-07 09:29:26 -08001554 rapl_defaults->check_unit(new_package, i)) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001555 kfree(new_package->domains);
1556 kfree(new_package);
1557 /* free up the packages already initialized */
1558 rapl_cleanup_data();
1559 return -ENODEV;
1560 }
1561 INIT_LIST_HEAD(&new_package->plist);
1562 list_add(&new_package->plist, &rapl_packages);
1563 } else {
1564 rp = find_package_by_id(phy_package_id);
1565 if (rp)
1566 ++rp->nr_cpus;
1567 }
1568 }
1569
1570 return 0;
1571}
1572
1573/* called from CPU hotplug notifier, hotplug lock held */
1574static void rapl_remove_package(struct rapl_package *rp)
1575{
1576 struct rapl_domain *rd, *rd_package = NULL;
1577
1578 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1579 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1580 rd_package = rd;
1581 continue;
1582 }
1583 pr_debug("remove package %d, %s domain\n", rp->id, rd->name);
1584 powercap_unregister_zone(control_type, &rd->power_zone);
1585 }
1586 /* do parent zone last */
1587 powercap_unregister_zone(control_type, &rd_package->power_zone);
1588 list_del(&rp->plist);
1589 kfree(rp);
1590}
1591
1592/* called from CPU hotplug notifier, hotplug lock held */
1593static int rapl_add_package(int cpu)
1594{
1595 int ret = 0;
1596 int phy_package_id;
1597 struct rapl_package *rp;
1598
1599 phy_package_id = topology_physical_package_id(cpu);
1600 rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
1601 if (!rp)
1602 return -ENOMEM;
1603
1604 /* add the new package to the list */
1605 rp->id = phy_package_id;
1606 rp->nr_cpus = 1;
Jacob Pan323ee642016-02-24 13:31:38 -08001607 rp->lead_cpu = cpu;
1608
Jacob Pan2d281d82013-10-17 10:28:35 -07001609 /* check if the package contains valid domains */
1610 if (rapl_detect_domains(rp, cpu) ||
Jacob Pan3c2c0842014-11-07 09:29:26 -08001611 rapl_defaults->check_unit(rp, cpu)) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001612 ret = -ENODEV;
1613 goto err_free_package;
1614 }
1615 if (!rapl_package_register_powercap(rp)) {
1616 INIT_LIST_HEAD(&rp->plist);
1617 list_add(&rp->plist, &rapl_packages);
1618 return ret;
1619 }
1620
1621err_free_package:
1622 kfree(rp->domains);
1623 kfree(rp);
1624
1625 return ret;
1626}
1627
1628/* Handles CPU hotplug on multi-socket systems.
1629 * If a CPU goes online as the first CPU of the physical package
1630 * we add the RAPL package to the system. Similarly, when the last
1631 * CPU of the package is removed, we remove the RAPL package and its
1632 * associated domains. Cooling devices are handled accordingly at
1633 * per-domain level.
1634 */
1635static int rapl_cpu_callback(struct notifier_block *nfb,
1636 unsigned long action, void *hcpu)
1637{
1638 unsigned long cpu = (unsigned long)hcpu;
1639 int phy_package_id;
1640 struct rapl_package *rp;
Jacob Pan323ee642016-02-24 13:31:38 -08001641 int lead_cpu;
Jacob Pan2d281d82013-10-17 10:28:35 -07001642
1643 phy_package_id = topology_physical_package_id(cpu);
1644 switch (action) {
1645 case CPU_ONLINE:
1646 case CPU_ONLINE_FROZEN:
1647 case CPU_DOWN_FAILED:
1648 case CPU_DOWN_FAILED_FROZEN:
1649 rp = find_package_by_id(phy_package_id);
1650 if (rp)
1651 ++rp->nr_cpus;
1652 else
1653 rapl_add_package(cpu);
1654 break;
1655 case CPU_DOWN_PREPARE:
1656 case CPU_DOWN_PREPARE_FROZEN:
1657 rp = find_package_by_id(phy_package_id);
1658 if (!rp)
1659 break;
1660 if (--rp->nr_cpus == 0)
1661 rapl_remove_package(rp);
Jacob Pan323ee642016-02-24 13:31:38 -08001662 else if (cpu == rp->lead_cpu) {
1663 /* choose another active cpu in the package */
1664 lead_cpu = cpumask_any_but(topology_core_cpumask(cpu), cpu);
1665 if (lead_cpu < nr_cpu_ids)
1666 rp->lead_cpu = lead_cpu;
1667 else /* should never go here */
1668 pr_err("no active cpu available for package %d\n",
1669 phy_package_id);
1670 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001671 }
1672
1673 return NOTIFY_OK;
1674}
1675
1676static struct notifier_block rapl_cpu_notifier = {
1677 .notifier_call = rapl_cpu_callback,
1678};
1679
1680static int __init rapl_init(void)
1681{
1682 int ret = 0;
Jacob Pan087e9cb2014-11-07 09:29:25 -08001683 const struct x86_cpu_id *id;
Jacob Pan2d281d82013-10-17 10:28:35 -07001684
Jacob Pan087e9cb2014-11-07 09:29:25 -08001685 id = x86_match_cpu(rapl_ids);
1686 if (!id) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001687 pr_err("driver does not support CPU family %d model %d\n",
1688 boot_cpu_data.x86, boot_cpu_data.x86_model);
1689
1690 return -ENODEV;
1691 }
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301692
Jacob Pan087e9cb2014-11-07 09:29:25 -08001693 rapl_defaults = (struct rapl_defaults *)id->driver_data;
1694
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301695 cpu_notifier_register_begin();
1696
Jacob Pan2d281d82013-10-17 10:28:35 -07001697 /* prevent CPU hotplug during detection */
1698 get_online_cpus();
1699 ret = rapl_detect_topology();
1700 if (ret)
1701 goto done;
1702
1703 if (rapl_register_powercap()) {
1704 rapl_cleanup_data();
1705 ret = -ENODEV;
1706 goto done;
1707 }
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301708 __register_hotcpu_notifier(&rapl_cpu_notifier);
Jacob Pan2d281d82013-10-17 10:28:35 -07001709done:
1710 put_online_cpus();
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301711 cpu_notifier_register_done();
Jacob Pan2d281d82013-10-17 10:28:35 -07001712
1713 return ret;
1714}
1715
1716static void __exit rapl_exit(void)
1717{
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301718 cpu_notifier_register_begin();
Jacob Pan2d281d82013-10-17 10:28:35 -07001719 get_online_cpus();
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301720 __unregister_hotcpu_notifier(&rapl_cpu_notifier);
Jacob Pan2d281d82013-10-17 10:28:35 -07001721 rapl_unregister_powercap();
1722 rapl_cleanup_data();
1723 put_online_cpus();
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301724 cpu_notifier_register_done();
Jacob Pan2d281d82013-10-17 10:28:35 -07001725}
1726
1727module_init(rapl_init);
1728module_exit(rapl_exit);
1729
1730MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
1731MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
1732MODULE_LICENSE("GPL v2");