blob: 84ae905bf732c4ac0e80ec18fbf83825d0b945f3 [file] [log] [blame]
Jie Yang43250dd2009-02-18 17:24:15 -08001/*
2 * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
3 *
4 * Derived from Intel e1000 driver
5 * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the Free
9 * Software Foundation; either version 2 of the License, or (at your option)
10 * any later version.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc., 59
19 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
21
22#ifndef _ATL1C_H_
23#define _ATL1C_H_
24
25#include <linux/version.h>
26#include <linux/init.h>
27#include <linux/types.h>
28#include <linux/errno.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ioport.h>
35#include <linux/slab.h>
36#include <linux/list.h>
37#include <linux/delay.h>
38#include <linux/sched.h>
39#include <linux/in.h>
40#include <linux/ip.h>
41#include <linux/ipv6.h>
42#include <linux/udp.h>
43#include <linux/mii.h>
44#include <linux/io.h>
45#include <linux/vmalloc.h>
46#include <linux/pagemap.h>
47#include <linux/tcp.h>
Jie Yang43250dd2009-02-18 17:24:15 -080048#include <linux/ethtool.h>
49#include <linux/if_vlan.h>
50#include <linux/workqueue.h>
51#include <net/checksum.h>
52#include <net/ip6_checksum.h>
53
54#include "atl1c_hw.h"
55
56/* Wake Up Filter Control */
57#define AT_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
58#define AT_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
59#define AT_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
60#define AT_WUFC_MC 0x00000008 /* Multicast Wakeup Enable */
61#define AT_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
62
63#define AT_VLAN_TO_TAG(_vlan, _tag) \
64 _tag = ((((_vlan) >> 8) & 0xFF) |\
65 (((_vlan) & 0xFF) << 8))
66
67#define AT_TAG_TO_VLAN(_tag, _vlan) \
68 _vlan = ((((_tag) >> 8) & 0xFF) |\
69 (((_tag) & 0xFF) << 8))
70
71#define SPEED_0 0xffff
72#define HALF_DUPLEX 1
73#define FULL_DUPLEX 2
74
75#define AT_RX_BUF_SIZE (ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN)
76#define MAX_JUMBO_FRAME_SIZE (9*1024)
77#define MAX_TX_OFFLOAD_THRESH (9*1024)
78
79#define AT_MAX_RECEIVE_QUEUE 4
80#define AT_DEF_RECEIVE_QUEUE 1
81#define AT_MAX_TRANSMIT_QUEUE 2
82
83#define AT_DMA_HI_ADDR_MASK 0xffffffff00000000ULL
84#define AT_DMA_LO_ADDR_MASK 0x00000000ffffffffULL
85
86#define AT_TX_WATCHDOG (5 * HZ)
87#define AT_MAX_INT_WORK 5
88#define AT_TWSI_EEPROM_TIMEOUT 100
89#define AT_HW_MAX_IDLE_DELAY 10
90#define AT_SUSPEND_LINK_TIMEOUT 28
91
92#define AT_ASPM_L0S_TIMER 6
93#define AT_ASPM_L1_TIMER 12
94
95#define ATL1C_PCIE_L0S_L1_DISABLE 0x01
96#define ATL1C_PCIE_PHY_RESET 0x02
97
98#define ATL1C_ASPM_L0s_ENABLE 0x0001
99#define ATL1C_ASPM_L1_ENABLE 0x0002
100
101#define AT_REGS_LEN (75 * sizeof(u32))
102#define AT_EEPROM_LEN 512
103
104#define ATL1C_GET_DESC(R, i, type) (&(((type *)((R)->desc))[i]))
105#define ATL1C_RFD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_rx_free_desc)
106#define ATL1C_TPD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_tpd_desc)
107#define ATL1C_RRD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_recv_ret_status)
108
109/* tpd word 1 bit 0:7 General Checksum task offload */
110#define TPD_L4HDR_OFFSET_MASK 0x00FF
111#define TPD_L4HDR_OFFSET_SHIFT 0
112
113/* tpd word 1 bit 0:7 Large Send task offload (IPv4/IPV6) */
114#define TPD_TCPHDR_OFFSET_MASK 0x00FF
115#define TPD_TCPHDR_OFFSET_SHIFT 0
116
117/* tpd word 1 bit 0:7 Custom Checksum task offload */
118#define TPD_PLOADOFFSET_MASK 0x00FF
119#define TPD_PLOADOFFSET_SHIFT 0
120
121/* tpd word 1 bit 8:17 */
122#define TPD_CCSUM_EN_MASK 0x0001
123#define TPD_CCSUM_EN_SHIFT 8
124#define TPD_IP_CSUM_MASK 0x0001
125#define TPD_IP_CSUM_SHIFT 9
126#define TPD_TCP_CSUM_MASK 0x0001
127#define TPD_TCP_CSUM_SHIFT 10
128#define TPD_UDP_CSUM_MASK 0x0001
129#define TPD_UDP_CSUM_SHIFT 11
130#define TPD_LSO_EN_MASK 0x0001 /* TCP Large Send Offload */
131#define TPD_LSO_EN_SHIFT 12
132#define TPD_LSO_VER_MASK 0x0001
133#define TPD_LSO_VER_SHIFT 13 /* 0 : ipv4; 1 : ipv4/ipv6 */
134#define TPD_CON_VTAG_MASK 0x0001
135#define TPD_CON_VTAG_SHIFT 14
136#define TPD_INS_VTAG_MASK 0x0001
137#define TPD_INS_VTAG_SHIFT 15
138#define TPD_IPV4_PACKET_MASK 0x0001 /* valid when LSO VER is 1 */
139#define TPD_IPV4_PACKET_SHIFT 16
140#define TPD_ETH_TYPE_MASK 0x0001
141#define TPD_ETH_TYPE_SHIFT 17 /* 0 : 802.3 frame; 1 : Ethernet */
142
143/* tpd word 18:25 Custom Checksum task offload */
144#define TPD_CCSUM_OFFSET_MASK 0x00FF
145#define TPD_CCSUM_OFFSET_SHIFT 18
146#define TPD_CCSUM_EPAD_MASK 0x0001
147#define TPD_CCSUM_EPAD_SHIFT 30
148
149/* tpd word 18:30 Large Send task offload (IPv4/IPV6) */
150#define TPD_MSS_MASK 0x1FFF
151#define TPD_MSS_SHIFT 18
152
153#define TPD_EOP_MASK 0x0001
154#define TPD_EOP_SHIFT 31
155
156struct atl1c_tpd_desc {
157 __le16 buffer_len; /* include 4-byte CRC */
158 __le16 vlan_tag;
159 __le32 word1;
160 __le64 buffer_addr;
161};
162
163struct atl1c_tpd_ext_desc {
164 u32 reservd_0;
165 __le32 word1;
166 __le32 pkt_len;
167 u32 reservd_1;
168};
169/* rrs word 0 bit 0:31 */
170#define RRS_RX_CSUM_MASK 0xFFFF
171#define RRS_RX_CSUM_SHIFT 0
172#define RRS_RX_RFD_CNT_MASK 0x000F
173#define RRS_RX_RFD_CNT_SHIFT 16
174#define RRS_RX_RFD_INDEX_MASK 0x0FFF
175#define RRS_RX_RFD_INDEX_SHIFT 20
176
177/* rrs flag bit 0:16 */
178#define RRS_HEAD_LEN_MASK 0x00FF
179#define RRS_HEAD_LEN_SHIFT 0
180#define RRS_HDS_TYPE_MASK 0x0003
181#define RRS_HDS_TYPE_SHIFT 8
182#define RRS_CPU_NUM_MASK 0x0003
183#define RRS_CPU_NUM_SHIFT 10
184#define RRS_HASH_FLG_MASK 0x000F
185#define RRS_HASH_FLG_SHIFT 12
186
187#define RRS_HDS_TYPE_HEAD 1
188#define RRS_HDS_TYPE_DATA 2
189
190#define RRS_IS_NO_HDS_TYPE(flag) \
roel kluinc5ad4f52009-07-12 11:40:34 +0000191 ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == 0)
Jie Yang43250dd2009-02-18 17:24:15 -0800192
193#define RRS_IS_HDS_HEAD(flag) \
roel kluinc5ad4f52009-07-12 11:40:34 +0000194 ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == \
Jie Yang43250dd2009-02-18 17:24:15 -0800195 RRS_HDS_TYPE_HEAD)
196
197#define RRS_IS_HDS_DATA(flag) \
roel kluinc5ad4f52009-07-12 11:40:34 +0000198 ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == \
Jie Yang43250dd2009-02-18 17:24:15 -0800199 RRS_HDS_TYPE_DATA)
200
201/* rrs word 3 bit 0:31 */
202#define RRS_PKT_SIZE_MASK 0x3FFF
203#define RRS_PKT_SIZE_SHIFT 0
204#define RRS_ERR_L4_CSUM_MASK 0x0001
205#define RRS_ERR_L4_CSUM_SHIFT 14
206#define RRS_ERR_IP_CSUM_MASK 0x0001
207#define RRS_ERR_IP_CSUM_SHIFT 15
208#define RRS_VLAN_INS_MASK 0x0001
209#define RRS_VLAN_INS_SHIFT 16
210#define RRS_PROT_ID_MASK 0x0007
211#define RRS_PROT_ID_SHIFT 17
212#define RRS_RX_ERR_SUM_MASK 0x0001
213#define RRS_RX_ERR_SUM_SHIFT 20
214#define RRS_RX_ERR_CRC_MASK 0x0001
215#define RRS_RX_ERR_CRC_SHIFT 21
216#define RRS_RX_ERR_FAE_MASK 0x0001
217#define RRS_RX_ERR_FAE_SHIFT 22
218#define RRS_RX_ERR_TRUNC_MASK 0x0001
219#define RRS_RX_ERR_TRUNC_SHIFT 23
220#define RRS_RX_ERR_RUNC_MASK 0x0001
221#define RRS_RX_ERR_RUNC_SHIFT 24
222#define RRS_RX_ERR_ICMP_MASK 0x0001
223#define RRS_RX_ERR_ICMP_SHIFT 25
224#define RRS_PACKET_BCAST_MASK 0x0001
225#define RRS_PACKET_BCAST_SHIFT 26
226#define RRS_PACKET_MCAST_MASK 0x0001
227#define RRS_PACKET_MCAST_SHIFT 27
228#define RRS_PACKET_TYPE_MASK 0x0001
229#define RRS_PACKET_TYPE_SHIFT 28
230#define RRS_FIFO_FULL_MASK 0x0001
231#define RRS_FIFO_FULL_SHIFT 29
232#define RRS_802_3_LEN_ERR_MASK 0x0001
233#define RRS_802_3_LEN_ERR_SHIFT 30
234#define RRS_RXD_UPDATED_MASK 0x0001
235#define RRS_RXD_UPDATED_SHIFT 31
236
237#define RRS_ERR_L4_CSUM 0x00004000
238#define RRS_ERR_IP_CSUM 0x00008000
239#define RRS_VLAN_INS 0x00010000
240#define RRS_RX_ERR_SUM 0x00100000
241#define RRS_RX_ERR_CRC 0x00200000
242#define RRS_802_3_LEN_ERR 0x40000000
243#define RRS_RXD_UPDATED 0x80000000
244
245#define RRS_PACKET_TYPE_802_3 1
246#define RRS_PACKET_TYPE_ETH 0
247#define RRS_PACKET_IS_ETH(word) \
roel kluinc5ad4f52009-07-12 11:40:34 +0000248 ((((word) >> RRS_PACKET_TYPE_SHIFT) & RRS_PACKET_TYPE_MASK) == \
Jie Yang43250dd2009-02-18 17:24:15 -0800249 RRS_PACKET_TYPE_ETH)
250#define RRS_RXD_IS_VALID(word) \
251 ((((word) >> RRS_RXD_UPDATED_SHIFT) & RRS_RXD_UPDATED_MASK) == 1)
252
253#define RRS_PACKET_PROT_IS_IPV4_ONLY(word) \
254 ((((word) >> RRS_PROT_ID_SHIFT) & RRS_PROT_ID_MASK) == 1)
255#define RRS_PACKET_PROT_IS_IPV6_ONLY(word) \
256 ((((word) >> RRS_PROT_ID_SHIFT) & RRS_PROT_ID_MASK) == 6)
257
258struct atl1c_recv_ret_status {
259 __le32 word0;
260 __le32 rss_hash;
261 __le16 vlan_tag;
262 __le16 flag;
263 __le32 word3;
264};
265
266/* RFD desciptor */
267struct atl1c_rx_free_desc {
268 __le64 buffer_addr;
269};
270
271/* DMA Order Settings */
272enum atl1c_dma_order {
273 atl1c_dma_ord_in = 1,
274 atl1c_dma_ord_enh = 2,
275 atl1c_dma_ord_out = 4
276};
277
278enum atl1c_dma_rcb {
279 atl1c_rcb_64 = 0,
280 atl1c_rcb_128 = 1
281};
282
283enum atl1c_mac_speed {
284 atl1c_mac_speed_0 = 0,
285 atl1c_mac_speed_10_100 = 1,
286 atl1c_mac_speed_1000 = 2
287};
288
289enum atl1c_dma_req_block {
290 atl1c_dma_req_128 = 0,
291 atl1c_dma_req_256 = 1,
292 atl1c_dma_req_512 = 2,
293 atl1c_dma_req_1024 = 3,
294 atl1c_dma_req_2048 = 4,
295 atl1c_dma_req_4096 = 5
296};
297
298enum atl1c_rss_mode {
299 atl1c_rss_mode_disable = 0,
300 atl1c_rss_sig_que = 1,
301 atl1c_rss_mul_que_sig_int = 2,
302 atl1c_rss_mul_que_mul_int = 4,
303};
304
305enum atl1c_rss_type {
306 atl1c_rss_disable = 0,
307 atl1c_rss_ipv4 = 1,
308 atl1c_rss_ipv4_tcp = 2,
309 atl1c_rss_ipv6 = 4,
310 atl1c_rss_ipv6_tcp = 8
311};
312
313enum atl1c_nic_type {
314 athr_l1c = 0,
315 athr_l2c = 1,
Luis R. Rodriguez496c1852010-02-16 15:16:45 -0800316 athr_l2c_b,
317 athr_l2c_b2,
318 athr_l1d,
Jie Yang43250dd2009-02-18 17:24:15 -0800319};
320
321enum atl1c_trans_queue {
322 atl1c_trans_normal = 0,
323 atl1c_trans_high = 1
324};
325
326struct atl1c_hw_stats {
327 /* rx */
328 unsigned long rx_ok; /* The number of good packet received. */
329 unsigned long rx_bcast; /* The number of good broadcast packet received. */
330 unsigned long rx_mcast; /* The number of good multicast packet received. */
331 unsigned long rx_pause; /* The number of Pause packet received. */
332 unsigned long rx_ctrl; /* The number of Control packet received other than Pause frame. */
333 unsigned long rx_fcs_err; /* The number of packets with bad FCS. */
334 unsigned long rx_len_err; /* The number of packets with mismatch of length field and actual size. */
335 unsigned long rx_byte_cnt; /* The number of bytes of good packet received. FCS is NOT included. */
336 unsigned long rx_runt; /* The number of packets received that are less than 64 byte long and with good FCS. */
337 unsigned long rx_frag; /* The number of packets received that are less than 64 byte long and with bad FCS. */
338 unsigned long rx_sz_64; /* The number of good and bad packets received that are 64 byte long. */
339 unsigned long rx_sz_65_127; /* The number of good and bad packets received that are between 65 and 127-byte long. */
340 unsigned long rx_sz_128_255; /* The number of good and bad packets received that are between 128 and 255-byte long. */
341 unsigned long rx_sz_256_511; /* The number of good and bad packets received that are between 256 and 511-byte long. */
342 unsigned long rx_sz_512_1023; /* The number of good and bad packets received that are between 512 and 1023-byte long. */
343 unsigned long rx_sz_1024_1518; /* The number of good and bad packets received that are between 1024 and 1518-byte long. */
344 unsigned long rx_sz_1519_max; /* The number of good and bad packets received that are between 1519-byte and MTU. */
345 unsigned long rx_sz_ov; /* The number of good and bad packets received that are more than MTU size truncated by Selene. */
346 unsigned long rx_rxf_ov; /* The number of frame dropped due to occurrence of RX FIFO overflow. */
347 unsigned long rx_rrd_ov; /* The number of frame dropped due to occurrence of RRD overflow. */
348 unsigned long rx_align_err; /* Alignment Error */
349 unsigned long rx_bcast_byte_cnt; /* The byte count of broadcast packet received, excluding FCS. */
350 unsigned long rx_mcast_byte_cnt; /* The byte count of multicast packet received, excluding FCS. */
351 unsigned long rx_err_addr; /* The number of packets dropped due to address filtering. */
352
353 /* tx */
354 unsigned long tx_ok; /* The number of good packet transmitted. */
355 unsigned long tx_bcast; /* The number of good broadcast packet transmitted. */
356 unsigned long tx_mcast; /* The number of good multicast packet transmitted. */
357 unsigned long tx_pause; /* The number of Pause packet transmitted. */
358 unsigned long tx_exc_defer; /* The number of packets transmitted with excessive deferral. */
359 unsigned long tx_ctrl; /* The number of packets transmitted is a control frame, excluding Pause frame. */
360 unsigned long tx_defer; /* The number of packets transmitted that is deferred. */
361 unsigned long tx_byte_cnt; /* The number of bytes of data transmitted. FCS is NOT included. */
362 unsigned long tx_sz_64; /* The number of good and bad packets transmitted that are 64 byte long. */
363 unsigned long tx_sz_65_127; /* The number of good and bad packets transmitted that are between 65 and 127-byte long. */
364 unsigned long tx_sz_128_255; /* The number of good and bad packets transmitted that are between 128 and 255-byte long. */
365 unsigned long tx_sz_256_511; /* The number of good and bad packets transmitted that are between 256 and 511-byte long. */
366 unsigned long tx_sz_512_1023; /* The number of good and bad packets transmitted that are between 512 and 1023-byte long. */
367 unsigned long tx_sz_1024_1518; /* The number of good and bad packets transmitted that are between 1024 and 1518-byte long. */
368 unsigned long tx_sz_1519_max; /* The number of good and bad packets transmitted that are between 1519-byte and MTU. */
369 unsigned long tx_1_col; /* The number of packets subsequently transmitted successfully with a single prior collision. */
370 unsigned long tx_2_col; /* The number of packets subsequently transmitted successfully with multiple prior collisions. */
371 unsigned long tx_late_col; /* The number of packets transmitted with late collisions. */
372 unsigned long tx_abort_col; /* The number of transmit packets aborted due to excessive collisions. */
373 unsigned long tx_underrun; /* The number of transmit packets aborted due to transmit FIFO underrun, or TRD FIFO underrun */
374 unsigned long tx_rd_eop; /* The number of times that read beyond the EOP into the next frame area when TRD was not written timely */
375 unsigned long tx_len_err; /* The number of transmit packets with length field does NOT match the actual frame size. */
376 unsigned long tx_trunc; /* The number of transmit packets truncated due to size exceeding MTU. */
377 unsigned long tx_bcast_byte; /* The byte count of broadcast packet transmitted, excluding FCS. */
378 unsigned long tx_mcast_byte; /* The byte count of multicast packet transmitted, excluding FCS. */
379};
380
381struct atl1c_hw {
382 u8 __iomem *hw_addr; /* inner register address */
383 struct atl1c_adapter *adapter;
384 enum atl1c_nic_type nic_type;
385 enum atl1c_dma_order dma_order;
386 enum atl1c_dma_rcb rcb_value;
387 enum atl1c_dma_req_block dmar_block;
388 enum atl1c_dma_req_block dmaw_block;
389
390 u16 device_id;
391 u16 vendor_id;
392 u16 subsystem_id;
393 u16 subsystem_vendor_id;
394 u8 revision_id;
395
396 u32 intr_mask;
397 u8 dmaw_dly_cnt;
398 u8 dmar_dly_cnt;
399
400 u8 preamble_len;
401 u16 max_frame_size;
402 u16 min_frame_size;
403
404 enum atl1c_mac_speed mac_speed;
405 bool mac_duplex;
406 bool hibernate;
407 u16 media_type;
408#define MEDIA_TYPE_AUTO_SENSOR 0
409#define MEDIA_TYPE_100M_FULL 1
410#define MEDIA_TYPE_100M_HALF 2
411#define MEDIA_TYPE_10M_FULL 3
412#define MEDIA_TYPE_10M_HALF 4
413
414 u16 autoneg_advertised;
415 u16 mii_autoneg_adv_reg;
416 u16 mii_1000t_ctrl_reg;
417
418 u16 tx_imt; /* TX Interrupt Moderator timer ( 2us resolution) */
419 u16 rx_imt; /* RX Interrupt Moderator timer ( 2us resolution) */
420 u16 ict; /* Interrupt Clear timer (2us resolution) */
421 u16 ctrl_flags;
422#define ATL1C_INTR_CLEAR_ON_READ 0x0001
423#define ATL1C_INTR_MODRT_ENABLE 0x0002
424#define ATL1C_CMB_ENABLE 0x0004
425#define ATL1C_SMB_ENABLE 0x0010
426#define ATL1C_TXQ_MODE_ENHANCE 0x0020
427#define ATL1C_RX_IPV6_CHKSUM 0x0040
428#define ATL1C_ASPM_L0S_SUPPORT 0x0080
429#define ATL1C_ASPM_L1_SUPPORT 0x0100
430#define ATL1C_ASPM_CTRL_MON 0x0200
431#define ATL1C_HIB_DISABLE 0x0400
Luis R. Rodriguez496c1852010-02-16 15:16:45 -0800432#define ATL1C_APS_MODE_ENABLE 0x0800
433#define ATL1C_LINK_EXT_SYNC 0x1000
434#define ATL1C_CLK_GATING_EN 0x2000
435#define ATL1C_FPGA_VERSION 0x8000
436 u16 link_cap_flags;
437#define ATL1C_LINK_CAP_1000M 0x0001
Jie Yang43250dd2009-02-18 17:24:15 -0800438 u16 cmb_tpd;
439 u16 cmb_rrd;
440 u16 cmb_rx_timer; /* 2us resolution */
441 u16 cmb_tx_timer;
442 u32 smb_timer;
443
444 u16 rrd_thresh; /* Threshold of number of RRD produced to trigger
445 interrupt request */
446 u16 tpd_thresh;
447 u8 tpd_burst; /* Number of TPD to prefetch in cache-aligned burst. */
448 u8 rfd_burst;
449 enum atl1c_rss_type rss_type;
450 enum atl1c_rss_mode rss_mode;
451 u8 rss_hash_bits;
452 u32 base_cpu;
453 u32 indirect_tab;
454 u8 mac_addr[ETH_ALEN];
455 u8 perm_mac_addr[ETH_ALEN];
456
457 bool phy_configured;
458 bool re_autoneg;
459 bool emi_ca;
460};
461
462/*
463 * atl1c_ring_header represents a single, contiguous block of DMA space
464 * mapped for the three descriptor rings (tpd, rfd, rrd) and the two
465 * message blocks (cmb, smb) described below
466 */
467struct atl1c_ring_header {
468 void *desc; /* virtual address */
469 dma_addr_t dma; /* physical address*/
470 unsigned int size; /* length in bytes */
471};
472
473/*
474 * atl1c_buffer is wrapper around a pointer to a socket buffer
475 * so a DMA handle can be stored along with the skb
476 */
477struct atl1c_buffer {
478 struct sk_buff *skb; /* socket buffer */
479 u16 length; /* rx buffer length */
Jie Yangc6060be2009-11-06 00:32:05 -0800480 u16 flags; /* information of buffer */
481#define ATL1C_BUFFER_FREE 0x0001
482#define ATL1C_BUFFER_BUSY 0x0002
483#define ATL1C_BUFFER_STATE_MASK 0x0003
484
485#define ATL1C_PCIMAP_SINGLE 0x0004
486#define ATL1C_PCIMAP_PAGE 0x0008
487#define ATL1C_PCIMAP_TYPE_MASK 0x000C
488
Jie Yang4b45e342009-12-06 22:56:59 +0000489#define ATL1C_PCIMAP_TODEVICE 0x0010
490#define ATL1C_PCIMAP_FROMDEVICE 0x0020
491#define ATL1C_PCIMAP_DIRECTION_MASK 0x0030
Jie Yang43250dd2009-02-18 17:24:15 -0800492 dma_addr_t dma;
493};
494
Jie Yangc6060be2009-11-06 00:32:05 -0800495#define ATL1C_SET_BUFFER_STATE(buff, state) do { \
496 ((buff)->flags) &= ~ATL1C_BUFFER_STATE_MASK; \
497 ((buff)->flags) |= (state); \
498 } while (0)
499
Jie Yang4b45e342009-12-06 22:56:59 +0000500#define ATL1C_SET_PCIMAP_TYPE(buff, type, direction) do { \
501 ((buff)->flags) &= ~ATL1C_PCIMAP_TYPE_MASK; \
502 ((buff)->flags) |= (type); \
503 ((buff)->flags) &= ~ATL1C_PCIMAP_DIRECTION_MASK; \
504 ((buff)->flags) |= (direction); \
Jie Yangc6060be2009-11-06 00:32:05 -0800505 } while (0)
506
Jie Yang43250dd2009-02-18 17:24:15 -0800507/* transimit packet descriptor (tpd) ring */
508struct atl1c_tpd_ring {
509 void *desc; /* descriptor ring virtual address */
510 dma_addr_t dma; /* descriptor ring physical address */
511 u16 size; /* descriptor ring length in bytes */
512 u16 count; /* number of descriptors in the ring */
513 u16 next_to_use; /* this is protectd by adapter->tx_lock */
514 atomic_t next_to_clean;
515 struct atl1c_buffer *buffer_info;
516};
517
518/* receive free descriptor (rfd) ring */
519struct atl1c_rfd_ring {
520 void *desc; /* descriptor ring virtual address */
521 dma_addr_t dma; /* descriptor ring physical address */
522 u16 size; /* descriptor ring length in bytes */
523 u16 count; /* number of descriptors in the ring */
524 u16 next_to_use;
525 u16 next_to_clean;
526 struct atl1c_buffer *buffer_info;
527};
528
529/* receive return desciptor (rrd) ring */
530struct atl1c_rrd_ring {
531 void *desc; /* descriptor ring virtual address */
532 dma_addr_t dma; /* descriptor ring physical address */
533 u16 size; /* descriptor ring length in bytes */
534 u16 count; /* number of descriptors in the ring */
535 u16 next_to_use;
536 u16 next_to_clean;
537};
538
539struct atl1c_cmb {
540 void *cmb;
541 dma_addr_t dma;
542};
543
544struct atl1c_smb {
545 void *smb;
546 dma_addr_t dma;
547};
548
549/* board specific private data structure */
550struct atl1c_adapter {
551 struct net_device *netdev;
552 struct pci_dev *pdev;
553 struct vlan_group *vlgrp;
554 struct napi_struct napi;
555 struct atl1c_hw hw;
556 struct atl1c_hw_stats hw_stats;
557 struct net_device_stats net_stats;
558 struct mii_if_info mii; /* MII interface info */
559 u16 rx_buffer_len;
560
561 unsigned long flags;
562#define __AT_TESTING 0x0001
563#define __AT_RESETTING 0x0002
564#define __AT_DOWN 0x0003
Jie Yangcb190542009-12-06 23:16:58 +0000565 u8 work_event;
566#define ATL1C_WORK_EVENT_RESET 0x01
567#define ATL1C_WORK_EVENT_LINK_CHANGE 0x02
Jie Yang43250dd2009-02-18 17:24:15 -0800568 u32 msg_enable;
569
570 bool have_msi;
571 u32 wol;
572 u16 link_speed;
573 u16 link_duplex;
574
575 spinlock_t mdio_lock;
576 spinlock_t tx_lock;
577 atomic_t irq_sem;
578
Jie Yangcb190542009-12-06 23:16:58 +0000579 struct work_struct common_task;
Jie Yang43250dd2009-02-18 17:24:15 -0800580 struct timer_list watchdog_timer;
581 struct timer_list phy_config_timer;
582
583 /* All Descriptor memory */
584 struct atl1c_ring_header ring_header;
585 struct atl1c_tpd_ring tpd_ring[AT_MAX_TRANSMIT_QUEUE];
586 struct atl1c_rfd_ring rfd_ring[AT_MAX_RECEIVE_QUEUE];
587 struct atl1c_rrd_ring rrd_ring[AT_MAX_RECEIVE_QUEUE];
588 struct atl1c_cmb cmb;
589 struct atl1c_smb smb;
590 int num_rx_queues;
591 u32 bd_number; /* board number;*/
592};
593
594#define AT_WRITE_REG(a, reg, value) ( \
595 writel((value), ((a)->hw_addr + reg)))
596
597#define AT_WRITE_FLUSH(a) (\
598 readl((a)->hw_addr))
599
600#define AT_READ_REG(a, reg, pdata) do { \
601 if (unlikely((a)->hibernate)) { \
602 readl((a)->hw_addr + reg); \
603 *(u32 *)pdata = readl((a)->hw_addr + reg); \
604 } else { \
605 *(u32 *)pdata = readl((a)->hw_addr + reg); \
606 } \
607 } while (0)
608
609#define AT_WRITE_REGB(a, reg, value) (\
610 writeb((value), ((a)->hw_addr + reg)))
611
612#define AT_READ_REGB(a, reg) (\
613 readb((a)->hw_addr + reg))
614
615#define AT_WRITE_REGW(a, reg, value) (\
616 writew((value), ((a)->hw_addr + reg)))
617
618#define AT_READ_REGW(a, reg) (\
619 readw((a)->hw_addr + reg))
620
621#define AT_WRITE_REG_ARRAY(a, reg, offset, value) ( \
622 writel((value), (((a)->hw_addr + reg) + ((offset) << 2))))
623
624#define AT_READ_REG_ARRAY(a, reg, offset) ( \
625 readl(((a)->hw_addr + reg) + ((offset) << 2)))
626
627extern char atl1c_driver_name[];
628extern char atl1c_driver_version[];
629
630extern int atl1c_up(struct atl1c_adapter *adapter);
631extern void atl1c_down(struct atl1c_adapter *adapter);
632extern void atl1c_reinit_locked(struct atl1c_adapter *adapter);
633extern s32 atl1c_reset_hw(struct atl1c_hw *hw);
634extern void atl1c_set_ethtool_ops(struct net_device *netdev);
635#endif /* _ATL1C_H_ */