blob: d4ab28b73b321542fcf5e3d03503be5fc15f2127 [file] [log] [blame]
James Ketrenos43f66a62005-03-25 12:31:53 -06001/******************************************************************************
Jeff Garzikbf794512005-07-31 13:07:26 -04002
Zhu Yi171e7b22006-02-15 07:17:56 +08003 Copyright(c) 2003 - 2006 Intel Corporation. All rights reserved.
Jeff Garzikbf794512005-07-31 13:07:26 -04004
5 This program is free software; you can redistribute it and/or modify it
6 under the terms of version 2 of the GNU General Public License as
James Ketrenos43f66a62005-03-25 12:31:53 -06007 published by the Free Software Foundation.
Jeff Garzikbf794512005-07-31 13:07:26 -04008
9 This program is distributed in the hope that it will be useful, but WITHOUT
10 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
James Ketrenos43f66a62005-03-25 12:31:53 -060012 more details.
Jeff Garzikbf794512005-07-31 13:07:26 -040013
James Ketrenos43f66a62005-03-25 12:31:53 -060014 You should have received a copy of the GNU General Public License along with
Jeff Garzikbf794512005-07-31 13:07:26 -040015 this program; if not, write to the Free Software Foundation, Inc., 59
James Ketrenos43f66a62005-03-25 12:31:53 -060016 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
Jeff Garzikbf794512005-07-31 13:07:26 -040017
James Ketrenos43f66a62005-03-25 12:31:53 -060018 The full GNU General Public License is included in this distribution in the
19 file called LICENSE.
Jeff Garzikbf794512005-07-31 13:07:26 -040020
James Ketrenos43f66a62005-03-25 12:31:53 -060021 Contact Information:
22 James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25******************************************************************************/
26
27#ifndef __ipw2200_h__
28#define __ipw2200_h__
29
30#define WEXT_USECHANNELS 1
31
32#include <linux/module.h>
33#include <linux/moduleparam.h>
James Ketrenos43f66a62005-03-25 12:31:53 -060034#include <linux/init.h>
Zhu Yi46441512006-01-24 16:37:59 +080035#include <linux/mutex.h>
James Ketrenos43f66a62005-03-25 12:31:53 -060036
James Ketrenos43f66a62005-03-25 12:31:53 -060037#include <linux/pci.h>
38#include <linux/netdevice.h>
39#include <linux/ethtool.h>
40#include <linux/skbuff.h>
41#include <linux/etherdevice.h>
42#include <linux/delay.h>
43#include <linux/random.h>
viro@ftp.linux.org.uk843684a2005-09-05 03:26:13 +010044#include <linux/dma-mapping.h>
James Ketrenos43f66a62005-03-25 12:31:53 -060045
46#include <linux/firmware.h>
47#include <linux/wireless.h>
Zhu Yic7b6a672006-01-24 16:37:05 +080048#include <linux/jiffies.h>
James Ketrenos43f66a62005-03-25 12:31:53 -060049#include <asm/io.h>
50
51#include <net/ieee80211.h>
Mike Kershaw24a47db2005-08-26 00:41:54 -050052#include <net/ieee80211_radiotap.h>
James Ketrenos43f66a62005-03-25 12:31:53 -060053
54#define DRV_NAME "ipw2200"
55
56#include <linux/workqueue.h>
57
James Ketrenos43f66a62005-03-25 12:31:53 -060058/* Authentication and Association States */
Jeff Garzik0edd5b42005-09-07 00:48:31 -040059enum connection_manager_assoc_states {
James Ketrenos43f66a62005-03-25 12:31:53 -060060 CMAS_INIT = 0,
61 CMAS_TX_AUTH_SEQ_1,
62 CMAS_RX_AUTH_SEQ_2,
63 CMAS_AUTH_SEQ_1_PASS,
64 CMAS_AUTH_SEQ_1_FAIL,
65 CMAS_TX_AUTH_SEQ_3,
66 CMAS_RX_AUTH_SEQ_4,
67 CMAS_AUTH_SEQ_2_PASS,
68 CMAS_AUTH_SEQ_2_FAIL,
69 CMAS_AUTHENTICATED,
70 CMAS_TX_ASSOC,
71 CMAS_RX_ASSOC_RESP,
72 CMAS_ASSOCIATED,
73 CMAS_LAST
74};
75
James Ketrenos43f66a62005-03-25 12:31:53 -060076#define IPW_WAIT (1<<0)
77#define IPW_QUIET (1<<1)
78#define IPW_ROAMING (1<<2)
79
80#define IPW_POWER_MODE_CAM 0x00 //(always on)
81#define IPW_POWER_INDEX_1 0x01
82#define IPW_POWER_INDEX_2 0x02
83#define IPW_POWER_INDEX_3 0x03
84#define IPW_POWER_INDEX_4 0x04
85#define IPW_POWER_INDEX_5 0x05
86#define IPW_POWER_AC 0x06
87#define IPW_POWER_BATTERY 0x07
88#define IPW_POWER_LIMIT 0x07
89#define IPW_POWER_MASK 0x0F
90#define IPW_POWER_ENABLED 0x10
91#define IPW_POWER_LEVEL(x) ((x) & IPW_POWER_MASK)
92
93#define IPW_CMD_HOST_COMPLETE 2
94#define IPW_CMD_POWER_DOWN 4
95#define IPW_CMD_SYSTEM_CONFIG 6
96#define IPW_CMD_MULTICAST_ADDRESS 7
97#define IPW_CMD_SSID 8
98#define IPW_CMD_ADAPTER_ADDRESS 11
99#define IPW_CMD_PORT_TYPE 12
100#define IPW_CMD_RTS_THRESHOLD 15
101#define IPW_CMD_FRAG_THRESHOLD 16
102#define IPW_CMD_POWER_MODE 17
103#define IPW_CMD_WEP_KEY 18
104#define IPW_CMD_TGI_TX_KEY 19
105#define IPW_CMD_SCAN_REQUEST 20
106#define IPW_CMD_ASSOCIATE 21
107#define IPW_CMD_SUPPORTED_RATES 22
108#define IPW_CMD_SCAN_ABORT 23
109#define IPW_CMD_TX_FLUSH 24
110#define IPW_CMD_QOS_PARAMETERS 25
111#define IPW_CMD_SCAN_REQUEST_EXT 26
112#define IPW_CMD_DINO_CONFIG 30
113#define IPW_CMD_RSN_CAPABILITIES 31
114#define IPW_CMD_RX_KEY 32
115#define IPW_CMD_CARD_DISABLE 33
116#define IPW_CMD_SEED_NUMBER 34
117#define IPW_CMD_TX_POWER 35
118#define IPW_CMD_COUNTRY_INFO 36
119#define IPW_CMD_AIRONET_INFO 37
120#define IPW_CMD_AP_TX_POWER 38
121#define IPW_CMD_CCKM_INFO 39
122#define IPW_CMD_CCX_VER_INFO 40
123#define IPW_CMD_SET_CALIBRATION 41
124#define IPW_CMD_SENSITIVITY_CALIB 42
125#define IPW_CMD_RETRY_LIMIT 51
126#define IPW_CMD_IPW_PRE_POWER_DOWN 58
127#define IPW_CMD_VAP_BEACON_TEMPLATE 60
128#define IPW_CMD_VAP_DTIM_PERIOD 61
129#define IPW_CMD_EXT_SUPPORTED_RATES 62
130#define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT 63
131#define IPW_CMD_VAP_QUIET_INTERVALS 64
132#define IPW_CMD_VAP_CHANNEL_SWITCH 65
133#define IPW_CMD_VAP_MANDATORY_CHANNELS 66
134#define IPW_CMD_VAP_CELL_PWR_LIMIT 67
135#define IPW_CMD_VAP_CF_PARAM_SET 68
136#define IPW_CMD_VAP_SET_BEACONING_STATE 69
137#define IPW_CMD_MEASUREMENT 80
138#define IPW_CMD_POWER_CAPABILITY 81
139#define IPW_CMD_SUPPORTED_CHANNELS 82
140#define IPW_CMD_TPC_REPORT 83
141#define IPW_CMD_WME_INFO 84
142#define IPW_CMD_PRODUCTION_COMMAND 85
143#define IPW_CMD_LINKSYS_EOU_INFO 90
144
145#define RFD_SIZE 4
146#define NUM_TFD_CHUNKS 6
147
148#define TX_QUEUE_SIZE 32
149#define RX_QUEUE_SIZE 32
150
151#define DINO_CMD_WEP_KEY 0x08
152#define DINO_CMD_TX 0x0B
153#define DCT_ANTENNA_A 0x01
154#define DCT_ANTENNA_B 0x02
155
156#define IPW_A_MODE 0
157#define IPW_B_MODE 1
158#define IPW_G_MODE 2
159
Jeff Garzikbf794512005-07-31 13:07:26 -0400160/*
161 * TX Queue Flag Definitions
James Ketrenos43f66a62005-03-25 12:31:53 -0600162 */
163
James Ketrenosb095c382005-08-24 22:04:42 -0500164/* tx wep key definition */
165#define DCT_WEP_KEY_NOT_IMMIDIATE 0x00
166#define DCT_WEP_KEY_64Bit 0x40
167#define DCT_WEP_KEY_128Bit 0x80
168#define DCT_WEP_KEY_128bitIV 0xC0
169#define DCT_WEP_KEY_SIZE_MASK 0xC0
170
171#define DCT_WEP_KEY_INDEX_MASK 0x0F
172#define DCT_WEP_INDEX_USE_IMMEDIATE 0x20
173
James Ketrenos43f66a62005-03-25 12:31:53 -0600174/* abort attempt if mgmt frame is rx'd */
Jeff Garzikbf794512005-07-31 13:07:26 -0400175#define DCT_FLAG_ABORT_MGMT 0x01
176
James Ketrenos43f66a62005-03-25 12:31:53 -0600177/* require CTS */
178#define DCT_FLAG_CTS_REQUIRED 0x02
179
180/* use short preamble */
James Ketrenosea2b26e2005-08-24 21:25:16 -0500181#define DCT_FLAG_LONG_PREAMBLE 0x00
182#define DCT_FLAG_SHORT_PREAMBLE 0x04
James Ketrenos43f66a62005-03-25 12:31:53 -0600183
184/* RTS/CTS first */
185#define DCT_FLAG_RTS_REQD 0x08
186
187/* dont calculate duration field */
188#define DCT_FLAG_DUR_SET 0x10
189
190/* even if MAC WEP set (allows pre-encrypt) */
191#define DCT_FLAG_NO_WEP 0x20
Jiri Benc8d45ff72005-08-25 20:09:39 -0400192
James Ketrenos43f66a62005-03-25 12:31:53 -0600193/* overwrite TSF field */
194#define DCT_FLAG_TSF_REQD 0x40
195
196/* ACK rx is expected to follow */
Jeff Garzikbf794512005-07-31 13:07:26 -0400197#define DCT_FLAG_ACK_REQD 0x80
James Ketrenos43f66a62005-03-25 12:31:53 -0600198
James Ketrenosb095c382005-08-24 22:04:42 -0500199/* TX flags extension */
James Ketrenos43f66a62005-03-25 12:31:53 -0600200#define DCT_FLAG_EXT_MODE_CCK 0x01
201#define DCT_FLAG_EXT_MODE_OFDM 0x00
202
James Ketrenosb095c382005-08-24 22:04:42 -0500203#define DCT_FLAG_EXT_SECURITY_WEP 0x00
204#define DCT_FLAG_EXT_SECURITY_NO DCT_FLAG_EXT_SECURITY_WEP
205#define DCT_FLAG_EXT_SECURITY_CKIP 0x04
206#define DCT_FLAG_EXT_SECURITY_CCM 0x08
207#define DCT_FLAG_EXT_SECURITY_TKIP 0x0C
208#define DCT_FLAG_EXT_SECURITY_MASK 0x0C
209
210#define DCT_FLAG_EXT_QOS_ENABLED 0x10
211
212#define DCT_FLAG_EXT_HC_NO_SIFS_PIFS 0x00
213#define DCT_FLAG_EXT_HC_SIFS 0x20
214#define DCT_FLAG_EXT_HC_PIFS 0x40
215
James Ketrenos43f66a62005-03-25 12:31:53 -0600216#define TX_RX_TYPE_MASK 0xFF
217#define TX_FRAME_TYPE 0x00
218#define TX_HOST_COMMAND_TYPE 0x01
219#define RX_FRAME_TYPE 0x09
220#define RX_HOST_NOTIFICATION_TYPE 0x03
221#define RX_HOST_CMD_RESPONSE_TYPE 0x04
222#define RX_TX_FRAME_RESPONSE_TYPE 0x05
223#define TFD_NEED_IRQ_MASK 0x04
224
225#define HOST_CMD_DINO_CONFIG 30
226
227#define HOST_NOTIFICATION_STATUS_ASSOCIATED 10
228#define HOST_NOTIFICATION_STATUS_AUTHENTICATE 11
229#define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT 12
230#define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED 13
231#define HOST_NOTIFICATION_STATUS_FRAG_LENGTH 14
232#define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION 15
233#define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE 16
234#define HOST_NOTIFICATION_STATUS_BEACON_STATE 17
235#define HOST_NOTIFICATION_STATUS_TGI_TX_KEY 18
236#define HOST_NOTIFICATION_TX_STATUS 19
237#define HOST_NOTIFICATION_CALIB_KEEP_RESULTS 20
238#define HOST_NOTIFICATION_MEASUREMENT_STARTED 21
239#define HOST_NOTIFICATION_MEASUREMENT_ENDED 22
240#define HOST_NOTIFICATION_CHANNEL_SWITCHED 23
241#define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD 24
242#define HOST_NOTIFICATION_NOISE_STATS 25
Jeff Garzikbf794512005-07-31 13:07:26 -0400243#define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED 30
James Ketrenos43f66a62005-03-25 12:31:53 -0600244#define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED 31
245
246#define HOST_NOTIFICATION_STATUS_BEACON_MISSING 1
Olivier Hochreutiner651be262006-03-08 03:13:55 +0800247#define IPW_MB_ROAMING_THRESHOLD_MIN 1
James Ketrenos43f66a62005-03-25 12:31:53 -0600248#define IPW_MB_ROAMING_THRESHOLD_DEFAULT 8
Olivier Hochreutiner651be262006-03-08 03:13:55 +0800249#define IPW_MB_ROAMING_THRESHOLD_MAX 30
250#define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT 3*IPW_MB_ROAMING_THRESHOLD_DEFAULT
Jeff Garzikbf794512005-07-31 13:07:26 -0400251#define IPW_REAL_RATE_RX_PACKET_THRESHOLD 300
James Ketrenos43f66a62005-03-25 12:31:53 -0600252
253#define MACADRR_BYTE_LEN 6
254
255#define DCR_TYPE_AP 0x01
256#define DCR_TYPE_WLAP 0x02
257#define DCR_TYPE_MU_ESS 0x03
258#define DCR_TYPE_MU_IBSS 0x04
259#define DCR_TYPE_MU_PIBSS 0x05
260#define DCR_TYPE_SNIFFER 0x06
261#define DCR_TYPE_MU_BSS DCR_TYPE_MU_ESS
262
James Ketrenosb095c382005-08-24 22:04:42 -0500263/* QoS definitions */
264
265#define CW_MIN_OFDM 15
266#define CW_MAX_OFDM 1023
267#define CW_MIN_CCK 31
268#define CW_MAX_CCK 1023
269
Al Viro8fffc152007-12-27 01:25:40 -0500270#define QOS_TX0_CW_MIN_OFDM cpu_to_le16(CW_MIN_OFDM)
271#define QOS_TX1_CW_MIN_OFDM cpu_to_le16(CW_MIN_OFDM)
272#define QOS_TX2_CW_MIN_OFDM cpu_to_le16((CW_MIN_OFDM + 1)/2 - 1)
273#define QOS_TX3_CW_MIN_OFDM cpu_to_le16((CW_MIN_OFDM + 1)/4 - 1)
James Ketrenosb095c382005-08-24 22:04:42 -0500274
Al Viro8fffc152007-12-27 01:25:40 -0500275#define QOS_TX0_CW_MIN_CCK cpu_to_le16(CW_MIN_CCK)
276#define QOS_TX1_CW_MIN_CCK cpu_to_le16(CW_MIN_CCK)
277#define QOS_TX2_CW_MIN_CCK cpu_to_le16((CW_MIN_CCK + 1)/2 - 1)
278#define QOS_TX3_CW_MIN_CCK cpu_to_le16((CW_MIN_CCK + 1)/4 - 1)
James Ketrenosb095c382005-08-24 22:04:42 -0500279
Al Viro8fffc152007-12-27 01:25:40 -0500280#define QOS_TX0_CW_MAX_OFDM cpu_to_le16(CW_MAX_OFDM)
281#define QOS_TX1_CW_MAX_OFDM cpu_to_le16(CW_MAX_OFDM)
282#define QOS_TX2_CW_MAX_OFDM cpu_to_le16(CW_MIN_OFDM)
283#define QOS_TX3_CW_MAX_OFDM cpu_to_le16((CW_MIN_OFDM + 1)/2 - 1)
James Ketrenosb095c382005-08-24 22:04:42 -0500284
Al Viro8fffc152007-12-27 01:25:40 -0500285#define QOS_TX0_CW_MAX_CCK cpu_to_le16(CW_MAX_CCK)
286#define QOS_TX1_CW_MAX_CCK cpu_to_le16(CW_MAX_CCK)
287#define QOS_TX2_CW_MAX_CCK cpu_to_le16(CW_MIN_CCK)
288#define QOS_TX3_CW_MAX_CCK cpu_to_le16((CW_MIN_CCK + 1)/2 - 1)
James Ketrenosb095c382005-08-24 22:04:42 -0500289
290#define QOS_TX0_AIFS (3 - QOS_AIFSN_MIN_VALUE)
291#define QOS_TX1_AIFS (7 - QOS_AIFSN_MIN_VALUE)
292#define QOS_TX2_AIFS (2 - QOS_AIFSN_MIN_VALUE)
293#define QOS_TX3_AIFS (2 - QOS_AIFSN_MIN_VALUE)
294
295#define QOS_TX0_ACM 0
296#define QOS_TX1_ACM 0
297#define QOS_TX2_ACM 0
298#define QOS_TX3_ACM 0
299
300#define QOS_TX0_TXOP_LIMIT_CCK 0
301#define QOS_TX1_TXOP_LIMIT_CCK 0
Al Viro8fffc152007-12-27 01:25:40 -0500302#define QOS_TX2_TXOP_LIMIT_CCK cpu_to_le16(6016)
303#define QOS_TX3_TXOP_LIMIT_CCK cpu_to_le16(3264)
James Ketrenosb095c382005-08-24 22:04:42 -0500304
305#define QOS_TX0_TXOP_LIMIT_OFDM 0
306#define QOS_TX1_TXOP_LIMIT_OFDM 0
Al Viro8fffc152007-12-27 01:25:40 -0500307#define QOS_TX2_TXOP_LIMIT_OFDM cpu_to_le16(3008)
308#define QOS_TX3_TXOP_LIMIT_OFDM cpu_to_le16(1504)
James Ketrenosb095c382005-08-24 22:04:42 -0500309
Al Viro8fffc152007-12-27 01:25:40 -0500310#define DEF_TX0_CW_MIN_OFDM cpu_to_le16(CW_MIN_OFDM)
311#define DEF_TX1_CW_MIN_OFDM cpu_to_le16(CW_MIN_OFDM)
312#define DEF_TX2_CW_MIN_OFDM cpu_to_le16(CW_MIN_OFDM)
313#define DEF_TX3_CW_MIN_OFDM cpu_to_le16(CW_MIN_OFDM)
James Ketrenosb095c382005-08-24 22:04:42 -0500314
Al Viro8fffc152007-12-27 01:25:40 -0500315#define DEF_TX0_CW_MIN_CCK cpu_to_le16(CW_MIN_CCK)
316#define DEF_TX1_CW_MIN_CCK cpu_to_le16(CW_MIN_CCK)
317#define DEF_TX2_CW_MIN_CCK cpu_to_le16(CW_MIN_CCK)
318#define DEF_TX3_CW_MIN_CCK cpu_to_le16(CW_MIN_CCK)
James Ketrenosb095c382005-08-24 22:04:42 -0500319
Al Viro8fffc152007-12-27 01:25:40 -0500320#define DEF_TX0_CW_MAX_OFDM cpu_to_le16(CW_MAX_OFDM)
321#define DEF_TX1_CW_MAX_OFDM cpu_to_le16(CW_MAX_OFDM)
322#define DEF_TX2_CW_MAX_OFDM cpu_to_le16(CW_MAX_OFDM)
323#define DEF_TX3_CW_MAX_OFDM cpu_to_le16(CW_MAX_OFDM)
James Ketrenosb095c382005-08-24 22:04:42 -0500324
Al Viro8fffc152007-12-27 01:25:40 -0500325#define DEF_TX0_CW_MAX_CCK cpu_to_le16(CW_MAX_CCK)
326#define DEF_TX1_CW_MAX_CCK cpu_to_le16(CW_MAX_CCK)
327#define DEF_TX2_CW_MAX_CCK cpu_to_le16(CW_MAX_CCK)
328#define DEF_TX3_CW_MAX_CCK cpu_to_le16(CW_MAX_CCK)
James Ketrenosb095c382005-08-24 22:04:42 -0500329
330#define DEF_TX0_AIFS 0
331#define DEF_TX1_AIFS 0
332#define DEF_TX2_AIFS 0
333#define DEF_TX3_AIFS 0
334
335#define DEF_TX0_ACM 0
336#define DEF_TX1_ACM 0
337#define DEF_TX2_ACM 0
338#define DEF_TX3_ACM 0
339
340#define DEF_TX0_TXOP_LIMIT_CCK 0
341#define DEF_TX1_TXOP_LIMIT_CCK 0
342#define DEF_TX2_TXOP_LIMIT_CCK 0
343#define DEF_TX3_TXOP_LIMIT_CCK 0
344
345#define DEF_TX0_TXOP_LIMIT_OFDM 0
346#define DEF_TX1_TXOP_LIMIT_OFDM 0
347#define DEF_TX2_TXOP_LIMIT_OFDM 0
348#define DEF_TX3_TXOP_LIMIT_OFDM 0
349
350#define QOS_QOS_SETS 3
351#define QOS_PARAM_SET_ACTIVE 0
352#define QOS_PARAM_SET_DEF_CCK 1
353#define QOS_PARAM_SET_DEF_OFDM 2
354
355#define CTRL_QOS_NO_ACK (0x0020)
356
357#define IPW_TX_QUEUE_1 1
358#define IPW_TX_QUEUE_2 2
359#define IPW_TX_QUEUE_3 3
360#define IPW_TX_QUEUE_4 4
361
362/* QoS sturctures */
363struct ipw_qos_info {
364 int qos_enable;
365 struct ieee80211_qos_parameters *def_qos_parm_OFDM;
366 struct ieee80211_qos_parameters *def_qos_parm_CCK;
367 u32 burst_duration_CCK;
368 u32 burst_duration_OFDM;
369 u16 qos_no_ack_mask;
370 int burst_enable;
371};
372
373/**************************************************************/
James Ketrenos43f66a62005-03-25 12:31:53 -0600374/**
375 * Generic queue structure
Jeff Garzikbf794512005-07-31 13:07:26 -0400376 *
James Ketrenos43f66a62005-03-25 12:31:53 -0600377 * Contains common data for Rx and Tx queues
378 */
379struct clx2_queue {
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400380 int n_bd; /**< number of BDs in this queue */
381 int first_empty; /**< 1-st empty entry (index) */
382 int last_used; /**< last used entry (index) */
383 u32 reg_w; /**< 'write' reg (queue head), addr in domain 1 */
384 u32 reg_r; /**< 'read' reg (queue tail), addr in domain 1 */
385 dma_addr_t dma_addr; /**< physical addr for BD's */
386 int low_mark; /**< low watermark, resume queue if free space more than this */
387 int high_mark; /**< high watermark, stop queue if free space less than this */
Al Viro83f7d572008-03-16 22:26:44 +0000388} __attribute__ ((packed)); /* XXX */
James Ketrenos43f66a62005-03-25 12:31:53 -0600389
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400390struct machdr32 {
Al Viroe62e1ee2007-12-27 01:36:46 -0500391 __le16 frame_ctl;
Al Viro83f7d572008-03-16 22:26:44 +0000392 __le16 duration; // watch out for endians!
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400393 u8 addr1[MACADRR_BYTE_LEN];
394 u8 addr2[MACADRR_BYTE_LEN];
395 u8 addr3[MACADRR_BYTE_LEN];
Al Viro83f7d572008-03-16 22:26:44 +0000396 __le16 seq_ctrl; // more endians!
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400397 u8 addr4[MACADRR_BYTE_LEN];
Al Viroe62e1ee2007-12-27 01:36:46 -0500398 __le16 qos_ctrl;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400399} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600400
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400401struct machdr30 {
Al Viroe62e1ee2007-12-27 01:36:46 -0500402 __le16 frame_ctl;
Al Viro83f7d572008-03-16 22:26:44 +0000403 __le16 duration; // watch out for endians!
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400404 u8 addr1[MACADRR_BYTE_LEN];
405 u8 addr2[MACADRR_BYTE_LEN];
406 u8 addr3[MACADRR_BYTE_LEN];
Al Viro83f7d572008-03-16 22:26:44 +0000407 __le16 seq_ctrl; // more endians!
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400408 u8 addr4[MACADRR_BYTE_LEN];
409} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600410
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400411struct machdr26 {
Al Viroe62e1ee2007-12-27 01:36:46 -0500412 __le16 frame_ctl;
Al Viro83f7d572008-03-16 22:26:44 +0000413 __le16 duration; // watch out for endians!
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400414 u8 addr1[MACADRR_BYTE_LEN];
415 u8 addr2[MACADRR_BYTE_LEN];
416 u8 addr3[MACADRR_BYTE_LEN];
Al Viro83f7d572008-03-16 22:26:44 +0000417 __le16 seq_ctrl; // more endians!
Al Viroe62e1ee2007-12-27 01:36:46 -0500418 __le16 qos_ctrl;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400419} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600420
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400421struct machdr24 {
Al Viroe62e1ee2007-12-27 01:36:46 -0500422 __le16 frame_ctl;
Al Viro83f7d572008-03-16 22:26:44 +0000423 __le16 duration; // watch out for endians!
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400424 u8 addr1[MACADRR_BYTE_LEN];
425 u8 addr2[MACADRR_BYTE_LEN];
426 u8 addr3[MACADRR_BYTE_LEN];
Al Viro83f7d572008-03-16 22:26:44 +0000427 __le16 seq_ctrl; // more endians!
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400428} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600429
430// TX TFD with 32 byte MAC Header
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400431struct tx_tfd_32 {
432 struct machdr32 mchdr; // 32
Al Viro83f7d572008-03-16 22:26:44 +0000433 __le32 uivplaceholder[2]; // 8
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400434} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600435
436// TX TFD with 30 byte MAC Header
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400437struct tx_tfd_30 {
438 struct machdr30 mchdr; // 30
439 u8 reserved[2]; // 2
Al Viro83f7d572008-03-16 22:26:44 +0000440 __le32 uivplaceholder[2]; // 8
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400441} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600442
443// tx tfd with 26 byte mac header
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400444struct tx_tfd_26 {
445 struct machdr26 mchdr; // 26
446 u8 reserved1[2]; // 2
Al Viro83f7d572008-03-16 22:26:44 +0000447 __le32 uivplaceholder[2]; // 8
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400448 u8 reserved2[4]; // 4
449} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600450
451// tx tfd with 24 byte mac header
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400452struct tx_tfd_24 {
453 struct machdr24 mchdr; // 24
Al Viro83f7d572008-03-16 22:26:44 +0000454 __le32 uivplaceholder[2]; // 8
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400455 u8 reserved[8]; // 8
456} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600457
458#define DCT_WEP_KEY_FIELD_LENGTH 16
459
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400460struct tfd_command {
James Ketrenos43f66a62005-03-25 12:31:53 -0600461 u8 index;
462 u8 length;
Al Viro83f7d572008-03-16 22:26:44 +0000463 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -0600464 u8 payload[0];
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400465} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600466
467struct tfd_data {
468 /* Header */
Al Viroe62e1ee2007-12-27 01:36:46 -0500469 __le32 work_area_ptr;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400470 u8 station_number; /* 0 for BSS */
James Ketrenos43f66a62005-03-25 12:31:53 -0600471 u8 reserved1;
Al Viroe62e1ee2007-12-27 01:36:46 -0500472 __le16 reserved2;
James Ketrenos43f66a62005-03-25 12:31:53 -0600473
474 /* Tx Parameters */
475 u8 cmd_id;
Jeff Garzikbf794512005-07-31 13:07:26 -0400476 u8 seq_num;
Al Viroe62e1ee2007-12-27 01:36:46 -0500477 __le16 len;
James Ketrenos43f66a62005-03-25 12:31:53 -0600478 u8 priority;
479 u8 tx_flags;
480 u8 tx_flags_ext;
481 u8 key_index;
482 u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
483 u8 rate;
484 u8 antenna;
Al Viroe62e1ee2007-12-27 01:36:46 -0500485 __le16 next_packet_duration;
486 __le16 next_frag_len;
487 __le16 back_off_counter; //////txop;
James Ketrenos43f66a62005-03-25 12:31:53 -0600488 u8 retrylimit;
Al Viroe62e1ee2007-12-27 01:36:46 -0500489 __le16 cwcurrent;
James Ketrenos43f66a62005-03-25 12:31:53 -0600490 u8 reserved3;
491
492 /* 802.11 MAC Header */
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400493 union {
James Ketrenos43f66a62005-03-25 12:31:53 -0600494 struct tx_tfd_24 tfd_24;
495 struct tx_tfd_26 tfd_26;
496 struct tx_tfd_30 tfd_30;
497 struct tx_tfd_32 tfd_32;
498 } tfd;
499
500 /* Payload DMA info */
Al Viroe62e1ee2007-12-27 01:36:46 -0500501 __le32 num_chunks;
502 __le32 chunk_ptr[NUM_TFD_CHUNKS];
503 __le16 chunk_len[NUM_TFD_CHUNKS];
James Ketrenos43f66a62005-03-25 12:31:53 -0600504} __attribute__ ((packed));
505
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400506struct txrx_control_flags {
James Ketrenos43f66a62005-03-25 12:31:53 -0600507 u8 message_type;
508 u8 rx_seq_num;
509 u8 control_bits;
510 u8 reserved;
511} __attribute__ ((packed));
512
513#define TFD_SIZE 128
514#define TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH (TFD_SIZE - sizeof(struct txrx_control_flags))
515
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400516struct tfd_frame {
James Ketrenos43f66a62005-03-25 12:31:53 -0600517 struct txrx_control_flags control_flags;
518 union {
519 struct tfd_data data;
520 struct tfd_command cmd;
521 u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
522 } u;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400523} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600524
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400525typedef void destructor_func(const void *);
James Ketrenos43f66a62005-03-25 12:31:53 -0600526
527/**
528 * Tx Queue for DMA. Queue consists of circular buffer of
529 * BD's and required locking structures.
530 */
531struct clx2_tx_queue {
532 struct clx2_queue q;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400533 struct tfd_frame *bd;
James Ketrenos43f66a62005-03-25 12:31:53 -0600534 struct ieee80211_txb **txb;
535};
536
537/*
538 * RX related structures and functions
539 */
540#define RX_FREE_BUFFERS 32
541#define RX_LOW_WATERMARK 8
542
James Ketrenosa613bff2005-08-24 21:43:11 -0500543#define SUP_RATE_11A_MAX_NUM_CHANNELS 8
544#define SUP_RATE_11B_MAX_NUM_CHANNELS 4
545#define SUP_RATE_11G_MAX_NUM_CHANNELS 12
James Ketrenos43f66a62005-03-25 12:31:53 -0600546
547// Used for passing to driver number of successes and failures per rate
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400548struct rate_histogram {
James Ketrenos43f66a62005-03-25 12:31:53 -0600549 union {
Al Viroe62e1ee2007-12-27 01:36:46 -0500550 __le32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
551 __le32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
552 __le32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
James Ketrenos43f66a62005-03-25 12:31:53 -0600553 } success;
554 union {
Al Viroe62e1ee2007-12-27 01:36:46 -0500555 __le32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
556 __le32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
557 __le32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
James Ketrenos43f66a62005-03-25 12:31:53 -0600558 } failed;
559} __attribute__ ((packed));
560
Jeff Garzikbf794512005-07-31 13:07:26 -0400561/* statistics command response */
James Ketrenos43f66a62005-03-25 12:31:53 -0600562struct ipw_cmd_stats {
563 u8 cmd_id;
564 u8 seq_num;
Al Viro83f7d572008-03-16 22:26:44 +0000565 __le16 good_sfd;
566 __le16 bad_plcp;
567 __le16 wrong_bssid;
568 __le16 valid_mpdu;
569 __le16 bad_mac_header;
570 __le16 reserved_frame_types;
571 __le16 rx_ina;
572 __le16 bad_crc32;
573 __le16 invalid_cts;
574 __le16 invalid_acks;
575 __le16 long_distance_ina_fina;
576 __le16 dsp_silence_unreachable;
577 __le16 accumulated_rssi;
578 __le16 rx_ovfl_frame_tossed;
579 __le16 rssi_silence_threshold;
580 __le16 rx_ovfl_frame_supplied;
581 __le16 last_rx_frame_signal;
582 __le16 last_rx_frame_noise;
583 __le16 rx_autodetec_no_ofdm;
584 __le16 rx_autodetec_no_barker;
585 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -0600586} __attribute__ ((packed));
587
588struct notif_channel_result {
589 u8 channel_num;
590 struct ipw_cmd_stats stats;
591 u8 uReserved;
592} __attribute__ ((packed));
593
Ben Cahille7582562005-10-06 15:34:41 -0500594#define SCAN_COMPLETED_STATUS_COMPLETE 1
595#define SCAN_COMPLETED_STATUS_ABORTED 2
596
James Ketrenos43f66a62005-03-25 12:31:53 -0600597struct notif_scan_complete {
598 u8 scan_type;
599 u8 num_channels;
600 u8 status;
601 u8 reserved;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400602} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600603
604struct notif_frag_length {
Al Viroe62e1ee2007-12-27 01:36:46 -0500605 __le16 frag_length;
606 __le16 reserved;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400607} __attribute__ ((packed));
James Ketrenos43f66a62005-03-25 12:31:53 -0600608
609struct notif_beacon_state {
Al Viroe62e1ee2007-12-27 01:36:46 -0500610 __le32 state;
611 __le32 number;
James Ketrenos43f66a62005-03-25 12:31:53 -0600612} __attribute__ ((packed));
613
614struct notif_tgi_tx_key {
615 u8 key_state;
616 u8 security_type;
617 u8 station_index;
618 u8 reserved;
619} __attribute__ ((packed));
620
Cahill, Ben M12977152006-03-08 02:58:02 +0800621#define SILENCE_OVER_THRESH (1)
622#define SILENCE_UNDER_THRESH (2)
623
James Ketrenos43f66a62005-03-25 12:31:53 -0600624struct notif_link_deterioration {
625 struct ipw_cmd_stats stats;
626 u8 rate;
627 u8 modulation;
628 struct rate_histogram histogram;
Cahill, Ben M12977152006-03-08 02:58:02 +0800629 u8 silence_notification_type; /* SILENCE_OVER/UNDER_THRESH */
Al Viroe62e1ee2007-12-27 01:36:46 -0500630 __le16 silence_count;
James Ketrenos43f66a62005-03-25 12:31:53 -0600631} __attribute__ ((packed));
632
633struct notif_association {
634 u8 state;
635} __attribute__ ((packed));
636
637struct notif_authenticate {
638 u8 state;
639 struct machdr24 addr;
Al Viro83f7d572008-03-16 22:26:44 +0000640 __le16 status;
James Ketrenos43f66a62005-03-25 12:31:53 -0600641} __attribute__ ((packed));
642
James Ketrenos43f66a62005-03-25 12:31:53 -0600643struct notif_calibration {
644 u8 data[104];
645} __attribute__ ((packed));
646
647struct notif_noise {
Al Viroe62e1ee2007-12-27 01:36:46 -0500648 __le32 value;
James Ketrenos43f66a62005-03-25 12:31:53 -0600649} __attribute__ ((packed));
650
651struct ipw_rx_notification {
652 u8 reserved[8];
653 u8 subtype;
654 u8 flags;
Al Viroe62e1ee2007-12-27 01:36:46 -0500655 __le16 size;
James Ketrenos43f66a62005-03-25 12:31:53 -0600656 union {
657 struct notif_association assoc;
658 struct notif_authenticate auth;
659 struct notif_channel_result channel_result;
660 struct notif_scan_complete scan_complete;
661 struct notif_frag_length frag_len;
662 struct notif_beacon_state beacon_state;
663 struct notif_tgi_tx_key tgi_tx_key;
664 struct notif_link_deterioration link_deterioration;
665 struct notif_calibration calibration;
666 struct notif_noise noise;
667 u8 raw[0];
668 } u;
669} __attribute__ ((packed));
670
671struct ipw_rx_frame {
Al Viroe62e1ee2007-12-27 01:36:46 -0500672 __le32 reserved1;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400673 u8 parent_tsf[4]; // fw_use[0] is boolean for OUR_TSF_IS_GREATER
674 u8 received_channel; // The channel that this frame was received on.
675 // Note that for .11b this does not have to be
676 // the same as the channel that it was sent.
677 // Filled by LMAC
James Ketrenos43f66a62005-03-25 12:31:53 -0600678 u8 frameStatus;
679 u8 rate;
680 u8 rssi;
681 u8 agc;
682 u8 rssi_dbm;
Al Viroe62e1ee2007-12-27 01:36:46 -0500683 __le16 signal;
684 __le16 noise;
James Ketrenos43f66a62005-03-25 12:31:53 -0600685 u8 antennaAndPhy;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400686 u8 control; // control bit should be on in bg
687 u8 rtscts_rate; // rate of rts or cts (in rts cts sequence rate
688 // is identical)
689 u8 rtscts_seen; // 0x1 RTS seen ; 0x2 CTS seen
Al Viroe62e1ee2007-12-27 01:36:46 -0500690 __le16 length;
James Ketrenos43f66a62005-03-25 12:31:53 -0600691 u8 data[0];
692} __attribute__ ((packed));
Jeff Garzikbf794512005-07-31 13:07:26 -0400693
James Ketrenos43f66a62005-03-25 12:31:53 -0600694struct ipw_rx_header {
695 u8 message_type;
696 u8 rx_seq_num;
697 u8 control_bits;
698 u8 reserved;
699} __attribute__ ((packed));
700
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400701struct ipw_rx_packet {
James Ketrenos43f66a62005-03-25 12:31:53 -0600702 struct ipw_rx_header header;
703 union {
704 struct ipw_rx_frame frame;
705 struct ipw_rx_notification notification;
706 } u;
707} __attribute__ ((packed));
708
709#define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
James Ketrenosafbf30a2005-08-25 00:05:33 -0500710#define IPW_RX_FRAME_SIZE (unsigned int)(sizeof(struct ipw_rx_header) + \
711 sizeof(struct ipw_rx_frame))
James Ketrenos43f66a62005-03-25 12:31:53 -0600712
713struct ipw_rx_mem_buffer {
714 dma_addr_t dma_addr;
James Ketrenos43f66a62005-03-25 12:31:53 -0600715 struct sk_buff *skb;
716 struct list_head list;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400717}; /* Not transferred over network, so not __attribute__ ((packed)) */
James Ketrenos43f66a62005-03-25 12:31:53 -0600718
719struct ipw_rx_queue {
720 struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
721 struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400722 u32 processed; /* Internal index to last handled Rx packet */
723 u32 read; /* Shared index to newest available Rx buffer */
724 u32 write; /* Shared index to oldest written Rx packet */
725 u32 free_count; /* Number of pre-allocated buffers in rx_free */
James Ketrenos43f66a62005-03-25 12:31:53 -0600726 /* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400727 struct list_head rx_free; /* Own an SKBs */
728 struct list_head rx_used; /* No SKB allocated */
James Ketrenos43f66a62005-03-25 12:31:53 -0600729 spinlock_t lock;
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400730}; /* Not transferred over network, so not __attribute__ ((packed)) */
James Ketrenos43f66a62005-03-25 12:31:53 -0600731
732struct alive_command_responce {
733 u8 alive_command;
734 u8 sequence_number;
Al Viro83f7d572008-03-16 22:26:44 +0000735 __le16 software_revision;
James Ketrenos43f66a62005-03-25 12:31:53 -0600736 u8 device_identifier;
737 u8 reserved1[5];
Al Viro83f7d572008-03-16 22:26:44 +0000738 __le16 reserved2;
739 __le16 reserved3;
740 __le16 clock_settle_time;
741 __le16 powerup_settle_time;
742 __le16 reserved4;
James Ketrenos43f66a62005-03-25 12:31:53 -0600743 u8 time_stamp[5]; /* month, day, year, hours, minutes */
744 u8 ucode_valid;
745} __attribute__ ((packed));
746
747#define IPW_MAX_RATES 12
748
749struct ipw_rates {
750 u8 num_rates;
751 u8 rates[IPW_MAX_RATES];
752} __attribute__ ((packed));
753
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400754struct command_block {
James Ketrenos43f66a62005-03-25 12:31:53 -0600755 unsigned int control;
756 u32 source_addr;
757 u32 dest_addr;
758 unsigned int status;
759} __attribute__ ((packed));
760
761#define CB_NUMBER_OF_ELEMENTS_SMALL 64
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400762struct fw_image_desc {
James Ketrenos43f66a62005-03-25 12:31:53 -0600763 unsigned long last_cb_index;
764 unsigned long current_cb_index;
765 struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400766 void *v_addr;
James Ketrenos43f66a62005-03-25 12:31:53 -0600767 unsigned long p_addr;
768 unsigned long len;
769};
770
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400771struct ipw_sys_config {
James Ketrenos43f66a62005-03-25 12:31:53 -0600772 u8 bt_coexistence;
773 u8 reserved1;
774 u8 answer_broadcast_ssid_probe;
775 u8 accept_all_data_frames;
776 u8 accept_non_directed_frames;
777 u8 exclude_unicast_unencrypted;
778 u8 disable_unicast_decryption;
779 u8 exclude_multicast_unencrypted;
780 u8 disable_multicast_decryption;
781 u8 antenna_diversity;
782 u8 pass_crc_to_host;
783 u8 dot11g_auto_detection;
784 u8 enable_cts_to_self;
785 u8 enable_multicast_filtering;
786 u8 bt_coexist_collision_thr;
Cahill, Ben M12977152006-03-08 02:58:02 +0800787 u8 silence_threshold;
James Ketrenos43f66a62005-03-25 12:31:53 -0600788 u8 accept_all_mgmt_bcpr;
Zhu Yid685b8c2006-04-13 17:20:27 +0800789 u8 accept_all_mgmt_frames;
James Ketrenos43f66a62005-03-25 12:31:53 -0600790 u8 pass_noise_stats_to_host;
791 u8 reserved3;
792} __attribute__ ((packed));
793
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400794struct ipw_multicast_addr {
James Ketrenos43f66a62005-03-25 12:31:53 -0600795 u8 num_of_multicast_addresses;
796 u8 reserved[3];
797 u8 mac1[6];
798 u8 mac2[6];
799 u8 mac3[6];
800 u8 mac4[6];
801} __attribute__ ((packed));
802
James Ketrenosb095c382005-08-24 22:04:42 -0500803#define DCW_WEP_KEY_INDEX_MASK 0x03 /* bits [0:1] */
804#define DCW_WEP_KEY_SEC_TYPE_MASK 0x30 /* bits [4:5] */
805
806#define DCW_WEP_KEY_SEC_TYPE_WEP 0x00
807#define DCW_WEP_KEY_SEC_TYPE_CCM 0x20
808#define DCW_WEP_KEY_SEC_TYPE_TKIP 0x30
809
810#define DCW_WEP_KEY_INVALID_SIZE 0x00 /* 0 = Invalid key */
811#define DCW_WEP_KEY64Bit_SIZE 0x05 /* 64-bit encryption */
812#define DCW_WEP_KEY128Bit_SIZE 0x0D /* 128-bit encryption */
813#define DCW_CCM_KEY128Bit_SIZE 0x10 /* 128-bit key */
814//#define DCW_WEP_KEY128BitIV_SIZE 0x10 /* 128-bit key and 128-bit IV */
815
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400816struct ipw_wep_key {
James Ketrenos43f66a62005-03-25 12:31:53 -0600817 u8 cmd_id;
818 u8 seq_num;
819 u8 key_index;
820 u8 key_size;
821 u8 key[16];
822} __attribute__ ((packed));
823
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400824struct ipw_tgi_tx_key {
Jeff Garzikbf794512005-07-31 13:07:26 -0400825 u8 key_id;
James Ketrenos43f66a62005-03-25 12:31:53 -0600826 u8 security_type;
827 u8 station_index;
828 u8 flags;
829 u8 key[16];
Al Viroe62e1ee2007-12-27 01:36:46 -0500830 __le32 tx_counter[2];
James Ketrenos43f66a62005-03-25 12:31:53 -0600831} __attribute__ ((packed));
832
833#define IPW_SCAN_CHANNELS 54
834
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400835struct ipw_scan_request {
James Ketrenos43f66a62005-03-25 12:31:53 -0600836 u8 scan_type;
Al Viroe62e1ee2007-12-27 01:36:46 -0500837 __le16 dwell_time;
James Ketrenos43f66a62005-03-25 12:31:53 -0600838 u8 channels_list[IPW_SCAN_CHANNELS];
839 u8 channels_reserved[3];
840} __attribute__ ((packed));
841
842enum {
843 IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
844 IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
845 IPW_SCAN_ACTIVE_DIRECT_SCAN,
846 IPW_SCAN_ACTIVE_BROADCAST_SCAN,
847 IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
848 IPW_SCAN_TYPES
849};
850
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400851struct ipw_scan_request_ext {
Al Viroe62e1ee2007-12-27 01:36:46 -0500852 __le32 full_scan_index;
James Ketrenos43f66a62005-03-25 12:31:53 -0600853 u8 channels_list[IPW_SCAN_CHANNELS];
854 u8 scan_type[IPW_SCAN_CHANNELS / 2];
855 u8 reserved;
Al Viroe62e1ee2007-12-27 01:36:46 -0500856 __le16 dwell_time[IPW_SCAN_TYPES];
James Ketrenos43f66a62005-03-25 12:31:53 -0600857} __attribute__ ((packed));
858
Adrian Bunka73e22b2006-01-21 01:39:42 +0100859static inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
James Ketrenos43f66a62005-03-25 12:31:53 -0600860{
861 if (index % 2)
862 return scan->scan_type[index / 2] & 0x0F;
863 else
864 return (scan->scan_type[index / 2] & 0xF0) >> 4;
865}
866
Adrian Bunka73e22b2006-01-21 01:39:42 +0100867static inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
James Ketrenos43f66a62005-03-25 12:31:53 -0600868 u8 index, u8 scan_type)
869{
Jeff Garzikbf794512005-07-31 13:07:26 -0400870 if (index % 2)
871 scan->scan_type[index / 2] =
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400872 (scan->scan_type[index / 2] & 0xF0) | (scan_type & 0x0F);
James Ketrenos43f66a62005-03-25 12:31:53 -0600873 else
Jeff Garzikbf794512005-07-31 13:07:26 -0400874 scan->scan_type[index / 2] =
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400875 (scan->scan_type[index / 2] & 0x0F) |
876 ((scan_type & 0x0F) << 4);
James Ketrenos43f66a62005-03-25 12:31:53 -0600877}
878
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400879struct ipw_associate {
James Ketrenos43f66a62005-03-25 12:31:53 -0600880 u8 channel;
Al Viro83f7d572008-03-16 22:26:44 +0000881#ifdef __LITTLE_ENDIAN_BITFIELD
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400882 u8 auth_type:4, auth_key:4;
Al Viro83f7d572008-03-16 22:26:44 +0000883#else
884 u8 auth_key:4, auth_type:4;
885#endif
James Ketrenos43f66a62005-03-25 12:31:53 -0600886 u8 assoc_type;
887 u8 reserved;
Al Viro5b5e8072007-12-27 01:54:06 -0500888 __le16 policy_support;
James Ketrenos43f66a62005-03-25 12:31:53 -0600889 u8 preamble_length;
890 u8 ieee_mode;
891 u8 bssid[ETH_ALEN];
Al Viro5b5e8072007-12-27 01:54:06 -0500892 __le32 assoc_tsf_msw;
893 __le32 assoc_tsf_lsw;
894 __le16 capability;
895 __le16 listen_interval;
896 __le16 beacon_interval;
James Ketrenos43f66a62005-03-25 12:31:53 -0600897 u8 dest[ETH_ALEN];
Al Viro5b5e8072007-12-27 01:54:06 -0500898 __le16 atim_window;
James Ketrenos43f66a62005-03-25 12:31:53 -0600899 u8 smr;
900 u8 reserved1;
Al Viro5b5e8072007-12-27 01:54:06 -0500901 __le16 reserved2;
James Ketrenos43f66a62005-03-25 12:31:53 -0600902} __attribute__ ((packed));
903
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400904struct ipw_supported_rates {
James Ketrenos43f66a62005-03-25 12:31:53 -0600905 u8 ieee_mode;
906 u8 num_rates;
907 u8 purpose;
908 u8 reserved;
909 u8 supported_rates[IPW_MAX_RATES];
910} __attribute__ ((packed));
911
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400912struct ipw_rts_threshold {
Al Viroe62e1ee2007-12-27 01:36:46 -0500913 __le16 rts_threshold;
914 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -0600915} __attribute__ ((packed));
916
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400917struct ipw_frag_threshold {
Al Viroe62e1ee2007-12-27 01:36:46 -0500918 __le16 frag_threshold;
919 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -0600920} __attribute__ ((packed));
921
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400922struct ipw_retry_limit {
James Ketrenos43f66a62005-03-25 12:31:53 -0600923 u8 short_retry_limit;
924 u8 long_retry_limit;
Al Viro83f7d572008-03-16 22:26:44 +0000925 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -0600926} __attribute__ ((packed));
927
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400928struct ipw_dino_config {
Al Viro83f7d572008-03-16 22:26:44 +0000929 __le32 dino_config_addr;
930 __le16 dino_config_size;
James Ketrenos43f66a62005-03-25 12:31:53 -0600931 u8 dino_response;
932 u8 reserved;
933} __attribute__ ((packed));
934
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400935struct ipw_aironet_info {
James Ketrenos43f66a62005-03-25 12:31:53 -0600936 u8 id;
937 u8 length;
Al Viroe62e1ee2007-12-27 01:36:46 -0500938 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -0600939} __attribute__ ((packed));
940
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400941struct ipw_rx_key {
James Ketrenos43f66a62005-03-25 12:31:53 -0600942 u8 station_index;
943 u8 key_type;
944 u8 key_id;
945 u8 key_flag;
946 u8 key[16];
947 u8 station_address[6];
948 u8 key_index;
949 u8 reserved;
950} __attribute__ ((packed));
951
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400952struct ipw_country_channel_info {
James Ketrenos43f66a62005-03-25 12:31:53 -0600953 u8 first_channel;
954 u8 no_channels;
955 s8 max_tx_power;
956} __attribute__ ((packed));
957
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400958struct ipw_country_info {
James Ketrenos43f66a62005-03-25 12:31:53 -0600959 u8 id;
960 u8 length;
961 u8 country_str[3];
962 struct ipw_country_channel_info groups[7];
963} __attribute__ ((packed));
964
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400965struct ipw_channel_tx_power {
James Ketrenos43f66a62005-03-25 12:31:53 -0600966 u8 channel_number;
967 s8 tx_power;
968} __attribute__ ((packed));
969
970#define SCAN_ASSOCIATED_INTERVAL (HZ)
971#define SCAN_INTERVAL (HZ / 10)
972#define MAX_A_CHANNELS 37
973#define MAX_B_CHANNELS 14
974
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400975struct ipw_tx_power {
James Ketrenos43f66a62005-03-25 12:31:53 -0600976 u8 num_channels;
977 u8 ieee_mode;
978 struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
979} __attribute__ ((packed));
980
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400981struct ipw_rsn_capabilities {
James Ketrenos43f66a62005-03-25 12:31:53 -0600982 u8 id;
983 u8 length;
Al Viroe62e1ee2007-12-27 01:36:46 -0500984 __le16 version;
James Ketrenos43f66a62005-03-25 12:31:53 -0600985} __attribute__ ((packed));
986
Jeff Garzik0edd5b42005-09-07 00:48:31 -0400987struct ipw_sensitivity_calib {
Al Viroe62e1ee2007-12-27 01:36:46 -0500988 __le16 beacon_rssi_raw;
989 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -0600990} __attribute__ ((packed));
991
992/**
993 * Host command structure.
Jeff Garzikbf794512005-07-31 13:07:26 -0400994 *
James Ketrenos43f66a62005-03-25 12:31:53 -0600995 * On input, the following fields should be filled:
996 * - cmd
997 * - len
998 * - status_len
999 * - param (if needed)
Jeff Garzikbf794512005-07-31 13:07:26 -04001000 *
1001 * On output,
James Ketrenos43f66a62005-03-25 12:31:53 -06001002 * - \a status contains status;
1003 * - \a param filled with status parameters.
1004 */
Al Viro83f7d572008-03-16 22:26:44 +00001005struct ipw_cmd { /* XXX */
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001006 u32 cmd; /**< Host command */
1007 u32 status;/**< Status */
1008 u32 status_len;
1009 /**< How many 32 bit parameters in the status */
1010 u32 len; /**< incoming parameters length, bytes */
James Ketrenos43f66a62005-03-25 12:31:53 -06001011 /**
Jeff Garzikbf794512005-07-31 13:07:26 -04001012 * command parameters.
1013 * There should be enough space for incoming and
James Ketrenos43f66a62005-03-25 12:31:53 -06001014 * outcoming parameters.
1015 * Incoming parameters listed 1-st, followed by outcoming params.
1016 * nParams=(len+3)/4+status_len
1017 */
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001018 u32 param[0];
James Ketrenos43f66a62005-03-25 12:31:53 -06001019} __attribute__ ((packed));
1020
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001021#define STATUS_HCMD_ACTIVE (1<<0) /**< host command in progress */
James Ketrenos43f66a62005-03-25 12:31:53 -06001022
1023#define STATUS_INT_ENABLED (1<<1)
1024#define STATUS_RF_KILL_HW (1<<2)
1025#define STATUS_RF_KILL_SW (1<<3)
1026#define STATUS_RF_KILL_MASK (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
1027
1028#define STATUS_INIT (1<<5)
1029#define STATUS_AUTH (1<<6)
1030#define STATUS_ASSOCIATED (1<<7)
1031#define STATUS_STATE_MASK (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
1032
1033#define STATUS_ASSOCIATING (1<<8)
1034#define STATUS_DISASSOCIATING (1<<9)
1035#define STATUS_ROAMING (1<<10)
1036#define STATUS_EXIT_PENDING (1<<11)
1037#define STATUS_DISASSOC_PENDING (1<<12)
1038#define STATUS_STATE_PENDING (1<<13)
1039
Dan Williamsea177302008-06-02 17:51:23 -04001040#define STATUS_DIRECT_SCAN_PENDING (1<<19)
James Ketrenos43f66a62005-03-25 12:31:53 -06001041#define STATUS_SCAN_PENDING (1<<20)
Jeff Garzikbf794512005-07-31 13:07:26 -04001042#define STATUS_SCANNING (1<<21)
1043#define STATUS_SCAN_ABORTING (1<<22)
James Ketrenosafbf30a2005-08-25 00:05:33 -05001044#define STATUS_SCAN_FORCED (1<<23)
James Ketrenos43f66a62005-03-25 12:31:53 -06001045
James Ketrenosa613bff2005-08-24 21:43:11 -05001046#define STATUS_LED_LINK_ON (1<<24)
1047#define STATUS_LED_ACT_ON (1<<25)
James Ketrenos43f66a62005-03-25 12:31:53 -06001048
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001049#define STATUS_INDIRECT_BYTE (1<<28) /* sysfs entry configured for access */
1050#define STATUS_INDIRECT_DWORD (1<<29) /* sysfs entry configured for access */
1051#define STATUS_DIRECT_DWORD (1<<30) /* sysfs entry configured for access */
James Ketrenos43f66a62005-03-25 12:31:53 -06001052
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001053#define STATUS_SECURITY_UPDATED (1<<31) /* Security sync needed */
James Ketrenos43f66a62005-03-25 12:31:53 -06001054
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001055#define CFG_STATIC_CHANNEL (1<<0) /* Restrict assoc. to single channel */
1056#define CFG_STATIC_ESSID (1<<1) /* Restrict assoc. to single SSID */
1057#define CFG_STATIC_BSSID (1<<2) /* Restrict assoc. to single BSSID */
James Ketrenos43f66a62005-03-25 12:31:53 -06001058#define CFG_CUSTOM_MAC (1<<3)
James Ketrenosea2b26e2005-08-24 21:25:16 -05001059#define CFG_PREAMBLE_LONG (1<<4)
James Ketrenos43f66a62005-03-25 12:31:53 -06001060#define CFG_ADHOC_PERSIST (1<<5)
1061#define CFG_ASSOCIATE (1<<6)
1062#define CFG_FIXED_RATE (1<<7)
1063#define CFG_ADHOC_CREATE (1<<8)
James Ketrenosa613bff2005-08-24 21:43:11 -05001064#define CFG_NO_LED (1<<9)
1065#define CFG_BACKGROUND_SCAN (1<<10)
James Ketrenosb095c382005-08-24 22:04:42 -05001066#define CFG_SPEED_SCAN (1<<11)
1067#define CFG_NET_STATS (1<<12)
James Ketrenos43f66a62005-03-25 12:31:53 -06001068
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001069#define CAP_SHARED_KEY (1<<0) /* Off = OPEN */
1070#define CAP_PRIVACY_ON (1<<1) /* Off = No privacy */
James Ketrenos43f66a62005-03-25 12:31:53 -06001071
1072#define MAX_STATIONS 32
1073#define IPW_INVALID_STATION (0xff)
1074
1075struct ipw_station_entry {
1076 u8 mac_addr[ETH_ALEN];
1077 u8 reserved;
1078 u8 support_mode;
1079};
1080
1081#define AVG_ENTRIES 8
1082struct average {
1083 s16 entries[AVG_ENTRIES];
1084 u8 pos;
1085 u8 init;
1086 s32 sum;
1087};
1088
James Ketrenosb095c382005-08-24 22:04:42 -05001089#define MAX_SPEED_SCAN 100
James Ketrenosafbf30a2005-08-25 00:05:33 -05001090#define IPW_IBSS_MAC_HASH_SIZE 31
1091
1092struct ipw_ibss_seq {
1093 u8 mac[ETH_ALEN];
1094 u16 seq_num;
1095 u16 frag_num;
1096 unsigned long packet_time;
1097 struct list_head list;
1098};
James Ketrenosb095c382005-08-24 22:04:42 -05001099
Al Viro83f7d572008-03-16 22:26:44 +00001100struct ipw_error_elem { /* XXX */
James Ketrenosb39860c2005-08-12 09:36:32 -05001101 u32 desc;
1102 u32 time;
1103 u32 blink1;
1104 u32 blink2;
1105 u32 link1;
1106 u32 link2;
1107 u32 data;
1108};
1109
Al Viro83f7d572008-03-16 22:26:44 +00001110struct ipw_event { /* XXX */
James Ketrenosb39860c2005-08-12 09:36:32 -05001111 u32 event;
1112 u32 time;
1113 u32 data;
1114} __attribute__ ((packed));
1115
Al Viro83f7d572008-03-16 22:26:44 +00001116struct ipw_fw_error { /* XXX */
James Ketrenosf6c5cb72005-08-25 00:39:09 -05001117 unsigned long jiffies;
James Ketrenosb39860c2005-08-12 09:36:32 -05001118 u32 status;
1119 u32 config;
1120 u32 elem_len;
1121 u32 log_len;
1122 struct ipw_error_elem *elem;
1123 struct ipw_event *log;
1124 u8 payload[0];
1125} __attribute__ ((packed));
1126
Zhu Yid685b8c2006-04-13 17:20:27 +08001127#ifdef CONFIG_IPW2200_PROMISCUOUS
1128
1129enum ipw_prom_filter {
1130 IPW_PROM_CTL_HEADER_ONLY = (1 << 0),
1131 IPW_PROM_MGMT_HEADER_ONLY = (1 << 1),
1132 IPW_PROM_DATA_HEADER_ONLY = (1 << 2),
1133 IPW_PROM_ALL_HEADER_ONLY = 0xf, /* bits 0..3 */
1134 IPW_PROM_NO_TX = (1 << 4),
1135 IPW_PROM_NO_RX = (1 << 5),
1136 IPW_PROM_NO_CTL = (1 << 6),
1137 IPW_PROM_NO_MGMT = (1 << 7),
1138 IPW_PROM_NO_DATA = (1 << 8),
1139};
1140
1141struct ipw_priv;
1142struct ipw_prom_priv {
1143 struct ipw_priv *priv;
1144 struct ieee80211_device *ieee;
1145 enum ipw_prom_filter filter;
1146 int tx_packets;
1147 int rx_packets;
1148};
1149#endif
1150
Zhu Yi459d4082006-04-13 17:21:00 +08001151#if defined(CONFIG_IPW2200_RADIOTAP) || defined(CONFIG_IPW2200_PROMISCUOUS)
Zhu Yid685b8c2006-04-13 17:20:27 +08001152/* Magic struct that slots into the radiotap header -- no reason
1153 * to build this manually element by element, we can write it much
1154 * more efficiently than we can parse it. ORDER MATTERS HERE
1155 *
1156 * When sent to us via the simulated Rx interface in sysfs, the entire
1157 * structure is provided regardless of any bits unset.
1158 */
1159struct ipw_rt_hdr {
1160 struct ieee80211_radiotap_header rt_hdr;
Al Viro83f7d572008-03-16 22:26:44 +00001161 u64 rt_tsf; /* TSF */ /* XXX */
Zhu Yid685b8c2006-04-13 17:20:27 +08001162 u8 rt_flags; /* radiotap packet flags */
1163 u8 rt_rate; /* rate in 500kb/s */
Al Viroe62e1ee2007-12-27 01:36:46 -05001164 __le16 rt_channel; /* channel in mhz */
1165 __le16 rt_chbitmask; /* channel bitfield */
Zhu Yid685b8c2006-04-13 17:20:27 +08001166 s8 rt_dbmsignal; /* signal in dbM, kluged to signed */
1167 s8 rt_dbmnoise;
1168 u8 rt_antenna; /* antenna number */
1169 u8 payload[0]; /* payload... */
1170} __attribute__ ((packed));
1171#endif
1172
James Ketrenos43f66a62005-03-25 12:31:53 -06001173struct ipw_priv {
1174 /* ieee device used by generic ieee processing code */
1175 struct ieee80211_device *ieee;
James Ketrenos43f66a62005-03-25 12:31:53 -06001176
James Ketrenos43f66a62005-03-25 12:31:53 -06001177 spinlock_t lock;
Zhu Yi89c318e2006-06-08 22:19:49 -07001178 spinlock_t irq_lock;
Zhu Yi46441512006-01-24 16:37:59 +08001179 struct mutex mutex;
James Ketrenos43f66a62005-03-25 12:31:53 -06001180
1181 /* basic pci-network driver stuff */
1182 struct pci_dev *pci_dev;
1183 struct net_device *net_dev;
1184
Zhu Yid685b8c2006-04-13 17:20:27 +08001185#ifdef CONFIG_IPW2200_PROMISCUOUS
1186 /* Promiscuous mode */
1187 struct ipw_prom_priv *prom_priv;
1188 struct net_device *prom_net_dev;
1189#endif
1190
James Ketrenos43f66a62005-03-25 12:31:53 -06001191 /* pci hardware address support */
1192 void __iomem *hw_base;
1193 unsigned long hw_len;
Jeff Garzikbf794512005-07-31 13:07:26 -04001194
James Ketrenos43f66a62005-03-25 12:31:53 -06001195 struct fw_image_desc sram_desc;
1196
1197 /* result of ucode download */
1198 struct alive_command_responce dino_alive;
1199
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001200 wait_queue_head_t wait_command_queue;
1201 wait_queue_head_t wait_state;
James Ketrenos43f66a62005-03-25 12:31:53 -06001202
1203 /* Rx and Tx DMA processing queues */
1204 struct ipw_rx_queue *rxq;
1205 struct clx2_tx_queue txq_cmd;
1206 struct clx2_tx_queue txq[4];
1207 u32 status;
1208 u32 config;
1209 u32 capability;
1210
James Ketrenos43f66a62005-03-25 12:31:53 -06001211 struct average average_missed_beacons;
Zhu Yi00d21de2006-04-13 17:19:02 +08001212 s16 exp_avg_rssi;
1213 s16 exp_avg_noise;
James Ketrenos43f66a62005-03-25 12:31:53 -06001214 u32 port_type;
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001215 int rx_bufs_min; /**< minimum number of bufs in Rx queue */
1216 int rx_pend_max; /**< maximum pending buffers for one IRQ */
1217 u32 hcmd_seq; /**< sequence number for hcmd */
James Ketrenosafbf30a2005-08-25 00:05:33 -05001218 u32 disassociate_threshold;
Jeff Garzikbf794512005-07-31 13:07:26 -04001219 u32 roaming_threshold;
James Ketrenos43f66a62005-03-25 12:31:53 -06001220
1221 struct ipw_associate assoc_request;
1222 struct ieee80211_network *assoc_network;
1223
1224 unsigned long ts_scan_abort;
1225 struct ipw_supported_rates rates;
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001226 struct ipw_rates phy[3]; /**< PHY restrictions, per band */
1227 struct ipw_rates supp; /**< software defined */
1228 struct ipw_rates extended; /**< use for corresp. IE, AP only */
James Ketrenos43f66a62005-03-25 12:31:53 -06001229
1230 struct notif_link_deterioration last_link_deterioration; /** for statistics */
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001231 struct ipw_cmd *hcmd; /**< host command currently executed */
James Ketrenos43f66a62005-03-25 12:31:53 -06001232
1233 wait_queue_head_t hcmd_wq; /**< host command waits for execution */
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001234 u32 tsf_bcn[2]; /**< TSF from latest beacon */
James Ketrenos43f66a62005-03-25 12:31:53 -06001235
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001236 struct notif_calibration calib; /**< last calibration */
James Ketrenos43f66a62005-03-25 12:31:53 -06001237
1238 /* ordinal interface with firmware */
1239 u32 table0_addr;
1240 u32 table0_len;
1241 u32 table1_addr;
1242 u32 table1_len;
1243 u32 table2_addr;
1244 u32 table2_len;
1245
1246 /* context information */
1247 u8 essid[IW_ESSID_MAX_SIZE];
1248 u8 essid_len;
1249 u8 nick[IW_ESSID_MAX_SIZE];
1250 u16 rates_mask;
1251 u8 channel;
1252 struct ipw_sys_config sys_config;
1253 u32 power_mode;
Jeff Garzikbf794512005-07-31 13:07:26 -04001254 u8 bssid[ETH_ALEN];
James Ketrenos43f66a62005-03-25 12:31:53 -06001255 u16 rts_threshold;
1256 u8 mac_addr[ETH_ALEN];
1257 u8 num_stations;
Jeff Garzikbf794512005-07-31 13:07:26 -04001258 u8 stations[MAX_STATIONS][ETH_ALEN];
James Ketrenosafbf30a2005-08-25 00:05:33 -05001259 u8 short_retry_limit;
1260 u8 long_retry_limit;
James Ketrenos43f66a62005-03-25 12:31:53 -06001261
1262 u32 notif_missed_beacons;
1263
1264 /* Statistics and counters normalized with each association */
1265 u32 last_missed_beacons;
1266 u32 last_tx_packets;
1267 u32 last_rx_packets;
1268 u32 last_tx_failures;
1269 u32 last_rx_err;
1270 u32 last_rate;
1271
1272 u32 missed_adhoc_beacons;
1273 u32 missed_beacons;
1274 u32 rx_packets;
1275 u32 tx_packets;
1276 u32 quality;
1277
James Ketrenosb095c382005-08-24 22:04:42 -05001278 u8 speed_scan[MAX_SPEED_SCAN];
1279 u8 speed_scan_pos;
1280
James Ketrenosafbf30a2005-08-25 00:05:33 -05001281 u16 last_seq_num;
1282 u16 last_frag_num;
1283 unsigned long last_packet_time;
1284 struct list_head ibss_mac_hash[IPW_IBSS_MAC_HASH_SIZE];
1285
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001286 /* eeprom */
1287 u8 eeprom[0x100]; /* 256 bytes of eeprom */
James Ketrenosafbf30a2005-08-25 00:05:33 -05001288 u8 country[4];
James Ketrenos43f66a62005-03-25 12:31:53 -06001289 int eeprom_delay;
1290
Jeff Garzikbf794512005-07-31 13:07:26 -04001291 struct iw_statistics wstats;
James Ketrenos43f66a62005-03-25 12:31:53 -06001292
Benoit Boissinot97a78ca2005-09-15 17:30:28 +00001293 struct iw_public_data wireless_data;
1294
Dan Williams0b531672007-10-09 13:55:24 -04001295 int user_requested_scan;
Dan Williamsea177302008-06-02 17:51:23 -04001296 u8 direct_scan_ssid[IW_ESSID_MAX_SIZE];
1297 u8 direct_scan_ssid_len;
Dan Williams0b531672007-10-09 13:55:24 -04001298
James Ketrenos43f66a62005-03-25 12:31:53 -06001299 struct workqueue_struct *workqueue;
Jeff Garzikbf794512005-07-31 13:07:26 -04001300
David Howellsc4028952006-11-22 14:57:56 +00001301 struct delayed_work adhoc_check;
James Ketrenos43f66a62005-03-25 12:31:53 -06001302 struct work_struct associate;
1303 struct work_struct disassociate;
Zhu Yid8bad6d2005-07-13 12:25:38 -05001304 struct work_struct system_config;
James Ketrenos43f66a62005-03-25 12:31:53 -06001305 struct work_struct rx_replenish;
David Howellsc4028952006-11-22 14:57:56 +00001306 struct delayed_work request_scan;
Dan Williamsea177302008-06-02 17:51:23 -04001307 struct delayed_work request_direct_scan;
1308 struct delayed_work request_passive_scan;
Dan Williams0b531672007-10-09 13:55:24 -04001309 struct delayed_work scan_event;
James Ketrenos43f66a62005-03-25 12:31:53 -06001310 struct work_struct adapter_restart;
David Howellsc4028952006-11-22 14:57:56 +00001311 struct delayed_work rf_kill;
James Ketrenos43f66a62005-03-25 12:31:53 -06001312 struct work_struct up;
1313 struct work_struct down;
David Howellsc4028952006-11-22 14:57:56 +00001314 struct delayed_work gather_stats;
James Ketrenos43f66a62005-03-25 12:31:53 -06001315 struct work_struct abort_scan;
1316 struct work_struct roam;
David Howellsc4028952006-11-22 14:57:56 +00001317 struct delayed_work scan_check;
James Ketrenosa613bff2005-08-24 21:43:11 -05001318 struct work_struct link_up;
1319 struct work_struct link_down;
James Ketrenos43f66a62005-03-25 12:31:53 -06001320
1321 struct tasklet_struct irq_tasklet;
1322
James Ketrenosa613bff2005-08-24 21:43:11 -05001323 /* LED related variables and work_struct */
1324 u8 nic_type;
1325 u32 led_activity_on;
1326 u32 led_activity_off;
1327 u32 led_association_on;
1328 u32 led_association_off;
1329 u32 led_ofdm_on;
1330 u32 led_ofdm_off;
1331
David Howellsc4028952006-11-22 14:57:56 +00001332 struct delayed_work led_link_on;
1333 struct delayed_work led_link_off;
1334 struct delayed_work led_act_off;
James Ketrenosc848d0a2005-08-24 21:56:24 -05001335 struct work_struct merge_networks;
James Ketrenosa613bff2005-08-24 21:43:11 -05001336
James Ketrenosf6c5cb72005-08-25 00:39:09 -05001337 struct ipw_cmd_log *cmdlog;
1338 int cmdlog_len;
1339 int cmdlog_pos;
1340
James Ketrenos43f66a62005-03-25 12:31:53 -06001341#define IPW_2200BG 1
1342#define IPW_2915ABG 2
1343 u8 adapter;
1344
James Ketrenosb095c382005-08-24 22:04:42 -05001345 s8 tx_power;
James Ketrenos43f66a62005-03-25 12:31:53 -06001346
Jeff Garzikbf794512005-07-31 13:07:26 -04001347#ifdef CONFIG_PM
James Ketrenos43f66a62005-03-25 12:31:53 -06001348 u32 pm_state[16];
1349#endif
1350
James Ketrenosb39860c2005-08-12 09:36:32 -05001351 struct ipw_fw_error *error;
1352
James Ketrenos43f66a62005-03-25 12:31:53 -06001353 /* network state */
1354
1355 /* Used to pass the current INTA value from ISR to Tasklet */
1356 u32 isr_inta;
1357
James Ketrenosb095c382005-08-24 22:04:42 -05001358 /* QoS */
1359 struct ipw_qos_info qos_data;
1360 struct work_struct qos_activate;
1361 /*********************************/
1362
James Ketrenos43f66a62005-03-25 12:31:53 -06001363 /* debugging info */
1364 u32 indirect_dword;
1365 u32 direct_dword;
1366 u32 indirect_byte;
1367}; /*ipw_priv */
1368
James Ketrenos43f66a62005-03-25 12:31:53 -06001369/* debug macros */
1370
Zhu Yid685b8c2006-04-13 17:20:27 +08001371/* Debug and printf string expansion helpers for printing bitfields */
1372#define BIT_FMT8 "%c%c%c%c-%c%c%c%c"
1373#define BIT_FMT16 BIT_FMT8 ":" BIT_FMT8
1374#define BIT_FMT32 BIT_FMT16 " " BIT_FMT16
1375
1376#define BITC(x,y) (((x>>y)&1)?'1':'0')
1377#define BIT_ARG8(x) \
1378BITC(x,7),BITC(x,6),BITC(x,5),BITC(x,4),\
1379BITC(x,3),BITC(x,2),BITC(x,1),BITC(x,0)
1380
1381#define BIT_ARG16(x) \
1382BITC(x,15),BITC(x,14),BITC(x,13),BITC(x,12),\
1383BITC(x,11),BITC(x,10),BITC(x,9),BITC(x,8),\
1384BIT_ARG8(x)
1385
1386#define BIT_ARG32(x) \
1387BITC(x,31),BITC(x,30),BITC(x,29),BITC(x,28),\
1388BITC(x,27),BITC(x,26),BITC(x,25),BITC(x,24),\
1389BITC(x,23),BITC(x,22),BITC(x,21),BITC(x,20),\
1390BITC(x,19),BITC(x,18),BITC(x,17),BITC(x,16),\
1391BIT_ARG16(x)
1392
1393
James Ketrenos43f66a62005-03-25 12:31:53 -06001394#define IPW_DEBUG(level, fmt, args...) \
1395do { if (ipw_debug_level & (level)) \
1396 printk(KERN_DEBUG DRV_NAME": %c %s " fmt, \
1397 in_interrupt() ? 'I' : 'U', __FUNCTION__ , ## args); } while (0)
Zhu Yi01d47832006-08-21 11:36:53 +08001398
1399#ifdef CONFIG_IPW2200_DEBUG
1400#define IPW_LL_DEBUG(level, fmt, args...) \
1401do { if (ipw_debug_level & (level)) \
1402 printk(KERN_DEBUG DRV_NAME": %c %s " fmt, \
1403 in_interrupt() ? 'I' : 'U', __FUNCTION__ , ## args); } while (0)
James Ketrenos43f66a62005-03-25 12:31:53 -06001404#else
Zhu Yi01d47832006-08-21 11:36:53 +08001405#define IPW_LL_DEBUG(level, fmt, args...) do {} while (0)
Brice Goglin0f52bf92005-12-01 01:41:46 -08001406#endif /* CONFIG_IPW2200_DEBUG */
James Ketrenos43f66a62005-03-25 12:31:53 -06001407
1408/*
1409 * To use the debug system;
1410 *
1411 * If you are defining a new debug classification, simply add it to the #define
1412 * list here in the form of:
1413 *
1414 * #define IPW_DL_xxxx VALUE
Jeff Garzikbf794512005-07-31 13:07:26 -04001415 *
James Ketrenos43f66a62005-03-25 12:31:53 -06001416 * shifting value to the left one bit from the previous entry. xxxx should be
1417 * the name of the classification (for example, WEP)
1418 *
1419 * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1420 * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1421 * to send output to that classification.
1422 *
1423 * To add your debug level to the list of levels seen when you perform
1424 *
1425 * % cat /proc/net/ipw/debug_level
1426 *
1427 * you simply need to add your entry to the ipw_debug_levels array.
1428 *
Jeff Garzikbf794512005-07-31 13:07:26 -04001429 * If you do not see debug_level in /proc/net/ipw then you do not have
Brice Goglin0f52bf92005-12-01 01:41:46 -08001430 * CONFIG_IPW2200_DEBUG defined in your kernel configuration
James Ketrenos43f66a62005-03-25 12:31:53 -06001431 *
1432 */
1433
1434#define IPW_DL_ERROR (1<<0)
1435#define IPW_DL_WARNING (1<<1)
1436#define IPW_DL_INFO (1<<2)
1437#define IPW_DL_WX (1<<3)
1438#define IPW_DL_HOST_COMMAND (1<<5)
1439#define IPW_DL_STATE (1<<6)
1440
1441#define IPW_DL_NOTIF (1<<10)
1442#define IPW_DL_SCAN (1<<11)
1443#define IPW_DL_ASSOC (1<<12)
1444#define IPW_DL_DROP (1<<13)
1445#define IPW_DL_IOCTL (1<<14)
1446
1447#define IPW_DL_MANAGE (1<<15)
1448#define IPW_DL_FW (1<<16)
1449#define IPW_DL_RF_KILL (1<<17)
1450#define IPW_DL_FW_ERRORS (1<<18)
1451
James Ketrenosa613bff2005-08-24 21:43:11 -05001452#define IPW_DL_LED (1<<19)
1453
James Ketrenos43f66a62005-03-25 12:31:53 -06001454#define IPW_DL_ORD (1<<20)
1455
1456#define IPW_DL_FRAG (1<<21)
1457#define IPW_DL_WEP (1<<22)
1458#define IPW_DL_TX (1<<23)
1459#define IPW_DL_RX (1<<24)
1460#define IPW_DL_ISR (1<<25)
1461#define IPW_DL_FW_INFO (1<<26)
1462#define IPW_DL_IO (1<<27)
1463#define IPW_DL_TRACE (1<<28)
1464
1465#define IPW_DL_STATS (1<<29)
James Ketrenosc848d0a2005-08-24 21:56:24 -05001466#define IPW_DL_MERGE (1<<30)
James Ketrenosb095c382005-08-24 22:04:42 -05001467#define IPW_DL_QOS (1<<31)
James Ketrenos43f66a62005-03-25 12:31:53 -06001468
James Ketrenos43f66a62005-03-25 12:31:53 -06001469#define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1470#define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1471#define IPW_DEBUG_INFO(f, a...) IPW_DEBUG(IPW_DL_INFO, f, ## a)
1472
1473#define IPW_DEBUG_WX(f, a...) IPW_DEBUG(IPW_DL_WX, f, ## a)
1474#define IPW_DEBUG_SCAN(f, a...) IPW_DEBUG(IPW_DL_SCAN, f, ## a)
Zhu Yi01d47832006-08-21 11:36:53 +08001475#define IPW_DEBUG_TRACE(f, a...) IPW_LL_DEBUG(IPW_DL_TRACE, f, ## a)
1476#define IPW_DEBUG_RX(f, a...) IPW_LL_DEBUG(IPW_DL_RX, f, ## a)
1477#define IPW_DEBUG_TX(f, a...) IPW_LL_DEBUG(IPW_DL_TX, f, ## a)
1478#define IPW_DEBUG_ISR(f, a...) IPW_LL_DEBUG(IPW_DL_ISR, f, ## a)
James Ketrenos43f66a62005-03-25 12:31:53 -06001479#define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
Zhu Yi01d47832006-08-21 11:36:53 +08001480#define IPW_DEBUG_LED(f, a...) IPW_LL_DEBUG(IPW_DL_LED, f, ## a)
1481#define IPW_DEBUG_WEP(f, a...) IPW_LL_DEBUG(IPW_DL_WEP, f, ## a)
1482#define IPW_DEBUG_HC(f, a...) IPW_LL_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1483#define IPW_DEBUG_FRAG(f, a...) IPW_LL_DEBUG(IPW_DL_FRAG, f, ## a)
1484#define IPW_DEBUG_FW(f, a...) IPW_LL_DEBUG(IPW_DL_FW, f, ## a)
James Ketrenos43f66a62005-03-25 12:31:53 -06001485#define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1486#define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
Zhu Yi01d47832006-08-21 11:36:53 +08001487#define IPW_DEBUG_IO(f, a...) IPW_LL_DEBUG(IPW_DL_IO, f, ## a)
1488#define IPW_DEBUG_ORD(f, a...) IPW_LL_DEBUG(IPW_DL_ORD, f, ## a)
1489#define IPW_DEBUG_FW_INFO(f, a...) IPW_LL_DEBUG(IPW_DL_FW_INFO, f, ## a)
James Ketrenos43f66a62005-03-25 12:31:53 -06001490#define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1491#define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1492#define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
Zhu Yi01d47832006-08-21 11:36:53 +08001493#define IPW_DEBUG_STATS(f, a...) IPW_LL_DEBUG(IPW_DL_STATS, f, ## a)
1494#define IPW_DEBUG_MERGE(f, a...) IPW_LL_DEBUG(IPW_DL_MERGE, f, ## a)
1495#define IPW_DEBUG_QOS(f, a...) IPW_LL_DEBUG(IPW_DL_QOS, f, ## a)
James Ketrenos43f66a62005-03-25 12:31:53 -06001496
1497#include <linux/ctype.h>
1498
1499/*
1500* Register bit definitions
1501*/
1502
James Ketrenosb095c382005-08-24 22:04:42 -05001503#define IPW_INTA_RW 0x00000008
1504#define IPW_INTA_MASK_R 0x0000000C
1505#define IPW_INDIRECT_ADDR 0x00000010
1506#define IPW_INDIRECT_DATA 0x00000014
1507#define IPW_AUTOINC_ADDR 0x00000018
1508#define IPW_AUTOINC_DATA 0x0000001C
1509#define IPW_RESET_REG 0x00000020
1510#define IPW_GP_CNTRL_RW 0x00000024
James Ketrenos43f66a62005-03-25 12:31:53 -06001511
James Ketrenosb095c382005-08-24 22:04:42 -05001512#define IPW_READ_INT_REGISTER 0xFF4
James Ketrenos43f66a62005-03-25 12:31:53 -06001513
James Ketrenosb095c382005-08-24 22:04:42 -05001514#define IPW_GP_CNTRL_BIT_INIT_DONE 0x00000004
James Ketrenos43f66a62005-03-25 12:31:53 -06001515
James Ketrenosb095c382005-08-24 22:04:42 -05001516#define IPW_REGISTER_DOMAIN1_END 0x00001000
1517#define IPW_SRAM_READ_INT_REGISTER 0x00000ff4
James Ketrenos43f66a62005-03-25 12:31:53 -06001518
James Ketrenosb095c382005-08-24 22:04:42 -05001519#define IPW_SHARED_LOWER_BOUND 0x00000200
1520#define IPW_INTERRUPT_AREA_LOWER_BOUND 0x00000f80
James Ketrenos43f66a62005-03-25 12:31:53 -06001521
James Ketrenosb095c382005-08-24 22:04:42 -05001522#define IPW_NIC_SRAM_LOWER_BOUND 0x00000000
1523#define IPW_NIC_SRAM_UPPER_BOUND 0x00030000
James Ketrenos43f66a62005-03-25 12:31:53 -06001524
James Ketrenosb095c382005-08-24 22:04:42 -05001525#define IPW_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1526#define IPW_GP_CNTRL_BIT_CLOCK_READY 0x00000001
1527#define IPW_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
James Ketrenos43f66a62005-03-25 12:31:53 -06001528
1529/*
1530 * RESET Register Bit Indexes
1531 */
James Ketrenosea2b26e2005-08-24 21:25:16 -05001532#define CBD_RESET_REG_PRINCETON_RESET (1<<0)
James Ketrenosb095c382005-08-24 22:04:42 -05001533#define IPW_START_STANDBY (1<<2)
1534#define IPW_ACTIVITY_LED (1<<4)
1535#define IPW_ASSOCIATED_LED (1<<5)
1536#define IPW_OFDM_LED (1<<6)
1537#define IPW_RESET_REG_SW_RESET (1<<7)
1538#define IPW_RESET_REG_MASTER_DISABLED (1<<8)
1539#define IPW_RESET_REG_STOP_MASTER (1<<9)
1540#define IPW_GATE_ODMA (1<<25)
1541#define IPW_GATE_IDMA (1<<26)
1542#define IPW_ARC_KESHET_CONFIG (1<<27)
1543#define IPW_GATE_ADMA (1<<29)
James Ketrenos43f66a62005-03-25 12:31:53 -06001544
James Ketrenosb095c382005-08-24 22:04:42 -05001545#define IPW_CSR_CIS_UPPER_BOUND 0x00000200
1546#define IPW_DOMAIN_0_END 0x1000
James Ketrenos43f66a62005-03-25 12:31:53 -06001547#define CLX_MEM_BAR_SIZE 0x1000
1548
Zhu Yic8fe6672006-01-24 16:36:36 +08001549/* Dino/baseband control registers bits */
1550
Zhu Yi2638bc32006-01-24 16:37:52 +08001551#define DINO_ENABLE_SYSTEM 0x80 /* 1 = baseband processor on, 0 = reset */
1552#define DINO_ENABLE_CS 0x40 /* 1 = enable ucode load */
1553#define DINO_RXFIFO_DATA 0x01 /* 1 = data available */
James Ketrenosb095c382005-08-24 22:04:42 -05001554#define IPW_BASEBAND_CONTROL_STATUS 0X00200000
1555#define IPW_BASEBAND_TX_FIFO_WRITE 0X00200004
1556#define IPW_BASEBAND_RX_FIFO_READ 0X00200004
1557#define IPW_BASEBAND_CONTROL_STORE 0X00200010
James Ketrenos43f66a62005-03-25 12:31:53 -06001558
James Ketrenosb095c382005-08-24 22:04:42 -05001559#define IPW_INTERNAL_CMD_EVENT 0X00300004
1560#define IPW_BASEBAND_POWER_DOWN 0x00000001
James Ketrenos43f66a62005-03-25 12:31:53 -06001561
James Ketrenosb095c382005-08-24 22:04:42 -05001562#define IPW_MEM_HALT_AND_RESET 0x003000e0
James Ketrenos43f66a62005-03-25 12:31:53 -06001563
1564/* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
James Ketrenosb095c382005-08-24 22:04:42 -05001565#define IPW_BIT_HALT_RESET_ON 0x80000000
1566#define IPW_BIT_HALT_RESET_OFF 0x00000000
James Ketrenos43f66a62005-03-25 12:31:53 -06001567
1568#define CB_LAST_VALID 0x20000000
1569#define CB_INT_ENABLED 0x40000000
1570#define CB_VALID 0x80000000
1571#define CB_SRC_LE 0x08000000
1572#define CB_DEST_LE 0x04000000
1573#define CB_SRC_AUTOINC 0x00800000
1574#define CB_SRC_IO_GATED 0x00400000
1575#define CB_DEST_AUTOINC 0x00080000
1576#define CB_SRC_SIZE_LONG 0x00200000
1577#define CB_DEST_SIZE_LONG 0x00020000
1578
James Ketrenos43f66a62005-03-25 12:31:53 -06001579/* DMA DEFINES */
1580
1581#define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1582#define DMA_CB_STOP_AND_ABORT 0x00000C00
Jeff Garzikbf794512005-07-31 13:07:26 -04001583#define DMA_CB_START 0x00000100
James Ketrenos43f66a62005-03-25 12:31:53 -06001584
James Ketrenosb095c382005-08-24 22:04:42 -05001585#define IPW_SHARED_SRAM_SIZE 0x00030000
1586#define IPW_SHARED_SRAM_DMA_CONTROL 0x00027000
James Ketrenos43f66a62005-03-25 12:31:53 -06001587#define CB_MAX_LENGTH 0x1FFF
1588
James Ketrenosb095c382005-08-24 22:04:42 -05001589#define IPW_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1590#define IPW_EEPROM_IMAGE_SIZE 0x100
James Ketrenos43f66a62005-03-25 12:31:53 -06001591
James Ketrenos43f66a62005-03-25 12:31:53 -06001592/* DMA defs */
James Ketrenosb095c382005-08-24 22:04:42 -05001593#define IPW_DMA_I_CURRENT_CB 0x003000D0
1594#define IPW_DMA_O_CURRENT_CB 0x003000D4
1595#define IPW_DMA_I_DMA_CONTROL 0x003000A4
1596#define IPW_DMA_I_CB_BASE 0x003000A0
James Ketrenos43f66a62005-03-25 12:31:53 -06001597
James Ketrenosb095c382005-08-24 22:04:42 -05001598#define IPW_TX_CMD_QUEUE_BD_BASE 0x00000200
1599#define IPW_TX_CMD_QUEUE_BD_SIZE 0x00000204
1600#define IPW_TX_QUEUE_0_BD_BASE 0x00000208
1601#define IPW_TX_QUEUE_0_BD_SIZE (0x0000020C)
1602#define IPW_TX_QUEUE_1_BD_BASE 0x00000210
1603#define IPW_TX_QUEUE_1_BD_SIZE 0x00000214
1604#define IPW_TX_QUEUE_2_BD_BASE 0x00000218
1605#define IPW_TX_QUEUE_2_BD_SIZE (0x0000021C)
1606#define IPW_TX_QUEUE_3_BD_BASE 0x00000220
1607#define IPW_TX_QUEUE_3_BD_SIZE 0x00000224
1608#define IPW_RX_BD_BASE 0x00000240
1609#define IPW_RX_BD_SIZE 0x00000244
1610#define IPW_RFDS_TABLE_LOWER 0x00000500
James Ketrenos43f66a62005-03-25 12:31:53 -06001611
James Ketrenosb095c382005-08-24 22:04:42 -05001612#define IPW_TX_CMD_QUEUE_READ_INDEX 0x00000280
1613#define IPW_TX_QUEUE_0_READ_INDEX 0x00000284
1614#define IPW_TX_QUEUE_1_READ_INDEX 0x00000288
1615#define IPW_TX_QUEUE_2_READ_INDEX (0x0000028C)
1616#define IPW_TX_QUEUE_3_READ_INDEX 0x00000290
1617#define IPW_RX_READ_INDEX (0x000002A0)
James Ketrenos43f66a62005-03-25 12:31:53 -06001618
James Ketrenosb095c382005-08-24 22:04:42 -05001619#define IPW_TX_CMD_QUEUE_WRITE_INDEX (0x00000F80)
1620#define IPW_TX_QUEUE_0_WRITE_INDEX (0x00000F84)
1621#define IPW_TX_QUEUE_1_WRITE_INDEX (0x00000F88)
1622#define IPW_TX_QUEUE_2_WRITE_INDEX (0x00000F8C)
1623#define IPW_TX_QUEUE_3_WRITE_INDEX (0x00000F90)
1624#define IPW_RX_WRITE_INDEX (0x00000FA0)
James Ketrenos43f66a62005-03-25 12:31:53 -06001625
1626/*
1627 * EEPROM Related Definitions
1628 */
1629
James Ketrenosb095c382005-08-24 22:04:42 -05001630#define IPW_EEPROM_DATA_SRAM_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x814)
1631#define IPW_EEPROM_DATA_SRAM_SIZE (IPW_SHARED_LOWER_BOUND + 0x818)
1632#define IPW_EEPROM_LOAD_DISABLE (IPW_SHARED_LOWER_BOUND + 0x81C)
1633#define IPW_EEPROM_DATA (IPW_SHARED_LOWER_BOUND + 0x820)
1634#define IPW_EEPROM_UPPER_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x9E0)
James Ketrenos43f66a62005-03-25 12:31:53 -06001635
James Ketrenosb095c382005-08-24 22:04:42 -05001636#define IPW_STATION_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0xA0C)
1637#define IPW_STATION_TABLE_UPPER (IPW_SHARED_LOWER_BOUND + 0xB0C)
1638#define IPW_REQUEST_ATIM (IPW_SHARED_LOWER_BOUND + 0xB0C)
1639#define IPW_ATIM_SENT (IPW_SHARED_LOWER_BOUND + 0xB10)
1640#define IPW_WHO_IS_AWAKE (IPW_SHARED_LOWER_BOUND + 0xB14)
1641#define IPW_DURING_ATIM_WINDOW (IPW_SHARED_LOWER_BOUND + 0xB18)
James Ketrenos43f66a62005-03-25 12:31:53 -06001642
James Ketrenos43f66a62005-03-25 12:31:53 -06001643#define MSB 1
1644#define LSB 0
1645#define WORD_TO_BYTE(_word) ((_word) * sizeof(u16))
1646
1647#define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1648 ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1649
1650/* EEPROM access by BYTE */
Jeff Garzik0edd5b42005-09-07 00:48:31 -04001651#define EEPROM_PME_CAPABILITY (GET_EEPROM_ADDR(0x09,MSB)) /* 1 byte */
1652#define EEPROM_MAC_ADDRESS (GET_EEPROM_ADDR(0x21,LSB)) /* 6 byte */
1653#define EEPROM_VERSION (GET_EEPROM_ADDR(0x24,MSB)) /* 1 byte */
1654#define EEPROM_NIC_TYPE (GET_EEPROM_ADDR(0x25,LSB)) /* 1 byte */
1655#define EEPROM_SKU_CAPABILITY (GET_EEPROM_ADDR(0x25,MSB)) /* 1 byte */
1656#define EEPROM_COUNTRY_CODE (GET_EEPROM_ADDR(0x26,LSB)) /* 3 bytes */
1657#define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB)) /* 2 bytes */
1658#define EEPROM_IBSS_CHANNELS_A (GET_EEPROM_ADDR(0x29,MSB)) /* 5 bytes */
1659#define EEPROM_BSS_CHANNELS_BG (GET_EEPROM_ADDR(0x2c,LSB)) /* 2 bytes */
1660#define EEPROM_HW_VERSION (GET_EEPROM_ADDR(0x72,LSB)) /* 2 bytes */
James Ketrenos43f66a62005-03-25 12:31:53 -06001661
Zhu Yi810dabd2006-01-24 16:36:59 +08001662/* NIC type as found in the one byte EEPROM_NIC_TYPE offset */
James Ketrenosa613bff2005-08-24 21:43:11 -05001663#define EEPROM_NIC_TYPE_0 0
1664#define EEPROM_NIC_TYPE_1 1
1665#define EEPROM_NIC_TYPE_2 2
1666#define EEPROM_NIC_TYPE_3 3
1667#define EEPROM_NIC_TYPE_4 4
James Ketrenos43f66a62005-03-25 12:31:53 -06001668
Zhu Yi810dabd2006-01-24 16:36:59 +08001669/* Bluetooth Coexistence capabilities as found in EEPROM_SKU_CAPABILITY */
Zhu Yi2638bc32006-01-24 16:37:52 +08001670#define EEPROM_SKU_CAP_BT_CHANNEL_SIG 0x01 /* we can tell BT our channel # */
1671#define EEPROM_SKU_CAP_BT_PRIORITY 0x02 /* BT can take priority over us */
1672#define EEPROM_SKU_CAP_BT_OOB 0x04 /* we can signal BT out-of-band */
Zhu Yi810dabd2006-01-24 16:36:59 +08001673
James Ketrenos43f66a62005-03-25 12:31:53 -06001674#define FW_MEM_REG_LOWER_BOUND 0x00300000
Jeff Garzikbf794512005-07-31 13:07:26 -04001675#define FW_MEM_REG_EEPROM_ACCESS (FW_MEM_REG_LOWER_BOUND + 0x40)
James Ketrenosb095c382005-08-24 22:04:42 -05001676#define IPW_EVENT_REG (FW_MEM_REG_LOWER_BOUND + 0x04)
James Ketrenos43f66a62005-03-25 12:31:53 -06001677#define EEPROM_BIT_SK (1<<0)
1678#define EEPROM_BIT_CS (1<<1)
1679#define EEPROM_BIT_DI (1<<2)
1680#define EEPROM_BIT_DO (1<<4)
1681
1682#define EEPROM_CMD_READ 0x2
1683
1684/* Interrupts masks */
James Ketrenosb095c382005-08-24 22:04:42 -05001685#define IPW_INTA_NONE 0x00000000
James Ketrenos43f66a62005-03-25 12:31:53 -06001686
James Ketrenosb095c382005-08-24 22:04:42 -05001687#define IPW_INTA_BIT_RX_TRANSFER 0x00000002
1688#define IPW_INTA_BIT_STATUS_CHANGE 0x00000010
1689#define IPW_INTA_BIT_BEACON_PERIOD_EXPIRED 0x00000020
James Ketrenos43f66a62005-03-25 12:31:53 -06001690
1691//Inta Bits for CF
James Ketrenosb095c382005-08-24 22:04:42 -05001692#define IPW_INTA_BIT_TX_CMD_QUEUE 0x00000800
1693#define IPW_INTA_BIT_TX_QUEUE_1 0x00001000
1694#define IPW_INTA_BIT_TX_QUEUE_2 0x00002000
1695#define IPW_INTA_BIT_TX_QUEUE_3 0x00004000
1696#define IPW_INTA_BIT_TX_QUEUE_4 0x00008000
James Ketrenos43f66a62005-03-25 12:31:53 -06001697
James Ketrenosb095c382005-08-24 22:04:42 -05001698#define IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE 0x00010000
James Ketrenos43f66a62005-03-25 12:31:53 -06001699
James Ketrenosb095c382005-08-24 22:04:42 -05001700#define IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN 0x00100000
1701#define IPW_INTA_BIT_POWER_DOWN 0x00200000
James Ketrenos43f66a62005-03-25 12:31:53 -06001702
James Ketrenosb095c382005-08-24 22:04:42 -05001703#define IPW_INTA_BIT_FW_INITIALIZATION_DONE 0x01000000
1704#define IPW_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE 0x02000000
1705#define IPW_INTA_BIT_RF_KILL_DONE 0x04000000
1706#define IPW_INTA_BIT_FATAL_ERROR 0x40000000
1707#define IPW_INTA_BIT_PARITY_ERROR 0x80000000
James Ketrenos43f66a62005-03-25 12:31:53 -06001708
1709/* Interrupts enabled at init time. */
James Ketrenosb095c382005-08-24 22:04:42 -05001710#define IPW_INTA_MASK_ALL \
1711 (IPW_INTA_BIT_TX_QUEUE_1 | \
1712 IPW_INTA_BIT_TX_QUEUE_2 | \
1713 IPW_INTA_BIT_TX_QUEUE_3 | \
1714 IPW_INTA_BIT_TX_QUEUE_4 | \
1715 IPW_INTA_BIT_TX_CMD_QUEUE | \
1716 IPW_INTA_BIT_RX_TRANSFER | \
1717 IPW_INTA_BIT_FATAL_ERROR | \
1718 IPW_INTA_BIT_PARITY_ERROR | \
1719 IPW_INTA_BIT_STATUS_CHANGE | \
1720 IPW_INTA_BIT_FW_INITIALIZATION_DONE | \
1721 IPW_INTA_BIT_BEACON_PERIOD_EXPIRED | \
1722 IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1723 IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN | \
1724 IPW_INTA_BIT_POWER_DOWN | \
1725 IPW_INTA_BIT_RF_KILL_DONE )
James Ketrenos43f66a62005-03-25 12:31:53 -06001726
1727/* FW event log definitions */
1728#define EVENT_ELEM_SIZE (3 * sizeof(u32))
1729#define EVENT_START_OFFSET (1 * sizeof(u32) + 2 * sizeof(u16))
1730
1731/* FW error log definitions */
1732#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1733#define ERROR_START_OFFSET (1 * sizeof(u32))
1734
James Ketrenosb095c382005-08-24 22:04:42 -05001735/* TX power level (dbm) */
1736#define IPW_TX_POWER_MIN -12
1737#define IPW_TX_POWER_MAX 20
1738#define IPW_TX_POWER_DEFAULT IPW_TX_POWER_MAX
1739
James Ketrenos43f66a62005-03-25 12:31:53 -06001740enum {
1741 IPW_FW_ERROR_OK = 0,
1742 IPW_FW_ERROR_FAIL,
1743 IPW_FW_ERROR_MEMORY_UNDERFLOW,
1744 IPW_FW_ERROR_MEMORY_OVERFLOW,
1745 IPW_FW_ERROR_BAD_PARAM,
1746 IPW_FW_ERROR_BAD_CHECKSUM,
1747 IPW_FW_ERROR_NMI_INTERRUPT,
1748 IPW_FW_ERROR_BAD_DATABASE,
1749 IPW_FW_ERROR_ALLOC_FAIL,
1750 IPW_FW_ERROR_DMA_UNDERRUN,
1751 IPW_FW_ERROR_DMA_STATUS,
James Ketrenosb095c382005-08-24 22:04:42 -05001752 IPW_FW_ERROR_DINO_ERROR,
1753 IPW_FW_ERROR_EEPROM_ERROR,
James Ketrenos43f66a62005-03-25 12:31:53 -06001754 IPW_FW_ERROR_SYSASSERT,
1755 IPW_FW_ERROR_FATAL_ERROR
1756};
1757
Zhu Yi3e234b42006-01-24 16:36:52 +08001758#define AUTH_OPEN 0
1759#define AUTH_SHARED_KEY 1
1760#define AUTH_LEAP 2
1761#define AUTH_IGNORE 3
James Ketrenos43f66a62005-03-25 12:31:53 -06001762
1763#define HC_ASSOCIATE 0
1764#define HC_REASSOCIATE 1
1765#define HC_DISASSOCIATE 2
1766#define HC_IBSS_START 3
1767#define HC_IBSS_RECONF 4
1768#define HC_DISASSOC_QUIET 5
1769
Al Viro5b5e8072007-12-27 01:54:06 -05001770#define HC_QOS_SUPPORT_ASSOC cpu_to_le16(0x01)
James Ketrenosb095c382005-08-24 22:04:42 -05001771
James Ketrenos43f66a62005-03-25 12:31:53 -06001772#define IPW_RATE_CAPABILITIES 1
1773#define IPW_RATE_CONNECT 0
1774
Jeff Garzikbf794512005-07-31 13:07:26 -04001775/*
1776 * Rate values and masks
James Ketrenos43f66a62005-03-25 12:31:53 -06001777 */
1778#define IPW_TX_RATE_1MB 0x0A
1779#define IPW_TX_RATE_2MB 0x14
1780#define IPW_TX_RATE_5MB 0x37
1781#define IPW_TX_RATE_6MB 0x0D
1782#define IPW_TX_RATE_9MB 0x0F
Jeff Garzikbf794512005-07-31 13:07:26 -04001783#define IPW_TX_RATE_11MB 0x6E
James Ketrenos43f66a62005-03-25 12:31:53 -06001784#define IPW_TX_RATE_12MB 0x05
1785#define IPW_TX_RATE_18MB 0x07
1786#define IPW_TX_RATE_24MB 0x09
1787#define IPW_TX_RATE_36MB 0x0B
1788#define IPW_TX_RATE_48MB 0x01
1789#define IPW_TX_RATE_54MB 0x03
1790
1791#define IPW_ORD_TABLE_ID_MASK 0x0000FF00
1792#define IPW_ORD_TABLE_VALUE_MASK 0x000000FF
1793
Jeff Garzikbf794512005-07-31 13:07:26 -04001794#define IPW_ORD_TABLE_0_MASK 0x0000F000
1795#define IPW_ORD_TABLE_1_MASK 0x0000F100
1796#define IPW_ORD_TABLE_2_MASK 0x0000F200
1797#define IPW_ORD_TABLE_3_MASK 0x0000F300
1798#define IPW_ORD_TABLE_4_MASK 0x0000F400
1799#define IPW_ORD_TABLE_5_MASK 0x0000F500
1800#define IPW_ORD_TABLE_6_MASK 0x0000F600
1801#define IPW_ORD_TABLE_7_MASK 0x0000F700
James Ketrenos43f66a62005-03-25 12:31:53 -06001802
1803/*
1804 * Table 0 Entries (all entries are 32 bits)
1805 */
Jeff Garzikbf794512005-07-31 13:07:26 -04001806enum {
James Ketrenos43f66a62005-03-25 12:31:53 -06001807 IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1808 IPW_ORD_STAT_FRAG_TRESHOLD,
1809 IPW_ORD_STAT_RTS_THRESHOLD,
Jeff Garzikbf794512005-07-31 13:07:26 -04001810 IPW_ORD_STAT_TX_HOST_REQUESTS,
1811 IPW_ORD_STAT_TX_HOST_COMPLETE,
1812 IPW_ORD_STAT_TX_DIR_DATA,
James Ketrenos43f66a62005-03-25 12:31:53 -06001813 IPW_ORD_STAT_TX_DIR_DATA_B_1,
1814 IPW_ORD_STAT_TX_DIR_DATA_B_2,
1815 IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1816 IPW_ORD_STAT_TX_DIR_DATA_B_11,
1817 /* Hole */
1818
James Ketrenos43f66a62005-03-25 12:31:53 -06001819 IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1820 IPW_ORD_STAT_TX_DIR_DATA_G_2,
1821 IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1822 IPW_ORD_STAT_TX_DIR_DATA_G_6,
1823 IPW_ORD_STAT_TX_DIR_DATA_G_9,
Jeff Garzikbf794512005-07-31 13:07:26 -04001824 IPW_ORD_STAT_TX_DIR_DATA_G_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001825 IPW_ORD_STAT_TX_DIR_DATA_G_12,
1826 IPW_ORD_STAT_TX_DIR_DATA_G_18,
1827 IPW_ORD_STAT_TX_DIR_DATA_G_24,
1828 IPW_ORD_STAT_TX_DIR_DATA_G_36,
1829 IPW_ORD_STAT_TX_DIR_DATA_G_48,
1830 IPW_ORD_STAT_TX_DIR_DATA_G_54,
Jeff Garzikbf794512005-07-31 13:07:26 -04001831 IPW_ORD_STAT_TX_NON_DIR_DATA,
James Ketrenos43f66a62005-03-25 12:31:53 -06001832 IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1833 IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1834 IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
Jeff Garzikbf794512005-07-31 13:07:26 -04001835 IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001836 /* Hole */
1837
James Ketrenos43f66a62005-03-25 12:31:53 -06001838 IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1839 IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1840 IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1841 IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1842 IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
Jeff Garzikbf794512005-07-31 13:07:26 -04001843 IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001844 IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1845 IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1846 IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1847 IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1848 IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1849 IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1850 IPW_ORD_STAT_TX_RETRY,
1851 IPW_ORD_STAT_TX_FAILURE,
1852 IPW_ORD_STAT_RX_ERR_CRC,
1853 IPW_ORD_STAT_RX_ERR_ICV,
1854 IPW_ORD_STAT_RX_NO_BUFFER,
1855 IPW_ORD_STAT_FULL_SCANS,
1856 IPW_ORD_STAT_PARTIAL_SCANS,
1857 IPW_ORD_STAT_TGH_ABORTED_SCANS,
Jeff Garzikbf794512005-07-31 13:07:26 -04001858 IPW_ORD_STAT_TX_TOTAL_BYTES,
James Ketrenos43f66a62005-03-25 12:31:53 -06001859 IPW_ORD_STAT_CURR_RSSI_RAW,
1860 IPW_ORD_STAT_RX_BEACON,
1861 IPW_ORD_STAT_MISSED_BEACONS,
Jeff Garzikbf794512005-07-31 13:07:26 -04001862 IPW_ORD_TABLE_0_LAST
1863};
James Ketrenos43f66a62005-03-25 12:31:53 -06001864
1865#define IPW_RSSI_TO_DBM 112
1866
1867/* Table 1 Entries
1868 */
1869enum {
1870 IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1871};
1872
1873/*
1874 * Table 2 Entries
1875 *
1876 * FW_VERSION: 16 byte string
1877 * FW_DATE: 16 byte string (only 14 bytes used)
1878 * UCODE_VERSION: 4 byte version code
1879 * UCODE_DATE: 5 bytes code code
1880 * ADDAPTER_MAC: 6 byte MAC address
1881 * RTC: 4 byte clock
1882 */
Jeff Garzikbf794512005-07-31 13:07:26 -04001883enum {
James Ketrenos43f66a62005-03-25 12:31:53 -06001884 IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
Jeff Garzikbf794512005-07-31 13:07:26 -04001885 IPW_ORD_STAT_FW_DATE,
James Ketrenos43f66a62005-03-25 12:31:53 -06001886 IPW_ORD_STAT_UCODE_VERSION,
Jeff Garzikbf794512005-07-31 13:07:26 -04001887 IPW_ORD_STAT_UCODE_DATE,
1888 IPW_ORD_STAT_ADAPTER_MAC,
1889 IPW_ORD_STAT_RTC,
1890 IPW_ORD_TABLE_2_LAST
1891};
James Ketrenos43f66a62005-03-25 12:31:53 -06001892
1893/* Table 3 */
1894enum {
1895 IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1896 IPW_ORD_STAT_TX_PACKET_FAILURE,
1897 IPW_ORD_STAT_TX_PACKET_SUCCESS,
1898 IPW_ORD_STAT_TX_PACKET_ABORTED,
1899 IPW_ORD_TABLE_3_LAST
1900};
1901
1902/* Table 4 */
1903enum {
1904 IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1905};
1906
1907/* Table 5 */
1908enum {
1909 IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1910 IPW_ORD_STAT_AP_ASSNS,
1911 IPW_ORD_STAT_ROAM,
1912 IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1913 IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1914 IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1915 IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1916 IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1917 IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1918 IPW_ORD_STAT_LINK_UP,
1919 IPW_ORD_STAT_LINK_DOWN,
1920 IPW_ORD_ANTENNA_DIVERSITY,
1921 IPW_ORD_CURR_FREQ,
1922 IPW_ORD_TABLE_5_LAST
1923};
1924
1925/* Table 6 */
1926enum {
1927 IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1928 IPW_ORD_CURR_BSSID,
1929 IPW_ORD_CURR_SSID,
1930 IPW_ORD_TABLE_6_LAST
1931};
1932
1933/* Table 7 */
1934enum {
1935 IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1936 IPW_ORD_STAT_PERCENT_TX_RETRIES,
1937 IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1938 IPW_ORD_STAT_CURR_RSSI_DBM,
1939 IPW_ORD_TABLE_7_LAST
1940};
1941
James Ketrenosb39860c2005-08-12 09:36:32 -05001942#define IPW_ERROR_LOG (IPW_SHARED_LOWER_BOUND + 0x410)
James Ketrenosb095c382005-08-24 22:04:42 -05001943#define IPW_EVENT_LOG (IPW_SHARED_LOWER_BOUND + 0x414)
1944#define IPW_ORDINALS_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0x500)
1945#define IPW_ORDINALS_TABLE_0 (IPW_SHARED_LOWER_BOUND + 0x180)
1946#define IPW_ORDINALS_TABLE_1 (IPW_SHARED_LOWER_BOUND + 0x184)
1947#define IPW_ORDINALS_TABLE_2 (IPW_SHARED_LOWER_BOUND + 0x188)
1948#define IPW_MEM_FIXED_OVERRIDE (IPW_SHARED_LOWER_BOUND + 0x41C)
James Ketrenos43f66a62005-03-25 12:31:53 -06001949
1950struct ipw_fixed_rate {
Al Viro83f7d572008-03-16 22:26:44 +00001951 __le16 tx_rates;
1952 __le16 reserved;
James Ketrenos43f66a62005-03-25 12:31:53 -06001953} __attribute__ ((packed));
1954
James Ketrenosb095c382005-08-24 22:04:42 -05001955#define IPW_INDIRECT_ADDR_MASK (~0x3ul)
James Ketrenos43f66a62005-03-25 12:31:53 -06001956
1957struct host_cmd {
1958 u8 cmd;
1959 u8 len;
1960 u16 reserved;
Zhu Yi0a7bcf22006-01-24 16:37:28 +08001961 u32 *param;
Al Viro83f7d572008-03-16 22:26:44 +00001962} __attribute__ ((packed)); /* XXX */
James Ketrenos43f66a62005-03-25 12:31:53 -06001963
Zhu Yib9bec762006-08-21 11:38:28 +08001964struct cmdlog_host_cmd {
1965 u8 cmd;
1966 u8 len;
Al Viro83f7d572008-03-16 22:26:44 +00001967 __le16 reserved;
Zhu Yib9bec762006-08-21 11:38:28 +08001968 char param[124];
1969} __attribute__ ((packed));
1970
James Ketrenosf6c5cb72005-08-25 00:39:09 -05001971struct ipw_cmd_log {
1972 unsigned long jiffies;
1973 int retcode;
Zhu Yib9bec762006-08-21 11:38:28 +08001974 struct cmdlog_host_cmd cmd;
James Ketrenosf6c5cb72005-08-25 00:39:09 -05001975};
1976
Zhu Yi810dabd2006-01-24 16:36:59 +08001977/* SysConfig command parameters ... */
1978/* bt_coexistence param */
Zhu Yi2638bc32006-01-24 16:37:52 +08001979#define CFG_BT_COEXISTENCE_SIGNAL_CHNL 0x01 /* tell BT our chnl # */
1980#define CFG_BT_COEXISTENCE_DEFER 0x02 /* defer our Tx if BT traffic */
1981#define CFG_BT_COEXISTENCE_KILL 0x04 /* kill our Tx if BT traffic */
1982#define CFG_BT_COEXISTENCE_WME_OVER_BT 0x08 /* multimedia extensions */
1983#define CFG_BT_COEXISTENCE_OOB 0x10 /* signal BT via out-of-band */
James Ketrenos43f66a62005-03-25 12:31:53 -06001984
Zhu Yi810dabd2006-01-24 16:36:59 +08001985/* clear-to-send to self param */
1986#define CFG_CTS_TO_ITSELF_ENABLED_MIN 0x00
1987#define CFG_CTS_TO_ITSELF_ENABLED_MAX 0x01
James Ketrenos43f66a62005-03-25 12:31:53 -06001988#define CFG_CTS_TO_ITSELF_ENABLED_DEF CFG_CTS_TO_ITSELF_ENABLED_MIN
1989
Zhu Yi810dabd2006-01-24 16:36:59 +08001990/* Antenna diversity param (h/w can select best antenna, based on signal) */
Zhu Yi2638bc32006-01-24 16:37:52 +08001991#define CFG_SYS_ANTENNA_BOTH 0x00 /* NIC selects best antenna */
1992#define CFG_SYS_ANTENNA_A 0x01 /* force antenna A */
1993#define CFG_SYS_ANTENNA_B 0x03 /* force antenna B */
Cahill, Ben M71de1f32006-03-08 03:02:27 +08001994#define CFG_SYS_ANTENNA_SLOW_DIV 0x02 /* consider background noise */
James Ketrenos43f66a62005-03-25 12:31:53 -06001995
1996/*
Jeff Garzikbf794512005-07-31 13:07:26 -04001997 * The definitions below were lifted off the ipw2100 driver, which only
James Ketrenos43f66a62005-03-25 12:31:53 -06001998 * supports 'b' mode, so I'm sure these are not exactly correct.
Jeff Garzikbf794512005-07-31 13:07:26 -04001999 *
James Ketrenos43f66a62005-03-25 12:31:53 -06002000 * Somebody fix these!!
2001 */
2002#define REG_MIN_CHANNEL 0
2003#define REG_MAX_CHANNEL 14
2004
2005#define REG_CHANNEL_MASK 0x00003FFF
2006#define IPW_IBSS_11B_DEFAULT_MASK 0x87ff
2007
James Ketrenos43f66a62005-03-25 12:31:53 -06002008#define IPW_MAX_CONFIG_RETRIES 10
2009
Jeff Garzik0edd5b42005-09-07 00:48:31 -04002010#endif /* __ipw2200_h__ */