blob: f56549b90aa63e3d4849dcef9e491dc519ebacfb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_promise.c - Promise SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc.
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware information only available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 */
32
33#include <linux/kernel.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/init.h>
37#include <linux/blkdev.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050040#include <linux/device.h>
Mikael Pettersson95006182007-01-09 10:51:46 +010041#include <scsi/scsi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050043#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include "sata_promise.h"
46
47#define DRV_NAME "sata_promise"
Mikael Petterssonce2d3ab2007-04-07 14:29:51 +020048#define DRV_VERSION "2.05"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50
51enum {
Tejun Heoeca25dc2007-04-17 23:44:07 +090052 PDC_MAX_PORTS = 4,
Tejun Heo0d5ff562007-02-01 15:06:36 +090053 PDC_MMIO_BAR = 3,
54
Mikael Pettersson95006182007-01-09 10:51:46 +010055 /* register offsets */
56 PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */
57 PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */
58 PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */
59 PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */
60 PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */
61 PDC_DEVICE = 0x18, /* Device/Head reg (per port) */
62 PDC_COMMAND = 0x1C, /* Command/status reg (per port) */
Mikael Pettersson73fd4562007-01-10 09:32:34 +010063 PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
65 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 PDC_FLASH_CTL = 0x44, /* Flash control register */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
68 PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
69 PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
Luke Kosewski6340f012006-01-28 12:39:29 -050070 PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +010071 PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */
72 PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Mikael Pettersson176efb02007-03-14 09:51:35 +010074 /* PDC_GLOBAL_CTL bit definitions */
75 PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */
76 PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */
77 PDC_DH_ERR = (1 << 10), /* PCI error while loading data */
78 PDC2_HTO_ERR = (1 << 12), /* host bus timeout */
79 PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */
80 PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */
81 PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */
82 PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */
83 PDC_DRIVE_ERR = (1 << 21), /* drive error */
84 PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */
85 PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */
86 PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR,
87 PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR,
88 PDC_ERR_MASK = (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC_OVERRUN_ERR
89 | PDC_UNDERRUN_ERR | PDC_DRIVE_ERR | PDC_PCI_SYS_ERR
90 | PDC1_ERR_MASK | PDC2_ERR_MASK),
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92 board_2037x = 0, /* FastTrak S150 TX2plus */
Tejun Heoeca25dc2007-04-17 23:44:07 +090093 board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */
94 board_20319 = 2, /* FastTrak S150 TX4 */
95 board_20619 = 3, /* FastTrak TX4000 */
96 board_2057x = 4, /* SATAII150 Tx2plus */
97 board_2057x_pata = 5, /* SATAII150 Tx2plus */
98 board_40518 = 6, /* SATAII150 Tx4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Luke Kosewski6340f012006-01-28 12:39:29 -0500100 PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Mikael Pettersson95006182007-01-09 10:51:46 +0100102 /* Sequence counter control registers bit definitions */
103 PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */
104
105 /* Feature register values */
106 PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */
107 PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */
108
109 /* Device/Head register values */
110 PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */
111
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100112 /* PDC_CTLSTAT bit definitions */
113 PDC_DMA_ENABLE = (1 << 7),
114 PDC_IRQ_DISABLE = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 PDC_RESET = (1 << 11), /* HDMA reset */
Jeff Garzik50630192005-12-13 02:29:45 -0500116
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100117 PDC_COMMON_FLAGS = ATA_FLAG_NO_LEGACY |
Mikael Pettersson95006182007-01-09 10:51:46 +0100118 ATA_FLAG_MMIO |
Jeff Garzik3d0a59c2005-12-13 22:28:19 -0500119 ATA_FLAG_PIO_POLLING,
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100120
Tejun Heoeca25dc2007-04-17 23:44:07 +0900121 /* ap->flags bits */
122 PDC_FLAG_GEN_II = (1 << 24),
123 PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */
124 PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125};
126
127
128struct pdc_port_priv {
129 u8 *pkt;
130 dma_addr_t pkt_dma;
131};
132
133static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg);
134static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
135static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900136static int pdc_common_port_start(struct ata_port *ap);
137static int pdc_sata_port_start(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138static void pdc_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzik057ace52005-10-22 14:27:05 -0400139static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
140static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
Mikael Pettersson95006182007-01-09 10:51:46 +0100141static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100142static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143static void pdc_irq_clear(struct ata_port *ap);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900144static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd *qc);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100145static void pdc_freeze(struct ata_port *ap);
146static void pdc_thaw(struct ata_port *ap);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100147static void pdc_pata_error_handler(struct ata_port *ap);
148static void pdc_sata_error_handler(struct ata_port *ap);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100149static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100150static int pdc_pata_cable_detect(struct ata_port *ap);
151static int pdc_sata_cable_detect(struct ata_port *ap);
Jeff Garzik374b1872005-08-30 05:42:52 -0400152
Jeff Garzik193515d2005-11-07 00:59:37 -0500153static struct scsi_host_template pdc_ata_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 .module = THIS_MODULE,
155 .name = DRV_NAME,
156 .ioctl = ata_scsi_ioctl,
157 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 .can_queue = ATA_DEF_QUEUE,
159 .this_id = ATA_SHT_THIS_ID,
160 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
162 .emulated = ATA_SHT_EMULATED,
163 .use_clustering = ATA_SHT_USE_CLUSTERING,
164 .proc_name = DRV_NAME,
165 .dma_boundary = ATA_DMA_BOUNDARY,
166 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900167 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169};
170
Jeff Garzik057ace52005-10-22 14:27:05 -0400171static const struct ata_port_operations pdc_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 .port_disable = ata_port_disable,
173 .tf_load = pdc_tf_load_mmio,
174 .tf_read = ata_tf_read,
175 .check_status = ata_check_status,
176 .exec_command = pdc_exec_command_mmio,
177 .dev_select = ata_std_dev_select,
Mikael Pettersson95006182007-01-09 10:51:46 +0100178 .check_atapi_dma = pdc_check_atapi_dma,
179
180 .qc_prep = pdc_qc_prep,
181 .qc_issue = pdc_qc_issue_prot,
182 .freeze = pdc_freeze,
183 .thaw = pdc_thaw,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100184 .error_handler = pdc_sata_error_handler,
Mikael Pettersson95006182007-01-09 10:51:46 +0100185 .post_internal_cmd = pdc_post_internal_cmd,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100186 .cable_detect = pdc_sata_cable_detect,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900187 .data_xfer = ata_data_xfer,
Mikael Pettersson95006182007-01-09 10:51:46 +0100188 .irq_clear = pdc_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900189 .irq_on = ata_irq_on,
190 .irq_ack = ata_irq_ack,
Mikael Pettersson95006182007-01-09 10:51:46 +0100191
192 .scr_read = pdc_sata_scr_read,
193 .scr_write = pdc_sata_scr_write,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900194 .port_start = pdc_sata_port_start,
Mikael Pettersson95006182007-01-09 10:51:46 +0100195};
196
197/* First-generation chips need a more restrictive ->check_atapi_dma op */
198static const struct ata_port_operations pdc_old_sata_ops = {
199 .port_disable = ata_port_disable,
200 .tf_load = pdc_tf_load_mmio,
201 .tf_read = ata_tf_read,
202 .check_status = ata_check_status,
203 .exec_command = pdc_exec_command_mmio,
204 .dev_select = ata_std_dev_select,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100205 .check_atapi_dma = pdc_old_sata_check_atapi_dma,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 .qc_prep = pdc_qc_prep,
208 .qc_issue = pdc_qc_issue_prot,
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100209 .freeze = pdc_freeze,
210 .thaw = pdc_thaw,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100211 .error_handler = pdc_sata_error_handler,
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100212 .post_internal_cmd = pdc_post_internal_cmd,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100213 .cable_detect = pdc_sata_cable_detect,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900214 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 .irq_clear = pdc_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900216 .irq_on = ata_irq_on,
217 .irq_ack = ata_irq_ack,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400218
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 .scr_read = pdc_sata_scr_read,
220 .scr_write = pdc_sata_scr_write,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900221 .port_start = pdc_sata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
Jeff Garzik057ace52005-10-22 14:27:05 -0400224static const struct ata_port_operations pdc_pata_ops = {
Jeff Garzik2cba5822005-08-29 05:12:30 -0400225 .port_disable = ata_port_disable,
226 .tf_load = pdc_tf_load_mmio,
227 .tf_read = ata_tf_read,
228 .check_status = ata_check_status,
229 .exec_command = pdc_exec_command_mmio,
230 .dev_select = ata_std_dev_select,
Mikael Pettersson95006182007-01-09 10:51:46 +0100231 .check_atapi_dma = pdc_check_atapi_dma,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400232
Jeff Garzik2cba5822005-08-29 05:12:30 -0400233 .qc_prep = pdc_qc_prep,
234 .qc_issue = pdc_qc_issue_prot,
Mikael Pettersson53873732007-02-11 23:19:53 +0100235 .freeze = pdc_freeze,
236 .thaw = pdc_thaw,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100237 .error_handler = pdc_pata_error_handler,
Mikael Pettersson540477b2007-02-25 12:44:39 +0100238 .post_internal_cmd = pdc_post_internal_cmd,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100239 .cable_detect = pdc_pata_cable_detect,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900240 .data_xfer = ata_data_xfer,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400241 .irq_clear = pdc_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900242 .irq_on = ata_irq_on,
243 .irq_ack = ata_irq_ack,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400244
Tejun Heoeca25dc2007-04-17 23:44:07 +0900245 .port_start = pdc_common_port_start,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400246};
247
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100248static const struct ata_port_info pdc_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 /* board_2037x */
250 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900251 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
252 PDC_FLAG_SATA_PATA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 .pio_mask = 0x1f, /* pio0-4 */
254 .mwdma_mask = 0x07, /* mwdma0-2 */
255 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Mikael Pettersson95006182007-01-09 10:51:46 +0100256 .port_ops = &pdc_old_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 },
258
Tejun Heoeca25dc2007-04-17 23:44:07 +0900259 /* board_2037x_pata */
260 {
261 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
262 .pio_mask = 0x1f, /* pio0-4 */
263 .mwdma_mask = 0x07, /* mwdma0-2 */
264 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
265 .port_ops = &pdc_pata_ops,
266 },
267
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 /* board_20319 */
269 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900270 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
271 PDC_FLAG_4_PORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 .pio_mask = 0x1f, /* pio0-4 */
273 .mwdma_mask = 0x07, /* mwdma0-2 */
274 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Mikael Pettersson95006182007-01-09 10:51:46 +0100275 .port_ops = &pdc_old_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 },
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400277
278 /* board_20619 */
279 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900280 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
281 PDC_FLAG_4_PORTS,
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400282 .pio_mask = 0x1f, /* pio0-4 */
283 .mwdma_mask = 0x07, /* mwdma0-2 */
284 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Jeff Garzik2cba5822005-08-29 05:12:30 -0400285 .port_ops = &pdc_pata_ops,
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400286 },
Yusuf Iskenderoglu5a46fe82006-01-17 08:06:21 -0500287
Luke Kosewski6340f012006-01-28 12:39:29 -0500288 /* board_2057x */
289 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900290 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
291 PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
Luke Kosewski6340f012006-01-28 12:39:29 -0500292 .pio_mask = 0x1f, /* pio0-4 */
293 .mwdma_mask = 0x07, /* mwdma0-2 */
294 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
295 .port_ops = &pdc_sata_ops,
296 },
297
Tejun Heoeca25dc2007-04-17 23:44:07 +0900298 /* board_2057x_pata */
299 {
300 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
301 PDC_FLAG_GEN_II,
302 .pio_mask = 0x1f, /* pio0-4 */
303 .mwdma_mask = 0x07, /* mwdma0-2 */
304 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
305 .port_ops = &pdc_pata_ops,
306 },
307
Luke Kosewski6340f012006-01-28 12:39:29 -0500308 /* board_40518 */
309 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900310 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
311 PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
Luke Kosewski6340f012006-01-28 12:39:29 -0500312 .pio_mask = 0x1f, /* pio0-4 */
313 .mwdma_mask = 0x07, /* mwdma0-2 */
314 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
315 .port_ops = &pdc_sata_ops,
316 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500319static const struct pci_device_id pdc_ata_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400320 { PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400321 { PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
322 { PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
323 { PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100324 { PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
325 { PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400326 { PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
Mikael Petterssond324d4622006-12-06 09:55:43 +0100327 { PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100328 { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400329 { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400331 { PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
332 { PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
333 { PCI_VDEVICE(PROMISE, 0x3515), board_20319 },
334 { PCI_VDEVICE(PROMISE, 0x3519), board_20319 },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100335 { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400336 { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400338 { PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 { } /* terminate list */
341};
342
343
344static struct pci_driver pdc_ata_pci_driver = {
345 .name = DRV_NAME,
346 .id_table = pdc_ata_pci_tbl,
347 .probe = pdc_ata_init_one,
348 .remove = ata_pci_remove_one,
349};
350
351
Mikael Pettersson724114a2007-03-11 21:20:43 +0100352static int pdc_common_port_start(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353{
Jeff Garzikcca39742006-08-24 03:19:22 -0400354 struct device *dev = ap->host->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 struct pdc_port_priv *pp;
356 int rc;
357
358 rc = ata_port_start(ap);
359 if (rc)
360 return rc;
361
Tejun Heo24dc5f32007-01-20 16:00:28 +0900362 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
363 if (!pp)
364 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Tejun Heo24dc5f32007-01-20 16:00:28 +0900366 pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
367 if (!pp->pkt)
368 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370 ap->private_data = pp;
371
Mikael Pettersson724114a2007-03-11 21:20:43 +0100372 return 0;
373}
374
375static int pdc_sata_port_start(struct ata_port *ap)
376{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100377 int rc;
378
379 rc = pdc_common_port_start(ap);
380 if (rc)
381 return rc;
382
Mikael Pettersson599b7202006-12-01 10:55:58 +0100383 /* fix up PHYMODE4 align timing */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900384 if (ap->flags & PDC_FLAG_GEN_II) {
Mikael Pettersson599b7202006-12-01 10:55:58 +0100385 void __iomem *mmio = (void __iomem *) ap->ioaddr.scr_addr;
386 unsigned int tmp;
387
388 tmp = readl(mmio + 0x014);
389 tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */
390 writel(tmp, mmio + 0x014);
391 }
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396static void pdc_reset_port(struct ata_port *ap)
397{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900398 void __iomem *mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 unsigned int i;
400 u32 tmp;
401
402 for (i = 11; i > 0; i--) {
403 tmp = readl(mmio);
404 if (tmp & PDC_RESET)
405 break;
406
407 udelay(100);
408
409 tmp |= PDC_RESET;
410 writel(tmp, mmio);
411 }
412
413 tmp &= ~PDC_RESET;
414 writel(tmp, mmio);
415 readl(mmio); /* flush */
416}
417
Mikael Pettersson724114a2007-03-11 21:20:43 +0100418static int pdc_pata_cable_detect(struct ata_port *ap)
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400419{
420 u8 tmp;
Al Viro03dc5502006-10-10 22:48:07 +0100421 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_CTLSTAT + 0x03;
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400422
Mikael Pettersson724114a2007-03-11 21:20:43 +0100423 tmp = readb(mmio);
424 if (tmp & 0x01)
425 return ATA_CBL_PATA40;
426 return ATA_CBL_PATA80;
427}
428
429static int pdc_sata_cable_detect(struct ata_port *ap)
430{
Alan Coxe2a97522007-03-08 23:06:47 +0000431 return ATA_CBL_SATA;
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400432}
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
435{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100436 if (sc_reg > SCR_CONTROL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 return 0xffffffffU;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900438 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439}
440
441
442static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
443 u32 val)
444{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100445 if (sc_reg > SCR_CONTROL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 return;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900447 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
449
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100450static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
Mikael Pettersson95006182007-01-09 10:51:46 +0100451{
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100452 struct ata_port *ap = qc->ap;
453 dma_addr_t sg_table = ap->prd_dma;
454 unsigned int cdb_len = qc->dev->cdb_len;
455 u8 *cdb = qc->cdb;
456 struct pdc_port_priv *pp = ap->private_data;
457 u8 *buf = pp->pkt;
Mikael Pettersson95006182007-01-09 10:51:46 +0100458 u32 *buf32 = (u32 *) buf;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100459 unsigned int dev_sel, feature, nbytes;
Mikael Pettersson95006182007-01-09 10:51:46 +0100460
461 /* set control bits (byte 0), zero delay seq id (byte 3),
462 * and seq id (byte 2)
463 */
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100464 switch (qc->tf.protocol) {
465 case ATA_PROT_ATAPI_DMA:
466 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
467 buf32[0] = cpu_to_le32(PDC_PKT_READ);
468 else
469 buf32[0] = 0;
470 break;
471 case ATA_PROT_ATAPI_NODATA:
472 buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
473 break;
474 default:
475 BUG();
476 break;
477 }
Mikael Pettersson95006182007-01-09 10:51:46 +0100478 buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */
479 buf32[2] = 0; /* no next-packet */
480
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100481 /* select drive */
482 if (sata_scr_valid(ap)) {
483 dev_sel = PDC_DEVICE_SATA;
484 } else {
485 dev_sel = ATA_DEVICE_OBS;
486 if (qc->dev->devno != 0)
487 dev_sel |= ATA_DEV1;
488 }
489 buf[12] = (1 << 5) | ATA_REG_DEVICE;
490 buf[13] = dev_sel;
491 buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
492 buf[15] = dev_sel; /* once more, waiting for BSY to clear */
493
494 buf[16] = (1 << 5) | ATA_REG_NSECT;
495 buf[17] = 0x00;
496 buf[18] = (1 << 5) | ATA_REG_LBAL;
497 buf[19] = 0x00;
498
499 /* set feature and byte counter registers */
500 if (qc->tf.protocol != ATA_PROT_ATAPI_DMA) {
501 feature = PDC_FEATURE_ATAPI_PIO;
502 /* set byte counter register to real transfer byte count */
503 nbytes = qc->nbytes;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100504 if (nbytes > 0xffff)
505 nbytes = 0xffff;
506 } else {
507 feature = PDC_FEATURE_ATAPI_DMA;
508 /* set byte counter register to 0 */
509 nbytes = 0;
510 }
511 buf[20] = (1 << 5) | ATA_REG_FEATURE;
512 buf[21] = feature;
513 buf[22] = (1 << 5) | ATA_REG_BYTEL;
514 buf[23] = nbytes & 0xFF;
515 buf[24] = (1 << 5) | ATA_REG_BYTEH;
516 buf[25] = (nbytes >> 8) & 0xFF;
517
518 /* send ATAPI packet command 0xA0 */
519 buf[26] = (1 << 5) | ATA_REG_CMD;
520 buf[27] = ATA_CMD_PACKET;
521
522 /* select drive and check DRQ */
523 buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
524 buf[29] = dev_sel;
525
Mikael Pettersson95006182007-01-09 10:51:46 +0100526 /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
527 BUG_ON(cdb_len & ~0x1E);
528
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100529 /* append the CDB as the final part */
530 buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
531 memcpy(buf+31, cdb, cdb_len);
Mikael Pettersson95006182007-01-09 10:51:46 +0100532}
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534static void pdc_qc_prep(struct ata_queued_cmd *qc)
535{
536 struct pdc_port_priv *pp = qc->ap->private_data;
537 unsigned int i;
538
539 VPRINTK("ENTER\n");
540
541 switch (qc->tf.protocol) {
542 case ATA_PROT_DMA:
543 ata_qc_prep(qc);
544 /* fall through */
545
546 case ATA_PROT_NODATA:
547 i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
548 qc->dev->devno, pp->pkt);
549
550 if (qc->tf.flags & ATA_TFLAG_LBA48)
551 i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
552 else
553 i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
554
555 pdc_pkt_footer(&qc->tf, pp->pkt, i);
556 break;
557
Mikael Pettersson95006182007-01-09 10:51:46 +0100558 case ATA_PROT_ATAPI:
Mikael Pettersson95006182007-01-09 10:51:46 +0100559 ata_qc_prep(qc);
560 break;
561
562 case ATA_PROT_ATAPI_DMA:
563 ata_qc_prep(qc);
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100564 /*FALLTHROUGH*/
565 case ATA_PROT_ATAPI_NODATA:
566 pdc_atapi_pkt(qc);
Mikael Pettersson95006182007-01-09 10:51:46 +0100567 break;
568
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 default:
570 break;
571 }
572}
573
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100574static void pdc_freeze(struct ata_port *ap)
575{
576 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
577 u32 tmp;
578
579 tmp = readl(mmio + PDC_CTLSTAT);
580 tmp |= PDC_IRQ_DISABLE;
581 tmp &= ~PDC_DMA_ENABLE;
582 writel(tmp, mmio + PDC_CTLSTAT);
583 readl(mmio + PDC_CTLSTAT); /* flush */
584}
585
586static void pdc_thaw(struct ata_port *ap)
587{
588 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
589 u32 tmp;
590
591 /* clear IRQ */
592 readl(mmio + PDC_INT_SEQMASK);
593
594 /* turn IRQ back on */
595 tmp = readl(mmio + PDC_CTLSTAT);
596 tmp &= ~PDC_IRQ_DISABLE;
597 writel(tmp, mmio + PDC_CTLSTAT);
598 readl(mmio + PDC_CTLSTAT); /* flush */
599}
600
Mikael Pettersson724114a2007-03-11 21:20:43 +0100601static void pdc_common_error_handler(struct ata_port *ap, ata_reset_fn_t hardreset)
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100602{
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100603 if (!(ap->pflags & ATA_PFLAG_FROZEN))
604 pdc_reset_port(ap);
605
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100606 /* perform recovery */
Alan Coxe2a97522007-03-08 23:06:47 +0000607 ata_do_eh(ap, ata_std_prereset, ata_std_softreset, hardreset,
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100608 ata_std_postreset);
609}
610
Mikael Pettersson724114a2007-03-11 21:20:43 +0100611static void pdc_pata_error_handler(struct ata_port *ap)
612{
613 pdc_common_error_handler(ap, NULL);
614}
615
616static void pdc_sata_error_handler(struct ata_port *ap)
617{
618 pdc_common_error_handler(ap, sata_std_hardreset);
619}
620
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100621static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
622{
623 struct ata_port *ap = qc->ap;
624
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100625 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900626 if (qc->flags & ATA_QCFLAG_FAILED)
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100627 pdc_reset_port(ap);
628}
629
Mikael Pettersson176efb02007-03-14 09:51:35 +0100630static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
631 u32 port_status, u32 err_mask)
632{
633 struct ata_eh_info *ehi = &ap->eh_info;
634 unsigned int ac_err_mask = 0;
635
636 ata_ehi_clear_desc(ehi);
637 ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
638 port_status &= err_mask;
639
640 if (port_status & PDC_DRIVE_ERR)
641 ac_err_mask |= AC_ERR_DEV;
642 if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
643 ac_err_mask |= AC_ERR_HSM;
644 if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
645 ac_err_mask |= AC_ERR_ATA_BUS;
646 if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
647 | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
648 ac_err_mask |= AC_ERR_HOST_BUS;
649
Mikael Petterssonce2d3ab2007-04-07 14:29:51 +0200650 if (sata_scr_valid(ap))
651 ehi->serror |= pdc_sata_scr_read(ap, SCR_ERROR);
652
Mikael Pettersson176efb02007-03-14 09:51:35 +0100653 qc->err_mask |= ac_err_mask;
Mikael Petterssonce2d3ab2007-04-07 14:29:51 +0200654
655 pdc_reset_port(ap);
Mikael Pettersson176efb02007-03-14 09:51:35 +0100656}
657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658static inline unsigned int pdc_host_intr( struct ata_port *ap,
659 struct ata_queued_cmd *qc)
660{
Albert Leea22e2eb2005-12-05 15:38:02 +0800661 unsigned int handled = 0;
Mikael Pettersson176efb02007-03-14 09:51:35 +0100662 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Mikael Pettersson176efb02007-03-14 09:51:35 +0100663 u32 port_status, err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Mikael Pettersson176efb02007-03-14 09:51:35 +0100665 err_mask = PDC_ERR_MASK;
Tejun Heoeca25dc2007-04-17 23:44:07 +0900666 if (ap->flags & PDC_FLAG_GEN_II)
Mikael Pettersson176efb02007-03-14 09:51:35 +0100667 err_mask &= ~PDC1_ERR_MASK;
668 else
669 err_mask &= ~PDC2_ERR_MASK;
670 port_status = readl(port_mmio + PDC_GLOBAL_CTL);
671 if (unlikely(port_status & err_mask)) {
672 pdc_error_intr(ap, qc, port_status, err_mask);
673 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 }
675
676 switch (qc->tf.protocol) {
677 case ATA_PROT_DMA:
678 case ATA_PROT_NODATA:
Mikael Pettersson95006182007-01-09 10:51:46 +0100679 case ATA_PROT_ATAPI_DMA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100680 case ATA_PROT_ATAPI_NODATA:
Albert Leea22e2eb2005-12-05 15:38:02 +0800681 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
682 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 handled = 1;
684 break;
685
686 default:
Albert Leeee500aa2005-09-27 17:34:38 +0800687 ap->stats.idle_irq++;
688 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690
Albert Leeee500aa2005-09-27 17:34:38 +0800691 return handled;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692}
693
694static void pdc_irq_clear(struct ata_port *ap)
695{
Jeff Garzikcca39742006-08-24 03:19:22 -0400696 struct ata_host *host = ap->host;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900697 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 readl(mmio + PDC_INT_SEQMASK);
700}
701
David Howells7d12e782006-10-05 14:55:46 +0100702static irqreturn_t pdc_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703{
Jeff Garzikcca39742006-08-24 03:19:22 -0400704 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 struct ata_port *ap;
706 u32 mask = 0;
707 unsigned int i, tmp;
708 unsigned int handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400709 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
711 VPRINTK("ENTER\n");
712
Tejun Heo0d5ff562007-02-01 15:06:36 +0900713 if (!host || !host->iomap[PDC_MMIO_BAR]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 VPRINTK("QUICK EXIT\n");
715 return IRQ_NONE;
716 }
717
Tejun Heo0d5ff562007-02-01 15:06:36 +0900718 mmio_base = host->iomap[PDC_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720 /* reading should also clear interrupts */
721 mask = readl(mmio_base + PDC_INT_SEQMASK);
722
723 if (mask == 0xffffffff) {
724 VPRINTK("QUICK EXIT 2\n");
725 return IRQ_NONE;
726 }
Luke Kosewski6340f012006-01-28 12:39:29 -0500727
Jeff Garzikcca39742006-08-24 03:19:22 -0400728 spin_lock(&host->lock);
Luke Kosewski6340f012006-01-28 12:39:29 -0500729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 mask &= 0xffff; /* only 16 tags possible */
731 if (!mask) {
732 VPRINTK("QUICK EXIT 3\n");
Luke Kosewski6340f012006-01-28 12:39:29 -0500733 goto done_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 writel(mask, mmio_base + PDC_INT_SEQMASK);
737
Jeff Garzikcca39742006-08-24 03:19:22 -0400738 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 VPRINTK("port %u\n", i);
Jeff Garzikcca39742006-08-24 03:19:22 -0400740 ap = host->ports[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 tmp = mask & (1 << (i + 1));
Tejun Heoc1389502005-08-22 14:59:24 +0900742 if (tmp && ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -0400743 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 struct ata_queued_cmd *qc;
745
746 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +0800747 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 handled += pdc_host_intr(ap, qc);
749 }
750 }
751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 VPRINTK("EXIT\n");
753
Luke Kosewski6340f012006-01-28 12:39:29 -0500754done_irq:
Jeff Garzikcca39742006-08-24 03:19:22 -0400755 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 return IRQ_RETVAL(handled);
757}
758
759static inline void pdc_packet_start(struct ata_queued_cmd *qc)
760{
761 struct ata_port *ap = qc->ap;
762 struct pdc_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900763 void __iomem *mmio = ap->host->iomap[PDC_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 unsigned int port_no = ap->port_no;
765 u8 seq = (u8) (port_no + 1);
766
767 VPRINTK("ENTER, ap %p\n", ap);
768
Tejun Heo0d5ff562007-02-01 15:06:36 +0900769 writel(0x00000001, mmio + (seq * 4));
770 readl(mmio + (seq * 4)); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
772 pp->pkt[2] = seq;
773 wmb(); /* flush PRD, pkt writes */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900774 writel(pp->pkt_dma, ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
775 readl(ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776}
777
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900778static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779{
780 switch (qc->tf.protocol) {
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100781 case ATA_PROT_ATAPI_NODATA:
782 if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
783 break;
784 /*FALLTHROUGH*/
Mikael Pettersson95006182007-01-09 10:51:46 +0100785 case ATA_PROT_ATAPI_DMA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 case ATA_PROT_DMA:
787 case ATA_PROT_NODATA:
788 pdc_packet_start(qc);
789 return 0;
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 default:
792 break;
793 }
794
795 return ata_qc_issue_prot(qc);
796}
797
Jeff Garzik057ace52005-10-22 14:27:05 -0400798static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799{
800 WARN_ON (tf->protocol == ATA_PROT_DMA ||
801 tf->protocol == ATA_PROT_NODATA);
802 ata_tf_load(ap, tf);
803}
804
805
Jeff Garzik057ace52005-10-22 14:27:05 -0400806static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 WARN_ON (tf->protocol == ATA_PROT_DMA ||
809 tf->protocol == ATA_PROT_NODATA);
810 ata_exec_command(ap, tf);
811}
812
Mikael Pettersson95006182007-01-09 10:51:46 +0100813static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
814{
815 u8 *scsicmd = qc->scsicmd->cmnd;
816 int pio = 1; /* atapi dma off by default */
817
818 /* Whitelist commands that may use DMA. */
819 switch (scsicmd[0]) {
820 case WRITE_12:
821 case WRITE_10:
822 case WRITE_6:
823 case READ_12:
824 case READ_10:
825 case READ_6:
826 case 0xad: /* READ_DVD_STRUCTURE */
827 case 0xbe: /* READ_CD */
828 pio = 0;
829 }
830 /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
831 if (scsicmd[0] == WRITE_10) {
832 unsigned int lba;
833 lba = (scsicmd[2] << 24) | (scsicmd[3] << 16) | (scsicmd[4] << 8) | scsicmd[5];
834 if (lba >= 0xFFFF4FA2)
835 pio = 1;
836 }
837 return pio;
838}
839
Mikael Pettersson724114a2007-03-11 21:20:43 +0100840static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
Mikael Pettersson95006182007-01-09 10:51:46 +0100841{
Mikael Pettersson95006182007-01-09 10:51:46 +0100842 /* First generation chips cannot use ATAPI DMA on SATA ports */
Mikael Pettersson724114a2007-03-11 21:20:43 +0100843 return 1;
Mikael Pettersson95006182007-01-09 10:51:46 +0100844}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
Tejun Heoeca25dc2007-04-17 23:44:07 +0900846static void pdc_ata_setup_port(struct ata_port *ap,
847 void __iomem *base, void __iomem *scr_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848{
Tejun Heoeca25dc2007-04-17 23:44:07 +0900849 ap->ioaddr.cmd_addr = base;
850 ap->ioaddr.data_addr = base;
851 ap->ioaddr.feature_addr =
852 ap->ioaddr.error_addr = base + 0x4;
853 ap->ioaddr.nsect_addr = base + 0x8;
854 ap->ioaddr.lbal_addr = base + 0xc;
855 ap->ioaddr.lbam_addr = base + 0x10;
856 ap->ioaddr.lbah_addr = base + 0x14;
857 ap->ioaddr.device_addr = base + 0x18;
858 ap->ioaddr.command_addr =
859 ap->ioaddr.status_addr = base + 0x1c;
860 ap->ioaddr.altstatus_addr =
861 ap->ioaddr.ctl_addr = base + 0x38;
862 ap->ioaddr.scr_addr = scr_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863}
864
865
Tejun Heoeca25dc2007-04-17 23:44:07 +0900866static void pdc_host_init(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867{
Tejun Heoeca25dc2007-04-17 23:44:07 +0900868 void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
869 int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
Mikael Petterssond324d4622006-12-06 09:55:43 +0100870 int hotplug_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 u32 tmp;
872
Tejun Heoeca25dc2007-04-17 23:44:07 +0900873 if (is_gen2)
Mikael Petterssond324d4622006-12-06 09:55:43 +0100874 hotplug_offset = PDC2_SATA_PLUG_CSR;
875 else
876 hotplug_offset = PDC_SATA_PLUG_CSR;
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 /*
879 * Except for the hotplug stuff, this is voodoo from the
880 * Promise driver. Label this entire section
881 * "TODO: figure out why we do this"
882 */
883
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100884 /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 tmp = readl(mmio + PDC_FLASH_CTL);
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100886 tmp |= 0x02000; /* bit 13 (enable bmr burst) */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900887 if (!is_gen2)
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100888 tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 writel(tmp, mmio + PDC_FLASH_CTL);
890
891 /* clear plug/unplug flags for all ports */
Luke Kosewski6340f012006-01-28 12:39:29 -0500892 tmp = readl(mmio + hotplug_offset);
893 writel(tmp | 0xff, mmio + hotplug_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894
895 /* mask plug/unplug ints */
Luke Kosewski6340f012006-01-28 12:39:29 -0500896 tmp = readl(mmio + hotplug_offset);
897 writel(tmp | 0xff0000, mmio + hotplug_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100899 /* don't initialise TBG or SLEW on 2nd generation chips */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900900 if (is_gen2)
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100901 return;
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 /* reduce TBG clock to 133 Mhz. */
904 tmp = readl(mmio + PDC_TBG_MODE);
905 tmp &= ~0x30000; /* clear bit 17, 16*/
906 tmp |= 0x10000; /* set bit 17:16 = 0:1 */
907 writel(tmp, mmio + PDC_TBG_MODE);
908
909 readl(mmio + PDC_TBG_MODE); /* flush */
910 msleep(10);
911
912 /* adjust slew rate control register. */
913 tmp = readl(mmio + PDC_SLEW_CTL);
914 tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
915 tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
916 writel(tmp, mmio + PDC_SLEW_CTL);
917}
918
919static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
920{
921 static int printed_version;
Tejun Heoeca25dc2007-04-17 23:44:07 +0900922 const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
923 const struct ata_port_info *ppi[PDC_MAX_PORTS];
924 struct ata_host *host;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900925 void __iomem *base;
Tejun Heoeca25dc2007-04-17 23:44:07 +0900926 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
928 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500929 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
Tejun Heoeca25dc2007-04-17 23:44:07 +0900931 /* enable and acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900932 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 if (rc)
934 return rc;
935
Tejun Heo0d5ff562007-02-01 15:06:36 +0900936 rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
937 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900938 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900939 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900940 return rc;
Tejun Heoeca25dc2007-04-17 23:44:07 +0900941 base = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
942
943 /* determine port configuration and setup host */
944 n_ports = 2;
945 if (pi->flags & PDC_FLAG_4_PORTS)
946 n_ports = 4;
947 for (i = 0; i < n_ports; i++)
948 ppi[i] = pi;
949
950 if (pi->flags & PDC_FLAG_SATA_PATA) {
951 u8 tmp = readb(base + PDC_FLASH_CTL+1);
952 if (!(tmp & 0x80)) {
953 ppi[n_ports++] = pi + 1;
954 dev_printk(KERN_INFO, &pdev->dev, "PATA port found\n");
955 }
956 }
957
958 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
959 if (!host) {
960 dev_printk(KERN_ERR, &pdev->dev, "failed to allocate host\n");
961 return -ENOMEM;
962 }
963 host->iomap = pcim_iomap_table(pdev);
964
965 for (i = 0; i < host->n_ports; i++)
966 pdc_ata_setup_port(host->ports[i],
967 base + 0x200 + i * 0x80,
968 base + 0x400 + i * 0x100);
969
970 /* initialize adapter */
971 pdc_host_init(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
973 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
974 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900975 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
977 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900978 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
Tejun Heoeca25dc2007-04-17 23:44:07 +0900980 /* start host, request IRQ and attach */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 pci_set_master(pdev);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900982 return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
983 &pdc_ata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984}
985
986
987static int __init pdc_ata_init(void)
988{
Pavel Roskinb7887192006-08-10 18:13:18 +0900989 return pci_register_driver(&pdc_ata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990}
991
992
993static void __exit pdc_ata_exit(void)
994{
995 pci_unregister_driver(&pdc_ata_pci_driver);
996}
997
998
999MODULE_AUTHOR("Jeff Garzik");
Tobias Lorenzf497ba72005-05-12 15:51:01 -04001000MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001MODULE_LICENSE("GPL");
1002MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
1003MODULE_VERSION(DRV_VERSION);
1004
1005module_init(pdc_ata_init);
1006module_exit(pdc_ata_exit);