blob: cc07aac10e8ce37a0ee818f5ec982b3fc602c509 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_svw.c - ServerWorks / Apple K2 SATA
3 *
4 * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
5 * Jeff Garzik <jgarzik@pobox.com>
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
10 *
11 * Bits from Jeff Garzik, Copyright RedHat, Inc.
12 *
13 * This driver probably works with non-Apple versions of the
14 * Broadcom chipset...
15 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040017 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; see the file COPYING. If not, write to
29 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
30 *
31 *
32 * libata documentation is available via 'make {ps|pdf}docs',
33 * as Documentation/DocBook/libata.*
34 *
35 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 *
37 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
48#include <linux/libata.h>
49
50#ifdef CONFIG_PPC_OF
51#include <asm/prom.h>
52#include <asm/pci-bridge.h>
53#endif /* CONFIG_PPC_OF */
54
55#define DRV_NAME "sata_svw"
Jeff Garzikcb48cab2007-02-26 06:04:24 -050056#define DRV_VERSION "2.1"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jeff Garzik55cca652006-03-21 22:14:17 -050058enum {
Tejun Heo4447d352007-04-17 23:44:08 +090059 /* ap->flags bits */
60 K2_FLAG_SATA_8_PORTS = (1 << 24),
61 K2_FLAG_NO_ATAPI_DMA = (1 << 25),
Jeff Garzikc10340a2006-12-14 17:04:33 -050062
Jeff Garzik55cca652006-03-21 22:14:17 -050063 /* Taskfile registers offsets */
64 K2_SATA_TF_CMD_OFFSET = 0x00,
65 K2_SATA_TF_DATA_OFFSET = 0x00,
66 K2_SATA_TF_ERROR_OFFSET = 0x04,
67 K2_SATA_TF_NSECT_OFFSET = 0x08,
68 K2_SATA_TF_LBAL_OFFSET = 0x0c,
69 K2_SATA_TF_LBAM_OFFSET = 0x10,
70 K2_SATA_TF_LBAH_OFFSET = 0x14,
71 K2_SATA_TF_DEVICE_OFFSET = 0x18,
72 K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
73 K2_SATA_TF_CTL_OFFSET = 0x20,
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Jeff Garzik55cca652006-03-21 22:14:17 -050075 /* DMA base */
76 K2_SATA_DMA_CMD_OFFSET = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Jeff Garzik55cca652006-03-21 22:14:17 -050078 /* SCRs base */
79 K2_SATA_SCR_STATUS_OFFSET = 0x40,
80 K2_SATA_SCR_ERROR_OFFSET = 0x44,
81 K2_SATA_SCR_CONTROL_OFFSET = 0x48,
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Jeff Garzik55cca652006-03-21 22:14:17 -050083 /* Others */
84 K2_SATA_SICR1_OFFSET = 0x80,
85 K2_SATA_SICR2_OFFSET = 0x84,
86 K2_SATA_SIM_OFFSET = 0x88,
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik55cca652006-03-21 22:14:17 -050088 /* Port stride */
89 K2_SATA_PORT_OFFSET = 0x100,
Jeff Garzikc10340a2006-12-14 17:04:33 -050090
91 board_svw4 = 0,
92 board_svw8 = 1,
93};
94
Jeff Garzikac19bff2005-10-29 13:58:21 -040095static u8 k2_stat_check_status(struct ata_port *ap);
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Jeff Garzikc10340a2006-12-14 17:04:33 -050098static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
99{
100 if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
101 return -1; /* ATAPI DMA not supported */
102
103 return 0;
104}
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106static u32 k2_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
107{
108 if (sc_reg > SCR_CONTROL)
109 return 0xffffffffU;
Al Viro92ccc5f2007-02-09 16:39:35 +0000110 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111}
112
113
114static void k2_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
115 u32 val)
116{
117 if (sc_reg > SCR_CONTROL)
118 return;
Al Viro92ccc5f2007-02-09 16:39:35 +0000119 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120}
121
122
Jeff Garzik057ace52005-10-22 14:27:05 -0400123static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
125 struct ata_ioports *ioaddr = &ap->ioaddr;
126 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
127
128 if (tf->ctl != ap->last_ctl) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900129 writeb(tf->ctl, ioaddr->ctl_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 ap->last_ctl = tf->ctl;
131 ata_wait_idle(ap);
132 }
133 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
Jeff Garzik850a9d82006-12-20 14:37:04 -0500134 writew(tf->feature | (((u16)tf->hob_feature) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900135 ioaddr->feature_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500136 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900137 ioaddr->nsect_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500138 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900139 ioaddr->lbal_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500140 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900141 ioaddr->lbam_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500142 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900143 ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 } else if (is_addr) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900145 writew(tf->feature, ioaddr->feature_addr);
146 writew(tf->nsect, ioaddr->nsect_addr);
147 writew(tf->lbal, ioaddr->lbal_addr);
148 writew(tf->lbam, ioaddr->lbam_addr);
149 writew(tf->lbah, ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 }
151
152 if (tf->flags & ATA_TFLAG_DEVICE)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900153 writeb(tf->device, ioaddr->device_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155 ata_wait_idle(ap);
156}
157
158
159static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
160{
161 struct ata_ioports *ioaddr = &ap->ioaddr;
Jeff Garzikac19bff2005-10-29 13:58:21 -0400162 u16 nsect, lbal, lbam, lbah, feature;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Jeff Garzikac19bff2005-10-29 13:58:21 -0400164 tf->command = k2_stat_check_status(ap);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900165 tf->device = readw(ioaddr->device_addr);
166 feature = readw(ioaddr->error_addr);
167 nsect = readw(ioaddr->nsect_addr);
168 lbal = readw(ioaddr->lbal_addr);
169 lbam = readw(ioaddr->lbam_addr);
170 lbah = readw(ioaddr->lbah_addr);
Jeff Garzikac19bff2005-10-29 13:58:21 -0400171
172 tf->feature = feature;
173 tf->nsect = nsect;
174 tf->lbal = lbal;
175 tf->lbam = lbam;
176 tf->lbah = lbah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
178 if (tf->flags & ATA_TFLAG_LBA48) {
Jeff Garzikac19bff2005-10-29 13:58:21 -0400179 tf->hob_feature = feature >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 tf->hob_nsect = nsect >> 8;
181 tf->hob_lbal = lbal >> 8;
182 tf->hob_lbam = lbam >> 8;
183 tf->hob_lbah = lbah >> 8;
184 }
185}
186
187/**
188 * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
189 * @qc: Info associated with this ATA transaction.
190 *
191 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400192 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 */
194
195static void k2_bmdma_setup_mmio (struct ata_queued_cmd *qc)
196{
197 struct ata_port *ap = qc->ap;
198 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
199 u8 dmactl;
Al Viro04b1add2006-10-10 22:45:17 +0100200 void __iomem *mmio = (void __iomem *) ap->ioaddr.bmdma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 /* load PRD table addr. */
202 mb(); /* make sure PRD table writes are visible to controller */
203 writel(ap->prd_dma, mmio + ATA_DMA_TABLE_OFS);
204
205 /* specify data direction, triple-check start bit is clear */
206 dmactl = readb(mmio + ATA_DMA_CMD);
207 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
208 if (!rw)
209 dmactl |= ATA_DMA_WR;
210 writeb(dmactl, mmio + ATA_DMA_CMD);
211
212 /* issue r/w command if this is not a ATA DMA command*/
213 if (qc->tf.protocol != ATA_PROT_DMA)
214 ap->ops->exec_command(ap, &qc->tf);
215}
216
217/**
218 * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
219 * @qc: Info associated with this ATA transaction.
220 *
221 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400222 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 */
224
225static void k2_bmdma_start_mmio (struct ata_queued_cmd *qc)
226{
227 struct ata_port *ap = qc->ap;
Al Viro04b1add2006-10-10 22:45:17 +0100228 void __iomem *mmio = (void __iomem *) ap->ioaddr.bmdma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 u8 dmactl;
230
231 /* start host DMA transaction */
232 dmactl = readb(mmio + ATA_DMA_CMD);
233 writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
Jeff Garzik8a60a072005-07-31 13:13:24 -0400234 /* There is a race condition in certain SATA controllers that can
235 be seen when the r/w command is given to the controller before the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 host DMA is started. On a Read command, the controller would initiate
237 the command to the drive even before it sees the DMA start. When there
Jeff Garzik8a60a072005-07-31 13:13:24 -0400238 are very fast drives connected to the controller, or when the data request
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 hits in the drive cache, there is the possibility that the drive returns a part
240 or all of the requested data to the controller before the DMA start is issued.
241 In this case, the controller would become confused as to what to do with the data.
242 In the worst case when all the data is returned back to the controller, the
243 controller could hang. In other cases it could return partial data returning
244 in data corruption. This problem has been seen in PPC systems and can also appear
Jeff Garzik8a60a072005-07-31 13:13:24 -0400245 on an system with very fast disks, where the SATA controller is sitting behind a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 number of bridges, and hence there is significant latency between the r/w command
247 and the start command. */
248 /* issue r/w command if the access is to ATA*/
249 if (qc->tf.protocol == ATA_PROT_DMA)
250 ap->ops->exec_command(ap, &qc->tf);
251}
252
Jeff Garzik8a60a072005-07-31 13:13:24 -0400253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254static u8 k2_stat_check_status(struct ata_port *ap)
255{
Al Viro92ccc5f2007-02-09 16:39:35 +0000256 return readl((void __iomem *) ap->ioaddr.status_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
259#ifdef CONFIG_PPC_OF
260/*
261 * k2_sata_proc_info
262 * inout : decides on the direction of the dataflow and the meaning of the
263 * variables
264 * buffer: If inout==FALSE data is being written to it else read from it
265 * *start: If inout==FALSE start of the valid data in the buffer
266 * offset: If inout==FALSE offset from the beginning of the imaginary file
267 * from which we start writing into the buffer
268 * length: If inout==FALSE max number of bytes to be written into the buffer
269 * else number of bytes in the buffer
270 */
271static int k2_sata_proc_info(struct Scsi_Host *shost, char *page, char **start,
272 off_t offset, int count, int inout)
273{
274 struct ata_port *ap;
275 struct device_node *np;
276 int len, index;
277
278 /* Find the ata_port */
Jeff Garzik35bb94b2006-04-11 13:12:34 -0400279 ap = ata_shost_to_port(shost);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 if (ap == NULL)
281 return 0;
282
283 /* Find the OF node for the PCI device proper */
Jeff Garzikcca39742006-08-24 03:19:22 -0400284 np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 if (np == NULL)
286 return 0;
287
288 /* Match it to a port node */
Jeff Garzikcca39742006-08-24 03:19:22 -0400289 index = (ap == ap->host->ports[0]) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 for (np = np->child; np != NULL; np = np->sibling) {
Jeremy Kerraf5f92d2006-07-12 15:41:41 +1000291 const u32 *reg = get_property(np, "reg", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 if (!reg)
293 continue;
294 if (index == *reg)
295 break;
296 }
297 if (np == NULL)
298 return 0;
299
300 len = sprintf(page, "devspec: %s\n", np->full_name);
301
302 return len;
303}
304#endif /* CONFIG_PPC_OF */
305
306
Jeff Garzik193515d2005-11-07 00:59:37 -0500307static struct scsi_host_template k2_sata_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 .module = THIS_MODULE,
309 .name = DRV_NAME,
310 .ioctl = ata_scsi_ioctl,
311 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 .can_queue = ATA_DEF_QUEUE,
313 .this_id = ATA_SHT_THIS_ID,
314 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
316 .emulated = ATA_SHT_EMULATED,
317 .use_clustering = ATA_SHT_USE_CLUSTERING,
318 .proc_name = DRV_NAME,
319 .dma_boundary = ATA_DMA_BOUNDARY,
320 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900321 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322#ifdef CONFIG_PPC_OF
323 .proc_info = k2_sata_proc_info,
324#endif
325 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326};
327
328
Jeff Garzik057ace52005-10-22 14:27:05 -0400329static const struct ata_port_operations k2_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 .port_disable = ata_port_disable,
331 .tf_load = k2_sata_tf_load,
332 .tf_read = k2_sata_tf_read,
333 .check_status = k2_stat_check_status,
334 .exec_command = ata_exec_command,
335 .dev_select = ata_std_dev_select,
Jeff Garzikc10340a2006-12-14 17:04:33 -0500336 .check_atapi_dma = k2_sata_check_atapi_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 .bmdma_setup = k2_bmdma_setup_mmio,
338 .bmdma_start = k2_bmdma_start_mmio,
339 .bmdma_stop = ata_bmdma_stop,
340 .bmdma_status = ata_bmdma_status,
341 .qc_prep = ata_qc_prep,
342 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900343 .data_xfer = ata_data_xfer,
Tejun Heod7a80da2006-06-16 15:00:18 +0900344 .freeze = ata_bmdma_freeze,
345 .thaw = ata_bmdma_thaw,
346 .error_handler = ata_bmdma_error_handler,
347 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900349 .irq_on = ata_irq_on,
350 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 .scr_read = k2_sata_scr_read,
352 .scr_write = k2_sata_scr_write,
353 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354};
355
Tejun Heo4447d352007-04-17 23:44:08 +0900356static const struct ata_port_info k2_port_info[] = {
357 /* board_svw4 */
358 {
359 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
360 ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA,
361 .pio_mask = 0x1f,
362 .mwdma_mask = 0x07,
363 .udma_mask = 0x7f,
364 .port_ops = &k2_sata_ops,
365 },
366 /* board_svw8 */
367 {
368 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
369 ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA |
370 K2_FLAG_SATA_8_PORTS,
371 .pio_mask = 0x1f,
372 .mwdma_mask = 0x07,
373 .udma_mask = 0x7f,
374 .port_ops = &k2_sata_ops,
375 },
376};
377
Tejun Heo0d5ff562007-02-01 15:06:36 +0900378static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
380 port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
381 port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
382 port->feature_addr =
383 port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
384 port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
385 port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
386 port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
387 port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
388 port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
389 port->command_addr =
390 port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
391 port->altstatus_addr =
392 port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
393 port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
394 port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
395}
396
397
398static int k2_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
399{
400 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900401 const struct ata_port_info *ppi[] =
402 { &k2_port_info[ent->driver_data], NULL };
403 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400404 void __iomem *mmio_base;
Tejun Heo4447d352007-04-17 23:44:08 +0900405 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500408 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
Tejun Heo4447d352007-04-17 23:44:08 +0900410 /* allocate host */
411 n_ports = 4;
412 if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
413 n_ports = 8;
414
415 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
416 if (!host)
417 return -ENOMEM;
418
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 /*
420 * If this driver happens to only be useful on Apple's K2, then
421 * we should check that here as it has a normal Serverworks ID
422 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900423 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 if (rc)
425 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 /*
428 * Check if we have resources mapped at all (second function may
429 * have been disabled by firmware)
430 */
431 if (pci_resource_len(pdev, 5) == 0)
432 return -ENODEV;
433
Tejun Heo0d5ff562007-02-01 15:06:36 +0900434 /* Request and iomap PCI regions */
435 rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME);
436 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900437 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900438 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900439 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900440 host->iomap = pcim_iomap_table(pdev);
441 mmio_base = host->iomap[5];
442
443 /* different controllers have different number of ports - currently 4 or 8 */
444 /* All ports are on the same function. Multi-function device is no
445 * longer available. This should not be seen in any system. */
446 for (i = 0; i < host->n_ports; i++)
447 k2_sata_setup_port(&host->ports[i]->ioaddr,
448 mmio_base + i * K2_SATA_PORT_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
451 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900452 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
454 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900455 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 /* Clear a magic bit in SCR1 according to Darwin, those help
458 * some funky seagate drives (though so far, those were already
Rolf Eike Beer104e5012005-03-27 08:50:38 -0500459 * set by the firmware on the machines I had access to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 */
461 writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
462 mmio_base + K2_SATA_SICR1_OFFSET);
463
464 /* Clear SATA error & interrupts we don't use */
465 writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
466 writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
467
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900469 return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
470 &k2_sata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471}
472
Narendra Sankar60bf09a2005-05-25 16:51:00 -0700473/* 0x240 is device ID for Apple K2 device
474 * 0x241 is device ID for Serverworks Frodo4
475 * 0x242 is device ID for Serverworks Frodo8
476 * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
477 * controller
478 * */
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500479static const struct pci_device_id k2_sata_pci_tbl[] = {
Jeff Garzikc10340a2006-12-14 17:04:33 -0500480 { PCI_VDEVICE(SERVERWORKS, 0x0240), board_svw4 },
481 { PCI_VDEVICE(SERVERWORKS, 0x0241), board_svw4 },
482 { PCI_VDEVICE(SERVERWORKS, 0x0242), board_svw8 },
483 { PCI_VDEVICE(SERVERWORKS, 0x024a), board_svw4 },
484 { PCI_VDEVICE(SERVERWORKS, 0x024b), board_svw4 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 { }
487};
488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489static struct pci_driver k2_sata_pci_driver = {
490 .name = DRV_NAME,
491 .id_table = k2_sata_pci_tbl,
492 .probe = k2_sata_init_one,
493 .remove = ata_pci_remove_one,
494};
495
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496static int __init k2_sata_init(void)
497{
Pavel Roskinb7887192006-08-10 18:13:18 +0900498 return pci_register_driver(&k2_sata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499}
500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501static void __exit k2_sata_exit(void)
502{
503 pci_unregister_driver(&k2_sata_pci_driver);
504}
505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506MODULE_AUTHOR("Benjamin Herrenschmidt");
507MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
508MODULE_LICENSE("GPL");
509MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
510MODULE_VERSION(DRV_VERSION);
511
512module_init(k2_sata_init);
513module_exit(k2_sata_exit);