blob: 4e5be94e079a6c64353bd327c9fe4ef9796e16b1 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_TLBFLUSH_H
2#define _ASM_X86_TLBFLUSH_H
Thomas Gleixnerd291cf82008-01-30 13:30:35 +01003
4#include <linux/mm.h>
5#include <linux/sched.h>
6
7#include <asm/processor.h>
Borislav Petkovcd4d09e2016-01-26 22:12:04 +01008#include <asm/cpufeature.h>
David Howellsf05e7982012-03-28 18:11:12 +01009#include <asm/special_insns.h>
Thomas Gleixnerd291cf82008-01-30 13:30:35 +010010
Andy Lutomirski060a4022016-01-29 11:42:57 -080011static inline void __invpcid(unsigned long pcid, unsigned long addr,
12 unsigned long type)
13{
Borislav Petkove2c7698c2016-02-10 15:51:16 +010014 struct { u64 d[2]; } desc = { { pcid, addr } };
Andy Lutomirski060a4022016-01-29 11:42:57 -080015
16 /*
17 * The memory clobber is because the whole point is to invalidate
18 * stale TLB entries and, especially if we're flushing global
19 * mappings, we don't want the compiler to reorder any subsequent
20 * memory accesses before the TLB flush.
21 *
22 * The hex opcode is invpcid (%ecx), %eax in 32-bit mode and
23 * invpcid (%rcx), %rax in long mode.
24 */
25 asm volatile (".byte 0x66, 0x0f, 0x38, 0x82, 0x01"
Borislav Petkove2c7698c2016-02-10 15:51:16 +010026 : : "m" (desc), "a" (type), "c" (&desc) : "memory");
Andy Lutomirski060a4022016-01-29 11:42:57 -080027}
28
29#define INVPCID_TYPE_INDIV_ADDR 0
30#define INVPCID_TYPE_SINGLE_CTXT 1
31#define INVPCID_TYPE_ALL_INCL_GLOBAL 2
32#define INVPCID_TYPE_ALL_NON_GLOBAL 3
33
34/* Flush all mappings for a given pcid and addr, not including globals. */
35static inline void invpcid_flush_one(unsigned long pcid,
36 unsigned long addr)
37{
38 __invpcid(pcid, addr, INVPCID_TYPE_INDIV_ADDR);
39}
40
41/* Flush all mappings for a given PCID, not including globals. */
42static inline void invpcid_flush_single_context(unsigned long pcid)
43{
44 __invpcid(pcid, 0, INVPCID_TYPE_SINGLE_CTXT);
45}
46
47/* Flush all mappings, including globals, for all PCIDs. */
48static inline void invpcid_flush_all(void)
49{
50 __invpcid(0, 0, INVPCID_TYPE_ALL_INCL_GLOBAL);
51}
52
53/* Flush all mappings for all PCIDs except globals. */
54static inline void invpcid_flush_all_nonglobals(void)
55{
56 __invpcid(0, 0, INVPCID_TYPE_ALL_NON_GLOBAL);
57}
58
Thomas Gleixnerd291cf82008-01-30 13:30:35 +010059#ifdef CONFIG_PARAVIRT
60#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020061#else
Thomas Gleixnerd291cf82008-01-30 13:30:35 +010062#define __flush_tlb() __native_flush_tlb()
63#define __flush_tlb_global() __native_flush_tlb_global()
64#define __flush_tlb_single(addr) __native_flush_tlb_single(addr)
Thomas Gleixner96a388d2007-10-11 11:20:03 +020065#endif
Thomas Gleixnerd291cf82008-01-30 13:30:35 +010066
Andy Lutomirski1e02ce42014-10-24 15:58:08 -070067struct tlb_state {
68#ifdef CONFIG_SMP
69 struct mm_struct *active_mm;
70 int state;
71#endif
72
73 /*
74 * Access to this CR4 shadow and to H/W CR4 is protected by
75 * disabling interrupts when modifying either one.
76 */
77 unsigned long cr4;
78};
79DECLARE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate);
80
81/* Initialize cr4 shadow for this CPU. */
82static inline void cr4_init_shadow(void)
83{
84 this_cpu_write(cpu_tlbstate.cr4, __read_cr4());
85}
86
Andy Lutomirski375074c2014-10-24 15:58:07 -070087/* Set in this cpu's CR4. */
88static inline void cr4_set_bits(unsigned long mask)
89{
90 unsigned long cr4;
91
Andy Lutomirski1e02ce42014-10-24 15:58:08 -070092 cr4 = this_cpu_read(cpu_tlbstate.cr4);
93 if ((cr4 | mask) != cr4) {
94 cr4 |= mask;
95 this_cpu_write(cpu_tlbstate.cr4, cr4);
96 __write_cr4(cr4);
97 }
Andy Lutomirski375074c2014-10-24 15:58:07 -070098}
99
100/* Clear in this cpu's CR4. */
101static inline void cr4_clear_bits(unsigned long mask)
102{
103 unsigned long cr4;
104
Andy Lutomirski1e02ce42014-10-24 15:58:08 -0700105 cr4 = this_cpu_read(cpu_tlbstate.cr4);
106 if ((cr4 & ~mask) != cr4) {
107 cr4 &= ~mask;
108 this_cpu_write(cpu_tlbstate.cr4, cr4);
109 __write_cr4(cr4);
110 }
111}
112
113/* Read the CR4 shadow. */
114static inline unsigned long cr4_read_shadow(void)
115{
116 return this_cpu_read(cpu_tlbstate.cr4);
Andy Lutomirski375074c2014-10-24 15:58:07 -0700117}
118
119/*
120 * Save some of cr4 feature set we're using (e.g. Pentium 4MB
121 * enable and PPro Global page enable), so that any CPU's that boot
122 * up after us can get the correct flags. This should only be used
123 * during boot on the boot cpu.
124 */
125extern unsigned long mmu_cr4_features;
126extern u32 *trampoline_cr4_features;
127
128static inline void cr4_set_bits_and_update_boot(unsigned long mask)
129{
130 mmu_cr4_features |= mask;
131 if (trampoline_cr4_features)
132 *trampoline_cr4_features = mmu_cr4_features;
133 cr4_set_bits(mask);
134}
135
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100136static inline void __native_flush_tlb(void)
137{
Chris Wrightd7285c62009-04-23 10:21:38 -0700138 native_write_cr3(native_read_cr3());
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100139}
140
Fenghua Yu086fc8f2012-12-20 23:44:27 -0800141static inline void __native_flush_tlb_global_irq_disabled(void)
142{
143 unsigned long cr4;
144
Andy Lutomirski1e02ce42014-10-24 15:58:08 -0700145 cr4 = this_cpu_read(cpu_tlbstate.cr4);
Fenghua Yu086fc8f2012-12-20 23:44:27 -0800146 /* clear PGE */
147 native_write_cr4(cr4 & ~X86_CR4_PGE);
148 /* write old PGE again and flush TLBs */
149 native_write_cr4(cr4);
150}
151
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100152static inline void __native_flush_tlb_global(void)
153{
Ingo Molnarb1979a52008-05-12 21:21:15 +0200154 unsigned long flags;
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100155
Andy Lutomirskid8bced72016-01-29 11:42:59 -0800156 if (static_cpu_has(X86_FEATURE_INVPCID)) {
157 /*
158 * Using INVPCID is considerably faster than a pair of writes
159 * to CR4 sandwiched inside an IRQ flag save/restore.
160 */
161 invpcid_flush_all();
162 return;
163 }
164
Ingo Molnarb1979a52008-05-12 21:21:15 +0200165 /*
166 * Read-modify-write to CR4 - protect it from preemption and
167 * from interrupts. (Use the raw variant because this code can
168 * be called from deep inside debugging code.)
169 */
170 raw_local_irq_save(flags);
171
Fenghua Yu086fc8f2012-12-20 23:44:27 -0800172 __native_flush_tlb_global_irq_disabled();
Ingo Molnarb1979a52008-05-12 21:21:15 +0200173
174 raw_local_irq_restore(flags);
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100175}
176
177static inline void __native_flush_tlb_single(unsigned long addr)
178{
Joe Perches94cf8de2008-03-23 01:03:45 -0700179 asm volatile("invlpg (%0)" ::"r" (addr) : "memory");
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100180}
181
182static inline void __flush_tlb_all(void)
183{
Borislav Petkovc109bf92016-03-29 17:42:02 +0200184 if (static_cpu_has(X86_FEATURE_PGE))
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100185 __flush_tlb_global();
186 else
187 __flush_tlb();
188}
189
190static inline void __flush_tlb_one(unsigned long addr)
191{
Mel Gormanec659932014-01-21 14:33:16 -0800192 count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ONE);
Michael Wange8747f12013-06-04 14:28:18 +0800193 __flush_tlb_single(addr);
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100194}
195
Alex Shi3e7f3db2012-05-10 18:01:59 +0800196#define TLB_FLUSH_ALL -1UL
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100197
198/*
199 * TLB flushing:
200 *
201 * - flush_tlb() flushes the current mm struct TLBs
202 * - flush_tlb_all() flushes all processes TLBs
203 * - flush_tlb_mm(mm) flushes the specified mm context TLB's
204 * - flush_tlb_page(vma, vmaddr) flushes one page
205 * - flush_tlb_range(vma, start, end) flushes a range of pages
206 * - flush_tlb_kernel_range(start, end) flushes a range of kernel pages
Alex Shie7b52ff2012-06-28 09:02:17 +0800207 * - flush_tlb_others(cpumask, mm, start, end) flushes TLBs on other cpus
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100208 *
209 * ..but the i386 has somewhat limited tlb flushing capabilities,
210 * and page-granular flushes are available only on i486 and up.
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100211 */
212
213#ifndef CONFIG_SMP
214
Dave Hansen6df46862013-09-11 14:20:24 -0700215/* "_up" is for UniProcessor.
216 *
217 * This is a helper for other header functions. *Not* intended to be called
218 * directly. All global TLB flushes need to either call this, or to bump the
219 * vm statistics themselves.
220 */
221static inline void __flush_tlb_up(void)
222{
Mel Gormanec659932014-01-21 14:33:16 -0800223 count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL);
Dave Hansen6df46862013-09-11 14:20:24 -0700224 __flush_tlb();
225}
226
227static inline void flush_tlb_all(void)
228{
Mel Gormanec659932014-01-21 14:33:16 -0800229 count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL);
Dave Hansen6df46862013-09-11 14:20:24 -0700230 __flush_tlb_all();
231}
232
233static inline void flush_tlb(void)
234{
235 __flush_tlb_up();
236}
237
238static inline void local_flush_tlb(void)
239{
240 __flush_tlb_up();
241}
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100242
243static inline void flush_tlb_mm(struct mm_struct *mm)
244{
245 if (mm == current->active_mm)
Dave Hansen6df46862013-09-11 14:20:24 -0700246 __flush_tlb_up();
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100247}
248
249static inline void flush_tlb_page(struct vm_area_struct *vma,
250 unsigned long addr)
251{
252 if (vma->vm_mm == current->active_mm)
253 __flush_tlb_one(addr);
254}
255
256static inline void flush_tlb_range(struct vm_area_struct *vma,
257 unsigned long start, unsigned long end)
258{
259 if (vma->vm_mm == current->active_mm)
Dave Hansen6df46862013-09-11 14:20:24 -0700260 __flush_tlb_up();
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100261}
262
Alex Shi7efa1c82012-07-20 09:18:23 +0800263static inline void flush_tlb_mm_range(struct mm_struct *mm,
Alex Shi611ae8e2012-06-28 09:02:22 +0800264 unsigned long start, unsigned long end, unsigned long vmflag)
265{
Alex Shi7efa1c82012-07-20 09:18:23 +0800266 if (mm == current->active_mm)
Dave Hansen6df46862013-09-11 14:20:24 -0700267 __flush_tlb_up();
Alex Shi611ae8e2012-06-28 09:02:22 +0800268}
269
Rusty Russell4595f962009-01-10 21:58:09 -0800270static inline void native_flush_tlb_others(const struct cpumask *cpumask,
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100271 struct mm_struct *mm,
Alex Shie7b52ff2012-06-28 09:02:17 +0800272 unsigned long start,
273 unsigned long end)
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100274{
275}
276
Alex Nixon913da642008-09-03 14:30:23 +0100277static inline void reset_lazy_tlbstate(void)
278{
279}
280
Alex Shieffee4b2012-06-28 09:02:24 +0800281static inline void flush_tlb_kernel_range(unsigned long start,
282 unsigned long end)
283{
284 flush_tlb_all();
285}
286
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100287#else /* SMP */
288
289#include <asm/smp.h>
290
291#define local_flush_tlb() __flush_tlb()
292
Alex Shi611ae8e2012-06-28 09:02:22 +0800293#define flush_tlb_mm(mm) flush_tlb_mm_range(mm, 0UL, TLB_FLUSH_ALL, 0UL)
294
295#define flush_tlb_range(vma, start, end) \
296 flush_tlb_mm_range(vma->vm_mm, start, end, vma->vm_flags)
297
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100298extern void flush_tlb_all(void);
299extern void flush_tlb_current_task(void);
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100300extern void flush_tlb_page(struct vm_area_struct *, unsigned long);
Alex Shi611ae8e2012-06-28 09:02:22 +0800301extern void flush_tlb_mm_range(struct mm_struct *mm, unsigned long start,
302 unsigned long end, unsigned long vmflag);
Alex Shieffee4b2012-06-28 09:02:24 +0800303extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100304
305#define flush_tlb() flush_tlb_current_task()
306
Rusty Russell4595f962009-01-10 21:58:09 -0800307void native_flush_tlb_others(const struct cpumask *cpumask,
Alex Shie7b52ff2012-06-28 09:02:17 +0800308 struct mm_struct *mm,
309 unsigned long start, unsigned long end);
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100310
311#define TLBSTATE_OK 1
312#define TLBSTATE_LAZY 2
313
Alex Nixon913da642008-09-03 14:30:23 +0100314static inline void reset_lazy_tlbstate(void)
315{
Alex Shic6ae41e2012-05-11 15:35:27 +0800316 this_cpu_write(cpu_tlbstate.state, 0);
317 this_cpu_write(cpu_tlbstate.active_mm, &init_mm);
Alex Nixon913da642008-09-03 14:30:23 +0100318}
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100319
320#endif /* SMP */
321
322#ifndef CONFIG_PARAVIRT
Alex Shie7b52ff2012-06-28 09:02:17 +0800323#define flush_tlb_others(mask, mm, start, end) \
324 native_flush_tlb_others(mask, mm, start, end)
Thomas Gleixnerd291cf82008-01-30 13:30:35 +0100325#endif
326
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700327#endif /* _ASM_X86_TLBFLUSH_H */