blob: b17f5c43bbe46773d7f8435f61a196ba9672daec [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070039
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053040#include "ql4_dbg.h"
41#include "ql4_nx.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070042
43#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
44#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
45#endif
46
47#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
48#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080049#endif
50
51#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
52#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
53#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070054
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053055#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
56#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
57#endif
58
Karen Higgins7eece5a2011-03-21 03:34:29 -070059#define ISP4XXX_PCI_FN_1 0x1
60#define ISP4XXX_PCI_FN_2 0x3
61
David Somayajuluafaf5a22006-09-19 10:28:00 -070062#define QLA_SUCCESS 0
63#define QLA_ERROR 1
64
65/*
66 * Data bit definitions
67 */
68#define BIT_0 0x1
69#define BIT_1 0x2
70#define BIT_2 0x4
71#define BIT_3 0x8
72#define BIT_4 0x10
73#define BIT_5 0x20
74#define BIT_6 0x40
75#define BIT_7 0x80
76#define BIT_8 0x100
77#define BIT_9 0x200
78#define BIT_10 0x400
79#define BIT_11 0x800
80#define BIT_12 0x1000
81#define BIT_13 0x2000
82#define BIT_14 0x4000
83#define BIT_15 0x8000
84#define BIT_16 0x10000
85#define BIT_17 0x20000
86#define BIT_18 0x40000
87#define BIT_19 0x80000
88#define BIT_20 0x100000
89#define BIT_21 0x200000
90#define BIT_22 0x400000
91#define BIT_23 0x800000
92#define BIT_24 0x1000000
93#define BIT_25 0x2000000
94#define BIT_26 0x4000000
95#define BIT_27 0x8000000
96#define BIT_28 0x10000000
97#define BIT_29 0x20000000
98#define BIT_30 0x40000000
99#define BIT_31 0x80000000
100
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530101/**
102 * Macros to help code, maintain, etc.
103 **/
104#define ql4_printk(level, ha, format, arg...) \
105 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
106
107
David Somayajuluafaf5a22006-09-19 10:28:00 -0700108/*
109 * Host adapter default definitions
110 ***********************************/
111#define MAX_HBAS 16
112#define MAX_BUSES 1
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530113#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700114#define MAX_LUNS 0xffff
115#define MAX_AEN_ENTRIES 256 /* should be > EXT_DEF_MAX_AEN_QUEUE */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530116#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117#define MAX_PDU_ENTRIES 32
118#define INVALID_ENTRY 0xFFFF
119#define MAX_CMDS_TO_RISC 1024
120#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700121#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700122#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700123
124/*
125 * Buffer sizes
126 */
127#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
128#define RESPONSE_QUEUE_DEPTH 64
129#define QUEUE_SIZE 64
130#define DMA_BUFFER_SIZE 512
131
132/*
133 * Misc
134 */
135#define MAC_ADDR_LEN 6 /* in bytes */
136#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530137#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700138#define DRIVER_NAME "qla4xxx"
139
140#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530141#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700142
143#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200144#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700145#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700146
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530147#define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
148 /* recovery timeout */
149
David Somayajuluafaf5a22006-09-19 10:28:00 -0700150#define LSDW(x) ((u32)((u64)(x)))
151#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
152
153/*
154 * Retry & Timeout Values
155 */
156#define MBOX_TOV 60
157#define SOFT_RESET_TOV 30
158#define RESET_INTR_TOV 3
159#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530160#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700161#define ADAPTER_RESET_TOV 180
162#define EXTEND_CMD_TOV 60
163#define WAIT_CMD_TOV 30
164#define EH_WAIT_CMD_TOV 120
165#define FIRMWARE_UP_TOV 60
166#define RESET_FIRMWARE_TOV 30
167#define LOGOUT_TOV 10
168#define IOCB_TOV_MARGIN 10
169#define RELOGIN_TOV 18
170#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700171#define HBA_ONLINE_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700172
173#define MAX_RESET_HA_RETRIES 2
174
Vikas Chaudhary53698872010-04-28 11:41:59 +0530175#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
176
David Somayajuluafaf5a22006-09-19 10:28:00 -0700177/*
178 * SCSI Request Block structure (srb) that is placed
179 * on cmd->SCp location of every I/O [We have 22 bytes available]
180 */
181struct srb {
182 struct list_head list; /* (8) */
183 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800184 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700185 uint16_t flags; /* (1) Status flags. */
186
187#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300188#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700189 uint8_t state; /* (1) Status flags. */
190
191#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
192#define SRB_FREE_STATE 1
193#define SRB_ACTIVE_STATE 3
194#define SRB_ACTIVE_TIMEOUT_STATE 4
195#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
196
197 struct scsi_cmnd *cmd; /* (4) SCSI command block */
198 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530199 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700200 uint8_t err_id; /* error id */
201#define SRB_ERR_PORT 1 /* Request failed because "port down" */
202#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
203#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
204#define SRB_ERR_OTHER 4
205
206 uint16_t reserved;
207 uint16_t iocb_tov;
208 uint16_t iocb_cnt; /* Number of used iocbs */
209 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500210
211 /* Used for extended sense / status continuation */
212 uint8_t *req_sense_ptr;
213 uint16_t req_sense_len;
214 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700215};
216
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700217/*
218 * Asynchronous Event Queue structure
219 */
220struct aen {
221 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
222};
223
224struct ql4_aen_log {
225 int count;
226 struct aen entry[MAX_AEN_ENTRIES];
227};
228
229/*
230 * Device Database (DDB) structure
231 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700232struct ddb_entry {
233 struct list_head list; /* ddb list */
234 struct scsi_qla_host *ha;
235 struct iscsi_cls_session *sess;
236 struct iscsi_cls_conn *conn;
237
238 atomic_t state; /* DDB State */
239
240 unsigned long flags; /* DDB Flags */
241
David Somayajuluafaf5a22006-09-19 10:28:00 -0700242 uint16_t fw_ddb_index; /* DDB firmware index */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530243 uint16_t options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700244 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
245
246 uint32_t CmdSn;
247 uint16_t target_session_id;
248 uint16_t connection_id;
249 uint16_t exe_throttle; /* Max mumber of cmds outstanding
250 * simultaneously */
251 uint16_t task_mgmt_timeout; /* Min time for task mgmt cmds to
252 * complete */
253 uint16_t default_relogin_timeout; /* Max time to wait for
254 * relogin to complete */
255 uint16_t tcp_source_port_num;
256 uint32_t default_time2wait; /* Default Min time between
257 * relogins (+aens) */
258
David Somayajuluafaf5a22006-09-19 10:28:00 -0700259 atomic_t retry_relogin_timer; /* Min Time between relogins
260 * (4000 only) */
261 atomic_t relogin_timer; /* Max Time to wait for relogin to complete */
262 atomic_t relogin_retry_count; /* Num of times relogin has been
263 * retried */
264
265 uint16_t port;
266 uint32_t tpgt;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530267 uint8_t ip_addr[IP_ADDR_LEN];
David Somayajuluafaf5a22006-09-19 10:28:00 -0700268 uint8_t iscsi_name[ISCSI_NAME_SIZE]; /* 72 x48 */
269 uint8_t iscsi_alias[0x20];
Mike Christie41bbdbe2009-01-16 12:36:52 -0600270 uint8_t isid[6];
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530271 uint16_t iscsi_max_burst_len;
272 uint16_t iscsi_max_outsnd_r2t;
273 uint16_t iscsi_first_burst_len;
274 uint16_t iscsi_max_rcv_data_seg_len;
275 uint16_t iscsi_max_snd_data_seg_len;
276
277 struct in6_addr remote_ipv6_addr;
278 struct in6_addr link_local_ipv6_addr;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700279};
280
281/*
282 * DDB states.
283 */
284#define DDB_STATE_DEAD 0 /* We can no longer talk to
285 * this device */
286#define DDB_STATE_ONLINE 1 /* Device ready to accept
287 * commands */
288#define DDB_STATE_MISSING 2 /* Device logged off, trying
289 * to re-login */
290
291/*
292 * DDB flags.
293 */
294#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700295#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
296#define DF_FO_MASKED 3
297
David Somayajuluafaf5a22006-09-19 10:28:00 -0700298
299#include "ql4_fw.h"
300#include "ql4_nvram.h"
301
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530302struct ql82xx_hw_data {
303 /* Offsets for flash/nvram access (set to ~0 if not used). */
304 uint32_t flash_conf_off;
305 uint32_t flash_data_off;
306
307 uint32_t fdt_wrt_disable;
308 uint32_t fdt_erase_cmd;
309 uint32_t fdt_block_size;
310 uint32_t fdt_unprotect_sec_cmd;
311 uint32_t fdt_protect_sec_cmd;
312
313 uint32_t flt_region_flt;
314 uint32_t flt_region_fdt;
315 uint32_t flt_region_boot;
316 uint32_t flt_region_bootload;
317 uint32_t flt_region_fw;
318 uint32_t reserved;
319};
320
321struct qla4_8xxx_legacy_intr_set {
322 uint32_t int_vec_bit;
323 uint32_t tgt_status_reg;
324 uint32_t tgt_mask_reg;
325 uint32_t pci_int_reg;
326};
327
328/* MSI-X Support */
329
330#define QLA_MSIX_DEFAULT 0x00
331#define QLA_MSIX_RSP_Q 0x01
332
333#define QLA_MSIX_ENTRIES 2
334#define QLA_MIDX_DEFAULT 0
335#define QLA_MIDX_RSP_Q 1
336
337struct ql4_msix_entry {
338 int have_irq;
339 uint16_t msix_vector;
340 uint16_t msix_entry;
341};
342
343/*
344 * ISP Operations
345 */
346struct isp_operations {
347 int (*iospace_config) (struct scsi_qla_host *ha);
348 void (*pci_config) (struct scsi_qla_host *);
349 void (*disable_intrs) (struct scsi_qla_host *);
350 void (*enable_intrs) (struct scsi_qla_host *);
351 int (*start_firmware) (struct scsi_qla_host *);
352 irqreturn_t (*intr_handler) (int , void *);
353 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
354 int (*reset_chip) (struct scsi_qla_host *);
355 int (*reset_firmware) (struct scsi_qla_host *);
356 void (*queue_iocb) (struct scsi_qla_host *);
357 void (*complete_iocb) (struct scsi_qla_host *);
358 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
359 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
360 int (*get_sys_info) (struct scsi_qla_host *);
361};
362
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500363/*qla4xxx ipaddress configuration details */
364struct ipaddress_config {
365 uint16_t ipv4_options;
366 uint16_t tcp_options;
367 uint16_t ipv4_vlan_tag;
368 uint8_t ipv4_addr_state;
369 uint8_t ip_address[IP_ADDR_LEN];
370 uint8_t subnet_mask[IP_ADDR_LEN];
371 uint8_t gateway[IP_ADDR_LEN];
372 uint32_t ipv6_options;
373 uint32_t ipv6_addl_options;
374 uint8_t ipv6_link_local_state;
375 uint8_t ipv6_addr0_state;
376 uint8_t ipv6_addr1_state;
377 uint8_t ipv6_default_router_state;
378 uint16_t ipv6_vlan_tag;
379 struct in6_addr ipv6_link_local_addr;
380 struct in6_addr ipv6_addr0;
381 struct in6_addr ipv6_addr1;
382 struct in6_addr ipv6_default_router_addr;
383};
384
David Somayajuluafaf5a22006-09-19 10:28:00 -0700385/*
386 * Linux Host Adapter structure
387 */
388struct scsi_qla_host {
389 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700390 unsigned long flags;
391
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700392#define AF_ONLINE 0 /* 0x00000001 */
393#define AF_INIT_DONE 1 /* 0x00000002 */
394#define AF_MBOX_COMMAND 2 /* 0x00000004 */
395#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
396#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
397#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
398#define AF_LINK_UP 8 /* 0x00000100 */
399#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
400#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700401#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530402#define AF_INTx_ENABLED 15 /* 0x00008000 */
403#define AF_MSI_ENABLED 16 /* 0x00010000 */
404#define AF_MSIX_ENABLED 17 /* 0x00020000 */
405#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530406#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530407#define AF_EEH_BUSY 20 /* 0x00100000 */
408#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700409
410 unsigned long dpc_flags;
411
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700412#define DPC_RESET_HA 1 /* 0x00000002 */
413#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
414#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530415#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700416#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
417#define DPC_ISNS_RESTART 7 /* 0x00000080 */
418#define DPC_AEN 9 /* 0x00000200 */
419#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530420#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530421#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
422#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
423#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
424
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700425
426 struct Scsi_Host *host; /* pointer to host data */
427 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700428
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530429 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700430
431 /* SRB cache. */
432#define SRB_MIN_REQ 128
433 mempool_t *srb_mempool;
434
435 /* pci information */
436 struct pci_dev *pdev;
437
438 struct isp_reg __iomem *reg; /* Base I/O address */
439 unsigned long pio_address;
440 unsigned long pio_length;
441#define MIN_IOBASE_LEN 0x100
442
443 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700444
445 unsigned long host_no;
446
447 /* NVRAM registers */
448 struct eeprom_data *nvram;
449 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530450 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700451
452 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800453 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700454 uint64_t adapter_error_count;
455 uint64_t device_error_count;
456 uint64_t total_io_count;
457 uint64_t total_mbytes_xferred;
458 uint64_t link_failure_count;
459 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800460 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700461 uint32_t spurious_int_count;
462 uint32_t aborted_io_count;
463 uint32_t io_timeout_count;
464 uint32_t mailbox_timeout_count;
465 uint32_t seconds_since_last_intr;
466 uint32_t seconds_since_last_heartbeat;
467 uint32_t mac_index;
468
469 /* Info Needed for Management App */
470 /* --- From GetFwVersion --- */
471 uint32_t firmware_version[2];
472 uint32_t patch_number;
473 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700474 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700475
476 /* --- From Init_FW --- */
477 /* init_cb_t *init_cb; */
478 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700479 uint8_t alias[32];
480 uint8_t name_string[256];
481 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700482
483 /* --- From FlashSysInfo --- */
484 uint8_t my_mac[MAC_ADDR_LEN];
485 uint8_t serial_number[16];
486
487 /* --- From GetFwState --- */
488 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700489 uint32_t addl_fw_state;
490
491 /* Linux kernel thread */
492 struct workqueue_struct *dpc_thread;
493 struct work_struct dpc_work;
494
495 /* Linux timer thread */
496 struct timer_list timer;
497 uint32_t timer_active;
498
499 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700500 atomic_t check_relogin_timeouts;
501 uint32_t retry_reset_ha_cnt;
502 uint32_t isp_reset_timer; /* reset test timer */
503 uint32_t nic_reset_timer; /* simulated nic reset test timer */
504 int eh_start;
505 struct list_head free_srb_q;
506 uint16_t free_srb_q_count;
507 uint16_t num_srbs_allocated;
508
509 /* DMA Memory Block */
510 void *queues;
511 dma_addr_t queues_dma;
512 unsigned long queues_len;
513
514#define MEM_ALIGN_VALUE \
515 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
516 sizeof(struct queue_entry))
517 /* request and response queue variables */
518 dma_addr_t request_dma;
519 struct queue_entry *request_ring;
520 struct queue_entry *request_ptr;
521 dma_addr_t response_dma;
522 struct queue_entry *response_ring;
523 struct queue_entry *response_ptr;
524 dma_addr_t shadow_regs_dma;
525 struct shadow_regs *shadow_regs;
526 uint16_t request_in; /* Current indexes. */
527 uint16_t request_out;
528 uint16_t response_in;
529 uint16_t response_out;
530
531 /* aen queue variables */
532 uint16_t aen_q_count; /* Number of available aen_q entries */
533 uint16_t aen_in; /* Current indexes */
534 uint16_t aen_out;
535 struct aen aen_q[MAX_AEN_ENTRIES];
536
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700537 struct ql4_aen_log aen_log;/* tracks all aens */
538
David Somayajuluafaf5a22006-09-19 10:28:00 -0700539 /* This mutex protects several threads to do mailbox commands
540 * concurrently.
541 */
542 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700543
544 /* temporary mailbox status registers */
545 volatile uint8_t mbox_status_count;
546 volatile uint32_t mbox_status[MBOX_REG_COUNT];
547
548 /* local device database list (contains internal ddb entries) */
549 struct list_head ddb_list;
550
551 /* Map ddb_list entry by FW ddb index */
552 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
553
Karen Higgins94bced32009-07-15 15:02:58 -0500554 /* Saved srb for status continuation entry processing */
555 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530556
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530557 uint8_t acb_version;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530558
559 /* qla82xx specific fields */
560 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
561 unsigned long nx_pcibase; /* Base I/O address */
562 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
563 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
564 unsigned long first_page_group_start;
565 unsigned long first_page_group_end;
566
567 uint32_t crb_win;
568 uint32_t curr_window;
569 uint32_t ddr_mn_window;
570 unsigned long mn_win_crb;
571 unsigned long ms_win_crb;
572 int qdr_sn_window;
573 rwlock_t hw_lock;
574 uint16_t func_num;
575 int link_width;
576
577 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
578 u32 nx_crb_mask;
579
580 uint8_t revision_id;
581 uint32_t fw_heartbeat_counter;
582
583 struct isp_operations *isp_ops;
584 struct ql82xx_hw_data hw;
585
586 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
587
588 uint32_t nx_dev_init_timeout;
589 uint32_t nx_reset_timeout;
590
591 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700592
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500593 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500594 struct iscsi_iface *iface_ipv4;
595 struct iscsi_iface *iface_ipv6_0;
596 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500597
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700598 /* --- From About Firmware --- */
599 uint16_t iscsi_major;
600 uint16_t iscsi_minor;
601 uint16_t bootload_major;
602 uint16_t bootload_minor;
603 uint16_t bootload_patch;
604 uint16_t bootload_build;
Vikas Chaudharya3559432011-07-25 13:48:51 -0500605
606 uint32_t flash_state;
607#define QLFLASH_WAITING 0
608#define QLFLASH_READING 1
609#define QLFLASH_WRITING 2
David Somayajuluafaf5a22006-09-19 10:28:00 -0700610};
611
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530612static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
613{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500614 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530615}
616
617static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
618{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500619 return ((ha->ip_config.ipv6_options &
620 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530621}
622
David Somayajuluafaf5a22006-09-19 10:28:00 -0700623static inline int is_qla4010(struct scsi_qla_host *ha)
624{
625 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
626}
627
628static inline int is_qla4022(struct scsi_qla_host *ha)
629{
630 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
631}
632
David C Somayajulud9150582006-11-15 17:38:40 -0800633static inline int is_qla4032(struct scsi_qla_host *ha)
634{
635 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
636}
637
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530638static inline int is_qla8022(struct scsi_qla_host *ha)
639{
640 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
641}
642
Lalit Chandivade2232be02010-07-30 14:38:47 +0530643/* Note: Currently AER/EEH is now supported only for 8022 cards
644 * This function needs to be updated when AER/EEH is enabled
645 * for other cards.
646 */
647static inline int is_aer_supported(struct scsi_qla_host *ha)
648{
649 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
650}
651
David Somayajuluafaf5a22006-09-19 10:28:00 -0700652static inline int adapter_up(struct scsi_qla_host *ha)
653{
654 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
655 (test_bit(AF_LINK_UP, &ha->flags) != 0);
656}
657
658static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
659{
660 return (struct scsi_qla_host *)shost->hostdata;
661}
662
663static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
664{
David C Somayajulud9150582006-11-15 17:38:40 -0800665 return (is_qla4010(ha) ?
666 &ha->reg->u1.isp4010.nvram :
667 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700668}
669
670static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
671{
David C Somayajulud9150582006-11-15 17:38:40 -0800672 return (is_qla4010(ha) ?
673 &ha->reg->u1.isp4010.nvram :
674 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700675}
676
677static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
678{
David C Somayajulud9150582006-11-15 17:38:40 -0800679 return (is_qla4010(ha) ?
680 &ha->reg->u2.isp4010.ext_hw_conf :
681 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700682}
683
684static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
685{
David C Somayajulud9150582006-11-15 17:38:40 -0800686 return (is_qla4010(ha) ?
687 &ha->reg->u2.isp4010.port_status :
688 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700689}
690
691static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
692{
David C Somayajulud9150582006-11-15 17:38:40 -0800693 return (is_qla4010(ha) ?
694 &ha->reg->u2.isp4010.port_ctrl :
695 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700696}
697
698static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
699{
David C Somayajulud9150582006-11-15 17:38:40 -0800700 return (is_qla4010(ha) ?
701 &ha->reg->u2.isp4010.port_err_status :
702 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700703}
704
705static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
706{
David C Somayajulud9150582006-11-15 17:38:40 -0800707 return (is_qla4010(ha) ?
708 &ha->reg->u2.isp4010.gp_out :
709 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700710}
711
712static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
713{
David C Somayajulud9150582006-11-15 17:38:40 -0800714 return (is_qla4010(ha) ?
715 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
716 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700717}
718
719int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
720void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
721int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
722
723static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
724{
David C Somayajulud9150582006-11-15 17:38:40 -0800725 if (is_qla4010(a))
726 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
727 QL4010_FLASH_SEM_BITS);
728 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700729 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
730 (QL4022_RESOURCE_BITS_BASE_CODE |
731 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700732}
733
734static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
735{
David C Somayajulud9150582006-11-15 17:38:40 -0800736 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700737 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800738 else
739 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700740}
741
742static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
743{
David C Somayajulud9150582006-11-15 17:38:40 -0800744 if (is_qla4010(a))
745 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
746 QL4010_NVRAM_SEM_BITS);
747 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700748 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
749 (QL4022_RESOURCE_BITS_BASE_CODE |
750 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700751}
752
753static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
754{
David C Somayajulud9150582006-11-15 17:38:40 -0800755 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700756 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800757 else
758 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700759}
760
761static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
762{
David C Somayajulud9150582006-11-15 17:38:40 -0800763 if (is_qla4010(a))
764 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
765 QL4010_DRVR_SEM_BITS);
766 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700767 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
768 (QL4022_RESOURCE_BITS_BASE_CODE |
769 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700770}
771
772static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
773{
David C Somayajulud9150582006-11-15 17:38:40 -0800774 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700775 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800776 else
777 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700778}
779
780/*---------------------------------------------------------------------------*/
781
782/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
783#define PRESERVE_DDB_LIST 0
784#define REBUILD_DDB_LIST 1
785
786/* Defines for process_aen() */
787#define PROCESS_ALL_AENS 0
788#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700789
David Somayajuluafaf5a22006-09-19 10:28:00 -0700790#endif /*_QLA4XXX_H */