blob: 90cbf016894e665cacb2afbd59189d00782a9dd7 [file] [log] [blame]
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +08001/*
2 * Copyright (C) 2010 Marvell International Ltd.
3 * Zhangfei Gao <zhangfei.gao@marvell.com>
4 * Kevin Wang <dwang4@marvell.com>
5 * Mingwei Wang <mwwang@marvell.com>
6 * Philip Rakity <prakity@marvell.com>
7 * Mark Brown <markb@marvell.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/clk.h>
23#include <linux/io.h>
24#include <linux/gpio.h>
25#include <linux/mmc/card.h>
26#include <linux/mmc/host.h>
Chris Ball8f637952012-09-19 16:29:12 +080027#include <linux/mmc/slot-gpio.h>
Zhangfei Gaobfed3452011-06-20 22:11:52 +080028#include <linux/platform_data/pxa_sdhci.h>
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +080029#include <linux/slab.h>
30#include <linux/delay.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040031#include <linux/module.h>
Chris Ballb6503522012-04-10 22:34:33 -040032#include <linux/of.h>
33#include <linux/of_device.h>
Chris Ball8f637952012-09-19 16:29:12 +080034#include <linux/of_gpio.h>
Kevin Liubb691ae2013-02-01 17:48:30 +080035#include <linux/pm.h>
36#include <linux/pm_runtime.h>
Marcin Wojtas5491ce32014-02-18 16:08:29 +010037#include <linux/mbus.h>
Chris Ballb6503522012-04-10 22:34:33 -040038
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +080039#include "sdhci.h"
40#include "sdhci-pltfm.h"
41
Kevin Liubb691ae2013-02-01 17:48:30 +080042#define PXAV3_RPM_DELAY_MS 50
43
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +080044#define SD_CLOCK_BURST_SIZE_SETUP 0x10A
45#define SDCLK_SEL 0x100
46#define SDCLK_DELAY_SHIFT 9
47#define SDCLK_DELAY_MASK 0x1f
48
49#define SD_CFG_FIFO_PARAM 0x100
50#define SDCFG_GEN_PAD_CLK_ON (1<<6)
51#define SDCFG_GEN_PAD_CLK_CNT_MASK 0xFF
52#define SDCFG_GEN_PAD_CLK_CNT_SHIFT 24
53
54#define SD_SPI_MODE 0x108
55#define SD_CE_ATA_1 0x10C
56
57#define SD_CE_ATA_2 0x10E
58#define SDCE_MISC_INT (1<<2)
59#define SDCE_MISC_INT_EN (1<<1)
60
Sebastian Hesselbarthcc9571e2014-10-21 11:22:35 +020061struct sdhci_pxa {
Sebastian Hesselbarth8afdc9c2014-10-21 11:22:40 +020062 struct clk *clk_core;
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +020063 struct clk *clk_io;
Sebastian Hesselbarthcc9571e2014-10-21 11:22:35 +020064 u8 power_mode;
65};
66
Marcin Wojtas5491ce32014-02-18 16:08:29 +010067/*
68 * These registers are relative to the second register region, for the
69 * MBus bridge.
70 */
71#define SDHCI_WINDOW_CTRL(i) (0x80 + ((i) << 3))
72#define SDHCI_WINDOW_BASE(i) (0x84 + ((i) << 3))
73#define SDHCI_MAX_WIN_NUM 8
74
75static int mv_conf_mbus_windows(struct platform_device *pdev,
76 const struct mbus_dram_target_info *dram)
77{
78 int i;
79 void __iomem *regs;
80 struct resource *res;
81
82 if (!dram) {
83 dev_err(&pdev->dev, "no mbus dram info\n");
84 return -EINVAL;
85 }
86
87 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
88 if (!res) {
89 dev_err(&pdev->dev, "cannot get mbus registers\n");
90 return -EINVAL;
91 }
92
93 regs = ioremap(res->start, resource_size(res));
94 if (!regs) {
95 dev_err(&pdev->dev, "cannot map mbus registers\n");
96 return -ENOMEM;
97 }
98
99 for (i = 0; i < SDHCI_MAX_WIN_NUM; i++) {
100 writel(0, regs + SDHCI_WINDOW_CTRL(i));
101 writel(0, regs + SDHCI_WINDOW_BASE(i));
102 }
103
104 for (i = 0; i < dram->num_cs; i++) {
105 const struct mbus_dram_window *cs = dram->cs + i;
106
107 /* Write size, attributes and target id to control register */
108 writel(((cs->size - 1) & 0xffff0000) |
109 (cs->mbus_attr << 8) |
110 (dram->mbus_dram_target_id << 4) | 1,
111 regs + SDHCI_WINDOW_CTRL(i));
112 /* Write base address to base register */
113 writel(cs->base, regs + SDHCI_WINDOW_BASE(i));
114 }
115
116 iounmap(regs);
117
118 return 0;
119}
120
Marcin Wojtasa39128b2015-01-29 12:36:25 +0100121static int armada_38x_quirks(struct platform_device *pdev,
122 struct sdhci_host *host)
Gregory CLEMENTd4b803c2015-01-29 12:36:24 +0100123{
Marcin Wojtasa39128b2015-01-29 12:36:25 +0100124 struct device_node *np = pdev->dev.of_node;
125
Gregory CLEMENTd4b803c2015-01-29 12:36:24 +0100126 host->quirks |= SDHCI_QUIRK_MISSING_CAPS;
127 /*
128 * According to erratum 'FE-2946959' both SDR50 and DDR50
129 * modes require specific clock adjustments in SDIO3
130 * Configuration register, if the adjustment is not done,
131 * remove them from the capabilities.
132 */
133 host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
134 host->caps1 &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50);
Marcin Wojtasa39128b2015-01-29 12:36:25 +0100135
136 /*
137 * According to erratum 'ERR-7878951' Armada 38x SDHCI
138 * controller has different capabilities than the ones shown
139 * in its registers
140 */
141 host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
142 if (of_property_read_bool(np, "no-1-8-v")) {
143 host->caps &= ~SDHCI_CAN_VDD_180;
144 host->mmc->caps &= ~MMC_CAP_1_8V_DDR;
145 } else {
146 host->caps &= ~SDHCI_CAN_VDD_330;
147 }
148 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_USE_SDR50_TUNING);
149
Gregory CLEMENTd4b803c2015-01-29 12:36:24 +0100150 return 0;
151}
152
Russell King03231f92014-04-25 12:57:12 +0100153static void pxav3_reset(struct sdhci_host *host, u8 mask)
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800154{
155 struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
156 struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
157
Russell King03231f92014-04-25 12:57:12 +0100158 sdhci_reset(host, mask);
159
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800160 if (mask == SDHCI_RESET_ALL) {
161 /*
162 * tune timing of read data/command when crc error happen
163 * no performance impact
164 */
165 if (pdata && 0 != pdata->clk_delay_cycles) {
166 u16 tmp;
167
168 tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
169 tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
170 << SDCLK_DELAY_SHIFT;
171 tmp |= SDCLK_SEL;
172 writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
173 }
174 }
175}
176
177#define MAX_WAIT_COUNT 5
178static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
179{
180 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
181 struct sdhci_pxa *pxa = pltfm_host->priv;
182 u16 tmp;
183 int count;
184
185 if (pxa->power_mode == MMC_POWER_UP
186 && power_mode == MMC_POWER_ON) {
187
188 dev_dbg(mmc_dev(host->mmc),
189 "%s: slot->power_mode = %d,"
190 "ios->power_mode = %d\n",
191 __func__,
192 pxa->power_mode,
193 power_mode);
194
195 /* set we want notice of when 74 clocks are sent */
196 tmp = readw(host->ioaddr + SD_CE_ATA_2);
197 tmp |= SDCE_MISC_INT_EN;
198 writew(tmp, host->ioaddr + SD_CE_ATA_2);
199
200 /* start sending the 74 clocks */
201 tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
202 tmp |= SDCFG_GEN_PAD_CLK_ON;
203 writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
204
205 /* slowest speed is about 100KHz or 10usec per clock */
206 udelay(740);
207 count = 0;
208
209 while (count++ < MAX_WAIT_COUNT) {
210 if ((readw(host->ioaddr + SD_CE_ATA_2)
211 & SDCE_MISC_INT) == 0)
212 break;
213 udelay(10);
214 }
215
216 if (count == MAX_WAIT_COUNT)
217 dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
218
219 /* clear the interrupt bit if posted */
220 tmp = readw(host->ioaddr + SD_CE_ATA_2);
221 tmp |= SDCE_MISC_INT;
222 writew(tmp, host->ioaddr + SD_CE_ATA_2);
223 }
224 pxa->power_mode = power_mode;
225}
226
Russell King13e64502014-04-25 12:59:20 +0100227static void pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800228{
229 u16 ctrl_2;
230
231 /*
232 * Set V18_EN -- UHS modes do not work without this.
233 * does not change signaling voltage
234 */
235 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
236
237 /* Select Bus Speed Mode for host */
238 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
239 switch (uhs) {
240 case MMC_TIMING_UHS_SDR12:
241 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
242 break;
243 case MMC_TIMING_UHS_SDR25:
244 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
245 break;
246 case MMC_TIMING_UHS_SDR50:
247 ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
248 break;
249 case MMC_TIMING_UHS_SDR104:
250 ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
251 break;
Sebastian Hesselbarth668e84b2014-10-21 11:22:34 +0200252 case MMC_TIMING_MMC_DDR52:
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800253 case MMC_TIMING_UHS_DDR50:
254 ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
255 break;
256 }
257
258 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
259 dev_dbg(mmc_dev(host->mmc),
260 "%s uhs = %d, ctrl_2 = %04X\n",
261 __func__, uhs, ctrl_2);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800262}
263
Lars-Peter Clausenc9155682013-03-13 19:26:05 +0100264static const struct sdhci_ops pxav3_sdhci_ops = {
Russell King17710592014-04-25 12:58:55 +0100265 .set_clock = sdhci_set_clock,
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800266 .platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
Lars-Peter Clausend005d942013-01-28 19:27:12 +0100267 .get_max_clock = sdhci_pltfm_clk_get_max_clock,
Russell King2317f562014-04-25 12:57:07 +0100268 .set_bus_width = sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100269 .reset = pxav3_reset,
Peter Griffinb3153762014-08-15 14:02:15 +0100270 .set_uhs_signaling = pxav3_set_uhs_signaling,
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800271};
272
Kevin Liu73b7afb2013-03-25 17:42:56 +0800273static struct sdhci_pltfm_data sdhci_pxav3_pdata = {
Kevin Liue0651622013-03-25 17:42:59 +0800274 .quirks = SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK
Kevin Liu73b7afb2013-03-25 17:42:56 +0800275 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
276 | SDHCI_QUIRK_32BIT_ADMA_SIZE
277 | SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
278 .ops = &pxav3_sdhci_ops,
279};
280
Chris Ballb6503522012-04-10 22:34:33 -0400281#ifdef CONFIG_OF
282static const struct of_device_id sdhci_pxav3_of_match[] = {
283 {
284 .compatible = "mrvl,pxav3-mmc",
285 },
Marcin Wojtas5491ce32014-02-18 16:08:29 +0100286 {
287 .compatible = "marvell,armada-380-sdhci",
288 },
Chris Ballb6503522012-04-10 22:34:33 -0400289 {},
290};
291MODULE_DEVICE_TABLE(of, sdhci_pxav3_of_match);
292
293static struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
294{
295 struct sdhci_pxa_platdata *pdata;
296 struct device_node *np = dev->of_node;
Chris Ballb6503522012-04-10 22:34:33 -0400297 u32 clk_delay_cycles;
298
299 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
300 if (!pdata)
301 return NULL;
302
Jisheng Zhang14460db2015-01-28 19:54:12 +0800303 if (!of_property_read_u32(np, "mrvl,clk-delay-cycles",
304 &clk_delay_cycles))
Chris Ballb6503522012-04-10 22:34:33 -0400305 pdata->clk_delay_cycles = clk_delay_cycles;
306
307 return pdata;
308}
309#else
310static inline struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
311{
312 return NULL;
313}
314#endif
315
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500316static int sdhci_pxav3_probe(struct platform_device *pdev)
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800317{
318 struct sdhci_pltfm_host *pltfm_host;
319 struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
320 struct device *dev = &pdev->dev;
Marcin Wojtas5491ce32014-02-18 16:08:29 +0100321 struct device_node *np = pdev->dev.of_node;
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800322 struct sdhci_host *host = NULL;
323 struct sdhci_pxa *pxa = NULL;
Chris Ballb6503522012-04-10 22:34:33 -0400324 const struct of_device_id *match;
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800325 int ret;
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800326
Laurent Pinchart3df5b282014-07-16 11:53:42 +0200327 pxa = devm_kzalloc(&pdev->dev, sizeof(struct sdhci_pxa), GFP_KERNEL);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800328 if (!pxa)
329 return -ENOMEM;
330
Christian Daudt0e748232013-05-29 13:50:05 -0700331 host = sdhci_pltfm_init(pdev, &sdhci_pxav3_pdata, 0);
Laurent Pinchart3df5b282014-07-16 11:53:42 +0200332 if (IS_ERR(host))
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800333 return PTR_ERR(host);
Marcin Wojtas5491ce32014-02-18 16:08:29 +0100334
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800335 pltfm_host = sdhci_priv(host);
336 pltfm_host->priv = pxa;
337
Sebastian Hesselbarth01ae1072014-10-21 11:22:39 +0200338 pxa->clk_io = devm_clk_get(dev, "io");
339 if (IS_ERR(pxa->clk_io))
340 pxa->clk_io = devm_clk_get(dev, NULL);
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200341 if (IS_ERR(pxa->clk_io)) {
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800342 dev_err(dev, "failed to get io clock\n");
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200343 ret = PTR_ERR(pxa->clk_io);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800344 goto err_clk_get;
345 }
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200346 pltfm_host->clk = pxa->clk_io;
347 clk_prepare_enable(pxa->clk_io);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800348
Sebastian Hesselbarth8afdc9c2014-10-21 11:22:40 +0200349 pxa->clk_core = devm_clk_get(dev, "core");
350 if (!IS_ERR(pxa->clk_core))
351 clk_prepare_enable(pxa->clk_core);
352
Marcin Wojtasa39128b2015-01-29 12:36:25 +0100353 /* enable 1/8V DDR capable */
354 host->mmc->caps |= MMC_CAP_1_8V_DDR;
355
Thomas Petazzoniaa8165f2014-12-31 11:54:10 +0100356 if (of_device_is_compatible(np, "marvell,armada-380-sdhci")) {
Marcin Wojtasa39128b2015-01-29 12:36:25 +0100357 ret = armada_38x_quirks(pdev, host);
Gregory CLEMENTd4b803c2015-01-29 12:36:24 +0100358 if (ret < 0)
359 goto err_clk_get;
Thomas Petazzoniaa8165f2014-12-31 11:54:10 +0100360 ret = mv_conf_mbus_windows(pdev, mv_mbus_dram_info());
361 if (ret < 0)
362 goto err_mbus_win;
363 }
364
Chris Ballb6503522012-04-10 22:34:33 -0400365 match = of_match_device(of_match_ptr(sdhci_pxav3_of_match), &pdev->dev);
Kevin Liu943647f2013-03-25 17:42:58 +0800366 if (match) {
Simon Baatzd2cf6072013-06-09 22:14:15 +0200367 ret = mmc_of_parse(host->mmc);
368 if (ret)
369 goto err_of_parse;
Kevin Liu943647f2013-03-25 17:42:58 +0800370 sdhci_get_of_property(pdev);
Chris Ballb6503522012-04-10 22:34:33 -0400371 pdata = pxav3_get_mmc_pdata(dev);
Kevin Liu943647f2013-03-25 17:42:58 +0800372 } else if (pdata) {
Kevin Liuc844a462013-03-25 17:42:57 +0800373 /* on-chip device */
374 if (pdata->flags & PXA_FLAG_CARD_PERMANENT)
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800375 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800376
377 /* If slot design supports 8 bit data, indicate this to MMC. */
378 if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
379 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
380
381 if (pdata->quirks)
382 host->quirks |= pdata->quirks;
Kevin Liu7c52d7bb2012-10-17 19:04:48 +0800383 if (pdata->quirks2)
384 host->quirks2 |= pdata->quirks2;
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800385 if (pdata->host_caps)
386 host->mmc->caps |= pdata->host_caps;
Chris Ball8f637952012-09-19 16:29:12 +0800387 if (pdata->host_caps2)
388 host->mmc->caps2 |= pdata->host_caps2;
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800389 if (pdata->pm_caps)
390 host->mmc->pm_caps |= pdata->pm_caps;
Chris Ball8f637952012-09-19 16:29:12 +0800391
392 if (gpio_is_valid(pdata->ext_cd_gpio)) {
Laurent Pinchart214fc302013-08-08 12:38:31 +0200393 ret = mmc_gpio_request_cd(host->mmc, pdata->ext_cd_gpio,
394 0);
Chris Ball8f637952012-09-19 16:29:12 +0800395 if (ret) {
396 dev_err(mmc_dev(host->mmc),
397 "failed to allocate card detect gpio\n");
398 goto err_cd_req;
399 }
400 }
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800401 }
402
Jisheng Zhang62cf9832015-01-04 23:15:47 +0800403 pm_runtime_get_noresume(&pdev->dev);
404 pm_runtime_set_active(&pdev->dev);
Kevin Liubb691ae2013-02-01 17:48:30 +0800405 pm_runtime_set_autosuspend_delay(&pdev->dev, PXAV3_RPM_DELAY_MS);
406 pm_runtime_use_autosuspend(&pdev->dev);
Jisheng Zhang62cf9832015-01-04 23:15:47 +0800407 pm_runtime_enable(&pdev->dev);
Kevin Liubb691ae2013-02-01 17:48:30 +0800408 pm_suspend_ignore_children(&pdev->dev, 1);
Kevin Liubb691ae2013-02-01 17:48:30 +0800409
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800410 ret = sdhci_add_host(host);
411 if (ret) {
412 dev_err(&pdev->dev, "failed to add host\n");
413 goto err_add_host;
414 }
415
416 platform_set_drvdata(pdev, host);
417
Kevin Liu943647f2013-03-25 17:42:58 +0800418 if (host->mmc->pm_caps & MMC_PM_KEEP_POWER) {
Kevin Liu740b7a42013-01-14 14:38:53 -0500419 device_init_wakeup(&pdev->dev, 1);
420 host->mmc->pm_flags |= MMC_PM_WAKE_SDIO_IRQ;
421 } else {
422 device_init_wakeup(&pdev->dev, 0);
423 }
424
Kevin Liubb691ae2013-02-01 17:48:30 +0800425 pm_runtime_put_autosuspend(&pdev->dev);
426
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800427 return 0;
428
429err_add_host:
Daniel Drake0dcaa242013-06-27 11:46:29 -0400430 pm_runtime_disable(&pdev->dev);
Jisheng Zhang62cf9832015-01-04 23:15:47 +0800431 pm_runtime_put_noidle(&pdev->dev);
Xiang Wang87d21632014-07-16 15:50:09 +0800432err_of_parse:
433err_cd_req:
Thomas Petazzoniaa8165f2014-12-31 11:54:10 +0100434err_mbus_win:
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200435 clk_disable_unprepare(pxa->clk_io);
Jisheng Zhangc25d9e12015-01-05 15:59:19 +0800436 clk_disable_unprepare(pxa->clk_core);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800437err_clk_get:
438 sdhci_pltfm_free(pdev);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800439 return ret;
440}
441
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500442static int sdhci_pxav3_remove(struct platform_device *pdev)
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800443{
444 struct sdhci_host *host = platform_get_drvdata(pdev);
445 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200446 struct sdhci_pxa *pxa = pltfm_host->priv;
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800447
Kevin Liubb691ae2013-02-01 17:48:30 +0800448 pm_runtime_get_sync(&pdev->dev);
Kevin Liubb691ae2013-02-01 17:48:30 +0800449 pm_runtime_disable(&pdev->dev);
Jisheng Zhang20f1f2d2015-01-04 23:15:48 +0800450 pm_runtime_put_noidle(&pdev->dev);
451
452 sdhci_remove_host(host, 1);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800453
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200454 clk_disable_unprepare(pxa->clk_io);
Jisheng Zhangc25d9e12015-01-05 15:59:19 +0800455 clk_disable_unprepare(pxa->clk_core);
Chris Ball8f637952012-09-19 16:29:12 +0800456
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800457 sdhci_pltfm_free(pdev);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800458
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800459 return 0;
460}
461
Kevin Liubb691ae2013-02-01 17:48:30 +0800462#ifdef CONFIG_PM_SLEEP
463static int sdhci_pxav3_suspend(struct device *dev)
464{
465 int ret;
466 struct sdhci_host *host = dev_get_drvdata(dev);
467
468 pm_runtime_get_sync(dev);
469 ret = sdhci_suspend_host(host);
470 pm_runtime_mark_last_busy(dev);
471 pm_runtime_put_autosuspend(dev);
472
473 return ret;
474}
475
476static int sdhci_pxav3_resume(struct device *dev)
477{
478 int ret;
479 struct sdhci_host *host = dev_get_drvdata(dev);
480
481 pm_runtime_get_sync(dev);
482 ret = sdhci_resume_host(host);
483 pm_runtime_mark_last_busy(dev);
484 pm_runtime_put_autosuspend(dev);
485
486 return ret;
487}
488#endif
489
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100490#ifdef CONFIG_PM
Kevin Liubb691ae2013-02-01 17:48:30 +0800491static int sdhci_pxav3_runtime_suspend(struct device *dev)
492{
493 struct sdhci_host *host = dev_get_drvdata(dev);
494 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200495 struct sdhci_pxa *pxa = pltfm_host->priv;
Jisheng Zhang3bb10f62015-01-23 18:08:21 +0800496 int ret;
Kevin Liubb691ae2013-02-01 17:48:30 +0800497
Jisheng Zhang3bb10f62015-01-23 18:08:21 +0800498 ret = sdhci_runtime_suspend_host(host);
499 if (ret)
500 return ret;
Kevin Liubb691ae2013-02-01 17:48:30 +0800501
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200502 clk_disable_unprepare(pxa->clk_io);
Sebastian Hesselbarth8afdc9c2014-10-21 11:22:40 +0200503 if (!IS_ERR(pxa->clk_core))
504 clk_disable_unprepare(pxa->clk_core);
Kevin Liubb691ae2013-02-01 17:48:30 +0800505
506 return 0;
507}
508
509static int sdhci_pxav3_runtime_resume(struct device *dev)
510{
511 struct sdhci_host *host = dev_get_drvdata(dev);
512 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200513 struct sdhci_pxa *pxa = pltfm_host->priv;
Kevin Liubb691ae2013-02-01 17:48:30 +0800514
Sebastian Hesselbarth8c96a7a2014-10-21 11:22:38 +0200515 clk_prepare_enable(pxa->clk_io);
Sebastian Hesselbarth8afdc9c2014-10-21 11:22:40 +0200516 if (!IS_ERR(pxa->clk_core))
517 clk_prepare_enable(pxa->clk_core);
Kevin Liubb691ae2013-02-01 17:48:30 +0800518
Jisheng Zhang3bb10f62015-01-23 18:08:21 +0800519 return sdhci_runtime_resume_host(host);
Kevin Liubb691ae2013-02-01 17:48:30 +0800520}
521#endif
522
523#ifdef CONFIG_PM
524static const struct dev_pm_ops sdhci_pxav3_pmops = {
525 SET_SYSTEM_SLEEP_PM_OPS(sdhci_pxav3_suspend, sdhci_pxav3_resume)
526 SET_RUNTIME_PM_OPS(sdhci_pxav3_runtime_suspend,
527 sdhci_pxav3_runtime_resume, NULL)
528};
529
530#define SDHCI_PXAV3_PMOPS (&sdhci_pxav3_pmops)
531
532#else
533#define SDHCI_PXAV3_PMOPS NULL
534#endif
535
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800536static struct platform_driver sdhci_pxav3_driver = {
537 .driver = {
538 .name = "sdhci-pxav3",
Chris Ballb6503522012-04-10 22:34:33 -0400539#ifdef CONFIG_OF
540 .of_match_table = sdhci_pxav3_of_match,
541#endif
Kevin Liubb691ae2013-02-01 17:48:30 +0800542 .pm = SDHCI_PXAV3_PMOPS,
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800543 },
544 .probe = sdhci_pxav3_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500545 .remove = sdhci_pxav3_remove,
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800546};
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800547
Axel Lind1f81a62011-11-26 12:55:43 +0800548module_platform_driver(sdhci_pxav3_driver);
Zhangfei Gaoa702c8a2011-06-08 17:41:57 +0800549
550MODULE_DESCRIPTION("SDHCI driver for pxav3");
551MODULE_AUTHOR("Marvell International Ltd.");
552MODULE_LICENSE("GPL v2");
553