blob: ee57a10d90d044373455dd6a66ac4118fd3cab5a [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
Felipe Balbia72e6582011-09-05 13:37:28 +030039#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030040#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/interrupt.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
Felipe Balbi99624442011-09-01 22:26:25 +030045#include <linux/platform_data/dwc3-omap.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030046#include <linux/dma-mapping.h>
47#include <linux/ioport.h>
48#include <linux/io.h>
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +020049#include <linux/of.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030050
Felipe Balbia418cc42012-07-19 13:56:07 +030051#include <linux/usb/otg.h>
52#include <linux/usb/nop-usb-xceiv.h>
53
Felipe Balbi5ddcee22011-10-18 13:58:30 +030054#include "core.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030055
56/*
57 * All these registers belong to OMAP's Wrapper around the
58 * DesignWare USB3 Core.
59 */
60
61#define USBOTGSS_REVISION 0x0000
62#define USBOTGSS_SYSCONFIG 0x0010
63#define USBOTGSS_IRQ_EOI 0x0020
64#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
65#define USBOTGSS_IRQSTATUS_0 0x0028
66#define USBOTGSS_IRQENABLE_SET_0 0x002c
67#define USBOTGSS_IRQENABLE_CLR_0 0x0030
68#define USBOTGSS_IRQSTATUS_RAW_1 0x0034
69#define USBOTGSS_IRQSTATUS_1 0x0038
70#define USBOTGSS_IRQENABLE_SET_1 0x003c
71#define USBOTGSS_IRQENABLE_CLR_1 0x0040
72#define USBOTGSS_UTMI_OTG_CTRL 0x0080
73#define USBOTGSS_UTMI_OTG_STATUS 0x0084
74#define USBOTGSS_MMRAM_OFFSET 0x0100
75#define USBOTGSS_FLADJ 0x0104
76#define USBOTGSS_DEBUG_CFG 0x0108
77#define USBOTGSS_DEBUG_DATA 0x010c
78
79/* SYSCONFIG REGISTER */
80#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
81#define USBOTGSS_SYSCONFIG_STANDBYMODE(x) ((x) << 4)
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +030082
83#define USBOTGSS_STANDBYMODE_FORCE_STANDBY 0
84#define USBOTGSS_STANDBYMODE_NO_STANDBY 1
85#define USBOTGSS_STANDBYMODE_SMART_STANDBY 2
86#define USBOTGSS_STANDBYMODE_SMART_WAKEUP 3
87
88#define USBOTGSS_STANDBYMODE_MASK (0x03 << 4)
89
Felipe Balbi72246da2011-08-19 18:10:58 +030090#define USBOTGSS_SYSCONFIG_IDLEMODE(x) ((x) << 2)
91
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +030092#define USBOTGSS_IDLEMODE_FORCE_IDLE 0
93#define USBOTGSS_IDLEMODE_NO_IDLE 1
94#define USBOTGSS_IDLEMODE_SMART_IDLE 2
95#define USBOTGSS_IDLEMODE_SMART_WAKEUP 3
96
97#define USBOTGSS_IDLEMODE_MASK (0x03 << 2)
98
Felipe Balbi72246da2011-08-19 18:10:58 +030099/* IRQ_EOI REGISTER */
100#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
101
102/* IRQS0 BITS */
103#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
104
105/* IRQ1 BITS */
106#define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
107#define USBOTGSS_IRQ1_OEVT (1 << 16)
108#define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
109#define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
110#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
111#define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
112#define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
113#define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
114#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
115#define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
116
117/* UTMI_OTG_CTRL REGISTER */
118#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
119#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
120#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
121#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
122
123/* UTMI_OTG_STATUS REGISTER */
124#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
125#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
126#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
127#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
128#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
129#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
130#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
131
132struct dwc3_omap {
133 /* device lock */
134 spinlock_t lock;
135
136 struct platform_device *dwc3;
Felipe Balbia418cc42012-07-19 13:56:07 +0300137 struct platform_device *usb2_phy;
138 struct platform_device *usb3_phy;
Felipe Balbi72246da2011-08-19 18:10:58 +0300139 struct device *dev;
140
141 int irq;
142 void __iomem *base;
143
144 void *context;
145 u32 resource_size;
146
147 u32 dma_status:1;
148};
149
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300150static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
151{
152 return readl(base + offset);
153}
154
155static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
156{
157 writel(value, base + offset);
158}
159
Felipe Balbia418cc42012-07-19 13:56:07 +0300160static int __devinit dwc3_omap_register_phys(struct dwc3_omap *omap)
161{
162 struct nop_usb_xceiv_platform_data pdata;
163 struct platform_device *pdev;
164 int ret;
165
166 memset(&pdata, 0x00, sizeof(pdata));
167
168 pdev = platform_device_alloc("nop_usb_xceiv", 0);
169 if (!pdev)
170 return -ENOMEM;
171
172 omap->usb2_phy = pdev;
173 pdata.type = USB_PHY_TYPE_USB2;
174
175 ret = platform_device_add_data(omap->usb2_phy, &pdata, sizeof(pdata));
176 if (ret)
177 goto err1;
178
179 pdev = platform_device_alloc("nop_usb_xceiv", 1);
180 if (!pdev) {
181 ret = -ENOMEM;
182 goto err1;
183 }
184
185 omap->usb3_phy = pdev;
186 pdata.type = USB_PHY_TYPE_USB3;
187
188 ret = platform_device_add_data(omap->usb3_phy, &pdata, sizeof(pdata));
189 if (ret)
190 goto err2;
191
192 ret = platform_device_add(omap->usb2_phy);
193 if (ret)
194 goto err2;
195
196 ret = platform_device_add(omap->usb3_phy);
197 if (ret)
198 goto err3;
199
200 return 0;
201
202err3:
203 platform_device_del(omap->usb2_phy);
204
205err2:
206 platform_device_put(omap->usb3_phy);
207
208err1:
209 platform_device_put(omap->usb2_phy);
210
211 return ret;
212}
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300213
Felipe Balbi72246da2011-08-19 18:10:58 +0300214static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
215{
216 struct dwc3_omap *omap = _omap;
217 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300218
219 spin_lock(&omap->lock);
220
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300221 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300222
223 if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300224 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300225 omap->dma_status = false;
226 }
227
228 if (reg & USBOTGSS_IRQ1_OEVT)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300229 dev_dbg(omap->dev, "OTG Event\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300230
Felipe Balbi42077b02011-09-06 12:00:39 +0300231 if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300232 dev_dbg(omap->dev, "DRVVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300233
Felipe Balbi42077b02011-09-06 12:00:39 +0300234 if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300235 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300236
Felipe Balbi42077b02011-09-06 12:00:39 +0300237 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300238 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300239
Felipe Balbi42077b02011-09-06 12:00:39 +0300240 if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300241 dev_dbg(omap->dev, "IDPULLUP Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
Felipe Balbi42077b02011-09-06 12:00:39 +0300243 if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300244 dev_dbg(omap->dev, "DRVVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300245
Felipe Balbi42077b02011-09-06 12:00:39 +0300246 if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300247 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300248
Felipe Balbi42077b02011-09-06 12:00:39 +0300249 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300250 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300251
Felipe Balbi42077b02011-09-06 12:00:39 +0300252 if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300253 dev_dbg(omap->dev, "IDPULLUP Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300254
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300255 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
Felipe Balbi42077b02011-09-06 12:00:39 +0300256
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300257 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
258 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300259
260 spin_unlock(&omap->lock);
261
262 return IRQ_HANDLED;
263}
264
265static int __devinit dwc3_omap_probe(struct platform_device *pdev)
266{
Felipe Balbi99624442011-09-01 22:26:25 +0300267 struct dwc3_omap_data *pdata = pdev->dev.platform_data;
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200268 struct device_node *node = pdev->dev.of_node;
269
Felipe Balbi72246da2011-08-19 18:10:58 +0300270 struct platform_device *dwc3;
271 struct dwc3_omap *omap;
272 struct resource *res;
Chanho Park802ca852012-02-15 18:27:55 +0900273 struct device *dev = &pdev->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300274
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300275 int devid;
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200276 int size;
Felipe Balbi72246da2011-08-19 18:10:58 +0300277 int ret = -ENOMEM;
278 int irq;
279
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200280 const u32 *utmi_mode;
Felipe Balbi72246da2011-08-19 18:10:58 +0300281 u32 reg;
282
283 void __iomem *base;
284 void *context;
285
Chanho Park802ca852012-02-15 18:27:55 +0900286 omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300287 if (!omap) {
Chanho Park802ca852012-02-15 18:27:55 +0900288 dev_err(dev, "not enough memory\n");
289 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300290 }
291
292 platform_set_drvdata(pdev, omap);
293
294 irq = platform_get_irq(pdev, 1);
295 if (irq < 0) {
Chanho Park802ca852012-02-15 18:27:55 +0900296 dev_err(dev, "missing IRQ resource\n");
297 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300298 }
299
300 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
301 if (!res) {
Chanho Park802ca852012-02-15 18:27:55 +0900302 dev_err(dev, "missing memory base resource\n");
303 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 }
305
Chanho Park802ca852012-02-15 18:27:55 +0900306 base = devm_ioremap_nocache(dev, res->start, resource_size(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300307 if (!base) {
Chanho Park802ca852012-02-15 18:27:55 +0900308 dev_err(dev, "ioremap failed\n");
309 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300310 }
311
Felipe Balbia418cc42012-07-19 13:56:07 +0300312 ret = dwc3_omap_register_phys(omap);
313 if (ret) {
314 dev_err(dev, "couldn't register PHYs\n");
315 return ret;
316 }
317
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300318 devid = dwc3_get_device_id();
319 if (devid < 0)
Chanho Park802ca852012-02-15 18:27:55 +0900320 return -ENODEV;
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300321
322 dwc3 = platform_device_alloc("dwc3", devid);
Felipe Balbi72246da2011-08-19 18:10:58 +0300323 if (!dwc3) {
Chanho Park802ca852012-02-15 18:27:55 +0900324 dev_err(dev, "couldn't allocate dwc3 device\n");
325 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300326 }
327
Chanho Park802ca852012-02-15 18:27:55 +0900328 context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300329 if (!context) {
Chanho Park802ca852012-02-15 18:27:55 +0900330 dev_err(dev, "couldn't allocate dwc3 context memory\n");
331 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300332 }
333
334 spin_lock_init(&omap->lock);
Chanho Park802ca852012-02-15 18:27:55 +0900335 dma_set_coherent_mask(&dwc3->dev, dev->coherent_dma_mask);
Felipe Balbi72246da2011-08-19 18:10:58 +0300336
Chanho Park802ca852012-02-15 18:27:55 +0900337 dwc3->dev.parent = dev;
338 dwc3->dev.dma_mask = dev->dma_mask;
339 dwc3->dev.dma_parms = dev->dma_parms;
Felipe Balbi72246da2011-08-19 18:10:58 +0300340 omap->resource_size = resource_size(res);
341 omap->context = context;
Chanho Park802ca852012-02-15 18:27:55 +0900342 omap->dev = dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300343 omap->irq = irq;
344 omap->base = base;
345 omap->dwc3 = dwc3;
346
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300347 reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
Felipe Balbi99624442011-09-01 22:26:25 +0300348
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200349 utmi_mode = of_get_property(node, "utmi-mode", &size);
350 if (utmi_mode && size == sizeof(*utmi_mode)) {
351 reg |= *utmi_mode;
Felipe Balbi99624442011-09-01 22:26:25 +0300352 } else {
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200353 if (!pdata) {
Chanho Park802ca852012-02-15 18:27:55 +0900354 dev_dbg(dev, "missing platform data\n");
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200355 } else {
356 switch (pdata->utmi_mode) {
357 case DWC3_OMAP_UTMI_MODE_SW:
358 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
359 break;
360 case DWC3_OMAP_UTMI_MODE_HW:
361 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
362 break;
363 default:
Chanho Park802ca852012-02-15 18:27:55 +0900364 dev_dbg(dev, "UNKNOWN utmi mode %d\n",
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200365 pdata->utmi_mode);
366 }
Felipe Balbi99624442011-09-01 22:26:25 +0300367 }
368 }
369
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300370 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
Felipe Balbi99624442011-09-01 22:26:25 +0300371
Felipe Balbi72246da2011-08-19 18:10:58 +0300372 /* check the DMA Status */
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300373 reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
375
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +0300376 /* Set No-Idle and No-Standby */
377 reg &= ~(USBOTGSS_STANDBYMODE_MASK
378 | USBOTGSS_IDLEMODE_MASK);
379
380 reg |= (USBOTGSS_SYSCONFIG_STANDBYMODE(USBOTGSS_STANDBYMODE_NO_STANDBY)
381 | USBOTGSS_SYSCONFIG_IDLEMODE(USBOTGSS_IDLEMODE_NO_IDLE));
382
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300383 dwc3_omap_writel(omap->base, USBOTGSS_SYSCONFIG, reg);
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +0300384
Chanho Park802ca852012-02-15 18:27:55 +0900385 ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
Felipe Balbidd17a6b2011-09-06 10:57:41 +0300386 "dwc3-omap", omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300387 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900388 dev_err(dev, "failed to request IRQ #%d --> %d\n",
Felipe Balbi72246da2011-08-19 18:10:58 +0300389 omap->irq, ret);
Chanho Park802ca852012-02-15 18:27:55 +0900390 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391 }
392
393 /* enable all IRQs */
Felipe Balbidf01c612011-09-01 18:22:01 +0300394 reg = USBOTGSS_IRQO_COREIRQ_ST;
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300395 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300396
Felipe Balbi324e5482011-09-01 14:52:52 +0300397 reg = (USBOTGSS_IRQ1_OEVT |
Felipe Balbi72246da2011-08-19 18:10:58 +0300398 USBOTGSS_IRQ1_DRVVBUS_RISE |
399 USBOTGSS_IRQ1_CHRGVBUS_RISE |
400 USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
401 USBOTGSS_IRQ1_IDPULLUP_RISE |
402 USBOTGSS_IRQ1_DRVVBUS_FALL |
403 USBOTGSS_IRQ1_CHRGVBUS_FALL |
404 USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
405 USBOTGSS_IRQ1_IDPULLUP_FALL);
406
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300407 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300408
409 ret = platform_device_add_resources(dwc3, pdev->resource,
410 pdev->num_resources);
411 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900412 dev_err(dev, "couldn't add resources to dwc3 device\n");
413 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300414 }
415
416 ret = platform_device_add(dwc3);
417 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900418 dev_err(dev, "failed to register dwc3 device\n");
419 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300420 }
421
422 return 0;
423
Chanho Park802ca852012-02-15 18:27:55 +0900424err2:
Felipe Balbi72246da2011-08-19 18:10:58 +0300425 platform_device_put(dwc3);
426
Chanho Park802ca852012-02-15 18:27:55 +0900427err1:
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300428 dwc3_put_device_id(devid);
429
Felipe Balbi72246da2011-08-19 18:10:58 +0300430 return ret;
431}
432
433static int __devexit dwc3_omap_remove(struct platform_device *pdev)
434{
435 struct dwc3_omap *omap = platform_get_drvdata(pdev);
436
437 platform_device_unregister(omap->dwc3);
Felipe Balbia418cc42012-07-19 13:56:07 +0300438 platform_device_unregister(omap->usb2_phy);
439 platform_device_unregister(omap->usb3_phy);
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
Felipe Balbi5ddcee22011-10-18 13:58:30 +0300441 dwc3_put_device_id(omap->dwc3->id);
Felipe Balbi72246da2011-08-19 18:10:58 +0300442
443 return 0;
444}
445
446static const struct of_device_id of_dwc3_matach[] = {
447 {
448 "ti,dwc3",
449 },
450 { },
451};
452MODULE_DEVICE_TABLE(of, of_dwc3_matach);
453
454static struct platform_driver dwc3_omap_driver = {
455 .probe = dwc3_omap_probe,
456 .remove = __devexit_p(dwc3_omap_remove),
457 .driver = {
458 .name = "omap-dwc3",
Felipe Balbi72246da2011-08-19 18:10:58 +0300459 .of_match_table = of_dwc3_matach,
460 },
461};
462
Axel Lincc27c962011-11-27 20:16:27 +0800463module_platform_driver(dwc3_omap_driver);
464
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +0200465MODULE_ALIAS("platform:omap-dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +0300466MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
467MODULE_LICENSE("Dual BSD/GPL");
468MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");