blob: be34146a775bde831f861a1afa43f82e5ba65b77 [file] [log] [blame]
Mark Brown9a76f1f2010-08-05 13:20:59 +01001/*
2 * wm8962.c -- WM8962 ALSA SoC Audio driver
3 *
4 * Copyright 2010 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/i2c.h>
21#include <linux/input.h>
22#include <linux/platform_device.h>
23#include <linux/regulator/consumer.h>
24#include <linux/slab.h>
25#include <linux/workqueue.h>
26#include <sound/core.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/soc-dapm.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33#include <sound/wm8962.h>
34
35#include "wm8962.h"
36
Mark Brown9a76f1f2010-08-05 13:20:59 +010037#define WM8962_NUM_SUPPLIES 8
38static const char *wm8962_supply_names[WM8962_NUM_SUPPLIES] = {
39 "DCVDD",
40 "DBVDD",
41 "AVDD",
42 "CPVDD",
43 "MICVDD",
44 "PLLVDD",
45 "SPKVDD1",
46 "SPKVDD2",
47};
48
49/* codec private data */
50struct wm8962_priv {
Mark Brown54d8d0a2010-08-12 15:02:11 +010051 struct snd_soc_codec *codec;
52
Mark Brown9a76f1f2010-08-05 13:20:59 +010053 u16 reg_cache[WM8962_MAX_REGISTER + 1];
54
55 int sysclk;
56 int sysclk_rate;
57
58 int bclk; /* Desired BCLK */
59 int lrclk;
60
61 int fll_src;
62 int fll_fref;
63 int fll_fout;
64
65 struct regulator_bulk_data supplies[WM8962_NUM_SUPPLIES];
66 struct notifier_block disable_nb[WM8962_NUM_SUPPLIES];
67
68#if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
69 struct input_dev *beep;
70 struct work_struct beep_work;
71 int beep_rate;
72#endif
73};
74
75/* We can't use the same notifier block for more than one supply and
76 * there's no way I can see to get from a callback to the caller
77 * except container_of().
78 */
79#define WM8962_REGULATOR_EVENT(n) \
80static int wm8962_regulator_event_##n(struct notifier_block *nb, \
81 unsigned long event, void *data) \
82{ \
83 struct wm8962_priv *wm8962 = container_of(nb, struct wm8962_priv, \
84 disable_nb[n]); \
85 if (event & REGULATOR_EVENT_DISABLE) { \
Mark Brown54d8d0a2010-08-12 15:02:11 +010086 wm8962->codec->cache_sync = 1; \
Mark Brown9a76f1f2010-08-05 13:20:59 +010087 } \
88 return 0; \
89}
90
91WM8962_REGULATOR_EVENT(0)
92WM8962_REGULATOR_EVENT(1)
93WM8962_REGULATOR_EVENT(2)
94WM8962_REGULATOR_EVENT(3)
95WM8962_REGULATOR_EVENT(4)
96WM8962_REGULATOR_EVENT(5)
97WM8962_REGULATOR_EVENT(6)
98WM8962_REGULATOR_EVENT(7)
99
100static int wm8962_volatile_register(unsigned int reg)
101{
102 if (wm8962_reg_access[reg].vol)
103 return 1;
104 else
105 return 0;
106}
107
Mark Brown54d8d0a2010-08-12 15:02:11 +0100108static int wm8962_readable_register(unsigned int reg)
Mark Brown9a76f1f2010-08-05 13:20:59 +0100109{
110 if (wm8962_reg_access[reg].read)
111 return 1;
112 else
113 return 0;
114}
115
116static int wm8962_reset(struct snd_soc_codec *codec)
117{
118 return snd_soc_write(codec, WM8962_SOFTWARE_RESET, 0);
119}
120
121static const DECLARE_TLV_DB_SCALE(inpga_tlv, -2325, 75, 0);
122static const DECLARE_TLV_DB_SCALE(mixin_tlv, -1500, 300, 0);
123static const unsigned int mixinpga_tlv[] = {
124 TLV_DB_RANGE_HEAD(7),
125 0, 1, TLV_DB_SCALE_ITEM(0, 600, 0),
126 2, 2, TLV_DB_SCALE_ITEM(1300, 1300, 0),
127 3, 4, TLV_DB_SCALE_ITEM(1800, 200, 0),
128 5, 5, TLV_DB_SCALE_ITEM(2400, 0, 0),
129 6, 7, TLV_DB_SCALE_ITEM(2700, 300, 0),
130};
131static const DECLARE_TLV_DB_SCALE(beep_tlv, -9600, 600, 1);
132static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
133static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
134static const DECLARE_TLV_DB_SCALE(inmix_tlv, -600, 600, 0);
135static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
136static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
137static const DECLARE_TLV_DB_SCALE(hp_tlv, -700, 100, 0);
138static const unsigned int classd_tlv[] = {
139 TLV_DB_RANGE_HEAD(7),
140 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0),
141 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0),
142};
143
144/* The VU bits for the headphones are in a different register to the mute
145 * bits and only take effect on the PGA if it is actually powered.
146 */
147static int wm8962_put_hp_sw(struct snd_kcontrol *kcontrol,
148 struct snd_ctl_elem_value *ucontrol)
149{
150 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown54d8d0a2010-08-12 15:02:11 +0100151 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
152 u16 *reg_cache = wm8962->reg_cache;
Mark Brown9a76f1f2010-08-05 13:20:59 +0100153 int ret;
154
155 /* Apply the update (if any) */
156 ret = snd_soc_put_volsw(kcontrol, ucontrol);
157 if (ret == 0)
158 return 0;
159
160 /* If the left PGA is enabled hit that VU bit... */
161 if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_HPOUTL_PGA_ENA)
162 return snd_soc_write(codec, WM8962_HPOUTL_VOLUME,
163 reg_cache[WM8962_HPOUTL_VOLUME]);
164
165 /* ...otherwise the right. The VU is stereo. */
166 if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_HPOUTR_PGA_ENA)
167 return snd_soc_write(codec, WM8962_HPOUTR_VOLUME,
168 reg_cache[WM8962_HPOUTR_VOLUME]);
169
170 return 0;
171}
172
173/* The VU bits for the speakers are in a different register to the mute
174 * bits and only take effect on the PGA if it is actually powered.
175 */
176static int wm8962_put_spk_sw(struct snd_kcontrol *kcontrol,
177 struct snd_ctl_elem_value *ucontrol)
178{
179 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown54d8d0a2010-08-12 15:02:11 +0100180 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
181 u16 *reg_cache = wm8962->reg_cache;
Mark Brown9a76f1f2010-08-05 13:20:59 +0100182 int ret;
183
184 /* Apply the update (if any) */
185 ret = snd_soc_put_volsw(kcontrol, ucontrol);
186 if (ret == 0)
187 return 0;
188
189 /* If the left PGA is enabled hit that VU bit... */
190 if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_SPKOUTL_PGA_ENA)
191 return snd_soc_write(codec, WM8962_SPKOUTL_VOLUME,
192 reg_cache[WM8962_SPKOUTL_VOLUME]);
193
194 /* ...otherwise the right. The VU is stereo. */
195 if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_SPKOUTR_PGA_ENA)
196 return snd_soc_write(codec, WM8962_SPKOUTR_VOLUME,
197 reg_cache[WM8962_SPKOUTR_VOLUME]);
198
199 return 0;
200}
201
202static const struct snd_kcontrol_new wm8962_snd_controls[] = {
203SOC_DOUBLE("Input Mixer Switch", WM8962_INPUT_MIXER_CONTROL_1, 3, 2, 1, 1),
204
205SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 6, 7, 0,
206 mixin_tlv),
207SOC_SINGLE_TLV("MIXINL PGA Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 3, 7, 0,
208 mixinpga_tlv),
209SOC_SINGLE_TLV("MIXINL IN3L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 0, 7, 0,
210 mixin_tlv),
211
212SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 6, 7, 0,
213 mixin_tlv),
214SOC_SINGLE_TLV("MIXINR PGA Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 3, 7, 0,
215 mixinpga_tlv),
216SOC_SINGLE_TLV("MIXINR IN3R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 0, 7, 0,
217 mixin_tlv),
218
219SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8962_LEFT_ADC_VOLUME,
220 WM8962_RIGHT_ADC_VOLUME, 1, 127, 0, digital_tlv),
221SOC_DOUBLE_R_TLV("Capture Volume", WM8962_LEFT_INPUT_VOLUME,
222 WM8962_RIGHT_INPUT_VOLUME, 0, 63, 0, inpga_tlv),
223SOC_DOUBLE_R("Capture Switch", WM8962_LEFT_INPUT_VOLUME,
224 WM8962_RIGHT_INPUT_VOLUME, 7, 1, 1),
225SOC_DOUBLE_R("Capture ZC Switch", WM8962_LEFT_INPUT_VOLUME,
226 WM8962_RIGHT_INPUT_VOLUME, 6, 1, 1),
227
228SOC_DOUBLE_R_TLV("Sidetone Volume", WM8962_DAC_DSP_MIXING_1,
229 WM8962_DAC_DSP_MIXING_2, 4, 12, 0, st_tlv),
230
231SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8962_LEFT_DAC_VOLUME,
232 WM8962_RIGHT_DAC_VOLUME, 1, 127, 0, digital_tlv),
233SOC_SINGLE("DAC High Performance Switch", WM8962_ADC_DAC_CONTROL_2, 0, 1, 0),
234
235SOC_SINGLE("ADC High Performance Switch", WM8962_ADDITIONAL_CONTROL_1,
236 5, 1, 0),
237
238SOC_SINGLE_TLV("Beep Volume", WM8962_BEEP_GENERATOR_1, 4, 15, 0, beep_tlv),
239
240SOC_DOUBLE_R_TLV("Headphone Volume", WM8962_HPOUTL_VOLUME,
241 WM8962_HPOUTR_VOLUME, 0, 127, 0, out_tlv),
242SOC_DOUBLE_EXT("Headphone Switch", WM8962_PWR_MGMT_2, 1, 0, 1, 1,
243 snd_soc_get_volsw, wm8962_put_hp_sw),
244SOC_DOUBLE_R("Headphone ZC Switch", WM8962_HPOUTL_VOLUME, WM8962_HPOUTR_VOLUME,
245 7, 1, 0),
246SOC_DOUBLE_TLV("Headphone Aux Volume", WM8962_ANALOGUE_HP_2, 3, 6, 7, 0,
247 hp_tlv),
248
249SOC_DOUBLE_R("Headphone Mixer Switch", WM8962_HEADPHONE_MIXER_3,
250 WM8962_HEADPHONE_MIXER_4, 8, 1, 1),
251
252SOC_SINGLE_TLV("HPMIXL IN4L Volume", WM8962_HEADPHONE_MIXER_3,
253 3, 7, 0, bypass_tlv),
254SOC_SINGLE_TLV("HPMIXL IN4R Volume", WM8962_HEADPHONE_MIXER_3,
255 0, 7, 0, bypass_tlv),
256SOC_SINGLE_TLV("HPMIXL MIXINL Volume", WM8962_HEADPHONE_MIXER_3,
257 7, 1, 1, inmix_tlv),
258SOC_SINGLE_TLV("HPMIXL MIXINR Volume", WM8962_HEADPHONE_MIXER_3,
259 6, 1, 1, inmix_tlv),
260
261SOC_SINGLE_TLV("HPMIXR IN4L Volume", WM8962_HEADPHONE_MIXER_4,
262 3, 7, 0, bypass_tlv),
263SOC_SINGLE_TLV("HPMIXR IN4R Volume", WM8962_HEADPHONE_MIXER_4,
264 0, 7, 0, bypass_tlv),
265SOC_SINGLE_TLV("HPMIXR MIXINL Volume", WM8962_HEADPHONE_MIXER_4,
266 7, 1, 1, inmix_tlv),
267SOC_SINGLE_TLV("HPMIXR MIXINR Volume", WM8962_HEADPHONE_MIXER_4,
268 6, 1, 1, inmix_tlv),
269
270SOC_SINGLE_TLV("Speaker Boost Volume", WM8962_CLASS_D_CONTROL_2, 0, 7, 0,
271 classd_tlv),
272};
273
274static const struct snd_kcontrol_new wm8962_spk_mono_controls[] = {
275SOC_SINGLE_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, 0, 127, 0, out_tlv),
276SOC_SINGLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 1, 1,
277 snd_soc_get_volsw, wm8962_put_spk_sw),
278SOC_SINGLE("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, 7, 1, 0),
279
280SOC_SINGLE("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, 8, 1, 1),
281SOC_SINGLE_TLV("Speaker Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
282 3, 7, 0, bypass_tlv),
283SOC_SINGLE_TLV("Speaker Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
284 0, 7, 0, bypass_tlv),
285SOC_SINGLE_TLV("Speaker Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
286 7, 1, 1, inmix_tlv),
287SOC_SINGLE_TLV("Speaker Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
288 6, 1, 1, inmix_tlv),
289SOC_SINGLE_TLV("Speaker Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
290 7, 1, 0, inmix_tlv),
291SOC_SINGLE_TLV("Speaker Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
292 6, 1, 0, inmix_tlv),
293};
294
295static const struct snd_kcontrol_new wm8962_spk_stereo_controls[] = {
296SOC_DOUBLE_R_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME,
297 WM8962_SPKOUTR_VOLUME, 0, 127, 0, out_tlv),
298SOC_DOUBLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 0, 1, 1,
299 snd_soc_get_volsw, wm8962_put_spk_sw),
300SOC_DOUBLE_R("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, WM8962_SPKOUTR_VOLUME,
301 7, 1, 0),
302
303SOC_DOUBLE_R("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3,
304 WM8962_SPEAKER_MIXER_4, 8, 1, 1),
305
306SOC_SINGLE_TLV("SPKOUTL Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
307 3, 7, 0, bypass_tlv),
308SOC_SINGLE_TLV("SPKOUTL Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
309 0, 7, 0, bypass_tlv),
310SOC_SINGLE_TLV("SPKOUTL Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
311 7, 1, 1, inmix_tlv),
312SOC_SINGLE_TLV("SPKOUTL Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
313 6, 1, 1, inmix_tlv),
314SOC_SINGLE_TLV("SPKOUTL Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
315 7, 1, 0, inmix_tlv),
316SOC_SINGLE_TLV("SPKOUTL Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
317 6, 1, 0, inmix_tlv),
318
319SOC_SINGLE_TLV("SPKOUTR Mixer IN4L Volume", WM8962_SPEAKER_MIXER_4,
320 3, 7, 0, bypass_tlv),
321SOC_SINGLE_TLV("SPKOUTR Mixer IN4R Volume", WM8962_SPEAKER_MIXER_4,
322 0, 7, 0, bypass_tlv),
323SOC_SINGLE_TLV("SPKOUTR Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_4,
324 7, 1, 1, inmix_tlv),
325SOC_SINGLE_TLV("SPKOUTR Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_4,
326 6, 1, 1, inmix_tlv),
327SOC_SINGLE_TLV("SPKOUTR Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
328 5, 1, 0, inmix_tlv),
329SOC_SINGLE_TLV("SPKOUTR Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
330 4, 1, 0, inmix_tlv),
331};
332
333static int sysclk_event(struct snd_soc_dapm_widget *w,
334 struct snd_kcontrol *kcontrol, int event)
335{
336 struct snd_soc_codec *codec = w->codec;
337 int src;
338 int fll;
339
340 src = snd_soc_read(codec, WM8962_CLOCKING2) & WM8962_SYSCLK_SRC_MASK;
341
342 switch (src) {
343 case 0: /* MCLK */
344 fll = 0;
345 break;
346 case 0x200: /* FLL */
347 fll = 1;
348 break;
349 default:
350 dev_err(codec->dev, "Unknown SYSCLK source %x\n", src);
351 return -EINVAL;
352 }
353
354 switch (event) {
355 case SND_SOC_DAPM_PRE_PMU:
356 if (fll)
357 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
358 WM8962_FLL_ENA, WM8962_FLL_ENA);
359 break;
360
361 case SND_SOC_DAPM_POST_PMD:
362 if (fll)
363 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
364 WM8962_FLL_ENA, 0);
365 break;
366
367 default:
368 BUG();
369 return -EINVAL;
370 }
371
372 return 0;
373}
374
375static int cp_event(struct snd_soc_dapm_widget *w,
376 struct snd_kcontrol *kcontrol, int event)
377{
378 switch (event) {
379 case SND_SOC_DAPM_POST_PMU:
380 msleep(5);
381 break;
382
383 default:
384 BUG();
385 return -EINVAL;
386 }
387
388 return 0;
389}
390
391static int hp_event(struct snd_soc_dapm_widget *w,
392 struct snd_kcontrol *kcontrol, int event)
393{
394 struct snd_soc_codec *codec = w->codec;
395 int timeout;
396 int reg;
397 int expected = (WM8962_DCS_STARTUP_DONE_HP1L |
398 WM8962_DCS_STARTUP_DONE_HP1R);
399
400 switch (event) {
401 case SND_SOC_DAPM_POST_PMU:
402 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
403 WM8962_HP1L_ENA | WM8962_HP1R_ENA,
404 WM8962_HP1L_ENA | WM8962_HP1R_ENA);
405 udelay(20);
406
407 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
408 WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY,
409 WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY);
410
411 /* Start the DC servo */
412 snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
413 WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
414 WM8962_HP1L_DCS_STARTUP |
415 WM8962_HP1R_DCS_STARTUP,
416 WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
417 WM8962_HP1L_DCS_STARTUP |
418 WM8962_HP1R_DCS_STARTUP);
419
420 /* Wait for it to complete, should be well under 100ms */
421 timeout = 0;
422 do {
423 msleep(1);
424 reg = snd_soc_read(codec, WM8962_DC_SERVO_6);
425 if (reg < 0) {
426 dev_err(codec->dev,
427 "Failed to read DCS status: %d\n",
428 reg);
429 continue;
430 }
431 dev_dbg(codec->dev, "DCS status: %x\n", reg);
432 } while (++timeout < 200 && (reg & expected) != expected);
433
434 if ((reg & expected) != expected)
435 dev_err(codec->dev, "DC servo timed out\n");
436 else
437 dev_dbg(codec->dev, "DC servo complete after %dms\n",
438 timeout);
439
440 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
441 WM8962_HP1L_ENA_OUTP |
442 WM8962_HP1R_ENA_OUTP,
443 WM8962_HP1L_ENA_OUTP |
444 WM8962_HP1R_ENA_OUTP);
445 udelay(20);
446
447 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
448 WM8962_HP1L_RMV_SHORT |
449 WM8962_HP1R_RMV_SHORT,
450 WM8962_HP1L_RMV_SHORT |
451 WM8962_HP1R_RMV_SHORT);
452 break;
453
454 case SND_SOC_DAPM_PRE_PMD:
455 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
456 WM8962_HP1L_RMV_SHORT |
457 WM8962_HP1R_RMV_SHORT, 0);
458
459 udelay(20);
460
461 snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
462 WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
463 WM8962_HP1L_DCS_STARTUP |
464 WM8962_HP1R_DCS_STARTUP,
465 0);
466
467 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
468 WM8962_HP1L_ENA | WM8962_HP1R_ENA |
469 WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY |
470 WM8962_HP1L_ENA_OUTP |
471 WM8962_HP1R_ENA_OUTP, 0);
472
473 break;
474
475 default:
476 BUG();
477 return -EINVAL;
478
479 }
480
481 return 0;
482}
483
484/* VU bits for the output PGAs only take effect while the PGA is powered */
485static int out_pga_event(struct snd_soc_dapm_widget *w,
486 struct snd_kcontrol *kcontrol, int event)
487{
488 struct snd_soc_codec *codec = w->codec;
Mark Brown54d8d0a2010-08-12 15:02:11 +0100489 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
490 u16 *reg_cache = wm8962->reg_cache;
Mark Brown9a76f1f2010-08-05 13:20:59 +0100491 int reg;
492
493 switch (w->shift) {
494 case WM8962_HPOUTR_PGA_ENA_SHIFT:
495 reg = WM8962_HPOUTR_VOLUME;
496 break;
497 case WM8962_HPOUTL_PGA_ENA_SHIFT:
498 reg = WM8962_HPOUTL_VOLUME;
499 break;
500 case WM8962_SPKOUTR_PGA_ENA_SHIFT:
501 reg = WM8962_SPKOUTR_VOLUME;
502 break;
503 case WM8962_SPKOUTL_PGA_ENA_SHIFT:
504 reg = WM8962_SPKOUTL_VOLUME;
505 break;
506 default:
507 BUG();
508 return -EINVAL;
509 }
510
511 switch (event) {
512 case SND_SOC_DAPM_POST_PMU:
513 return snd_soc_write(codec, reg, reg_cache[reg]);
514 default:
515 BUG();
516 return -EINVAL;
517 }
518}
519
520static const char *st_text[] = { "None", "Right", "Left" };
521
522static const struct soc_enum str_enum =
523 SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_1, 2, 3, st_text);
524
525static const struct snd_kcontrol_new str_mux =
526 SOC_DAPM_ENUM("Right Sidetone", str_enum);
527
528static const struct soc_enum stl_enum =
529 SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_2, 2, 3, st_text);
530
531static const struct snd_kcontrol_new stl_mux =
532 SOC_DAPM_ENUM("Left Sidetone", stl_enum);
533
534static const char *outmux_text[] = { "DAC", "Mixer" };
535
536static const struct soc_enum spkoutr_enum =
537 SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_2, 7, 2, outmux_text);
538
539static const struct snd_kcontrol_new spkoutr_mux =
540 SOC_DAPM_ENUM("SPKOUTR Mux", spkoutr_enum);
541
542static const struct soc_enum spkoutl_enum =
543 SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_1, 7, 2, outmux_text);
544
545static const struct snd_kcontrol_new spkoutl_mux =
546 SOC_DAPM_ENUM("SPKOUTL Mux", spkoutl_enum);
547
548static const struct soc_enum hpoutr_enum =
549 SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_2, 7, 2, outmux_text);
550
551static const struct snd_kcontrol_new hpoutr_mux =
552 SOC_DAPM_ENUM("HPOUTR Mux", hpoutr_enum);
553
554static const struct soc_enum hpoutl_enum =
555 SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_1, 7, 2, outmux_text);
556
557static const struct snd_kcontrol_new hpoutl_mux =
558 SOC_DAPM_ENUM("HPOUTL Mux", hpoutl_enum);
559
560static const struct snd_kcontrol_new inpgal[] = {
561SOC_DAPM_SINGLE("IN1L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 3, 1, 0),
562SOC_DAPM_SINGLE("IN2L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 2, 1, 0),
563SOC_DAPM_SINGLE("IN3L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 1, 1, 0),
564SOC_DAPM_SINGLE("IN4L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 0, 1, 0),
565};
566
567static const struct snd_kcontrol_new inpgar[] = {
568SOC_DAPM_SINGLE("IN1R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 3, 1, 0),
569SOC_DAPM_SINGLE("IN2R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 2, 1, 0),
570SOC_DAPM_SINGLE("IN3R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 1, 1, 0),
571SOC_DAPM_SINGLE("IN4R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 0, 1, 0),
572};
573
574static const struct snd_kcontrol_new mixinl[] = {
575SOC_DAPM_SINGLE("IN2L Switch", WM8962_INPUT_MIXER_CONTROL_2, 5, 1, 0),
576SOC_DAPM_SINGLE("IN3L Switch", WM8962_INPUT_MIXER_CONTROL_2, 4, 1, 0),
577SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 3, 1, 0),
578};
579
580static const struct snd_kcontrol_new mixinr[] = {
581SOC_DAPM_SINGLE("IN2R Switch", WM8962_INPUT_MIXER_CONTROL_2, 2, 1, 0),
582SOC_DAPM_SINGLE("IN3R Switch", WM8962_INPUT_MIXER_CONTROL_2, 1, 1, 0),
583SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 0, 1, 0),
584};
585
586static const struct snd_kcontrol_new hpmixl[] = {
587SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_1, 5, 1, 0),
588SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_1, 4, 1, 0),
589SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_1, 3, 1, 0),
590SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_1, 2, 1, 0),
591SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_1, 1, 1, 0),
592SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_1, 0, 1, 0),
593};
594
595static const struct snd_kcontrol_new hpmixr[] = {
596SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_2, 5, 1, 0),
597SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_2, 4, 1, 0),
598SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_2, 3, 1, 0),
599SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_2, 2, 1, 0),
600SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_2, 1, 1, 0),
601SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_2, 0, 1, 0),
602};
603
604static const struct snd_kcontrol_new spkmixl[] = {
605SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_1, 5, 1, 0),
606SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_1, 4, 1, 0),
607SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_1, 3, 1, 0),
608SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_1, 2, 1, 0),
609SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_1, 1, 1, 0),
610SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_1, 0, 1, 0),
611};
612
613static const struct snd_kcontrol_new spkmixr[] = {
614SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_2, 5, 1, 0),
615SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_2, 4, 1, 0),
616SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_2, 3, 1, 0),
617SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_2, 2, 1, 0),
618SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_2, 1, 1, 0),
619SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_2, 0, 1, 0),
620};
621
622static const struct snd_soc_dapm_widget wm8962_dapm_widgets[] = {
623SND_SOC_DAPM_INPUT("IN1L"),
624SND_SOC_DAPM_INPUT("IN1R"),
625SND_SOC_DAPM_INPUT("IN2L"),
626SND_SOC_DAPM_INPUT("IN2R"),
627SND_SOC_DAPM_INPUT("IN3L"),
628SND_SOC_DAPM_INPUT("IN3R"),
629SND_SOC_DAPM_INPUT("IN4L"),
630SND_SOC_DAPM_INPUT("IN4R"),
631SND_SOC_DAPM_INPUT("Beep"),
632
Mark Browna4f28c02010-09-29 13:24:35 -0700633SND_SOC_DAPM_MICBIAS("MICBIAS", WM8962_PWR_MGMT_1, 1, 0),
634
Mark Brown9a76f1f2010-08-05 13:20:59 +0100635SND_SOC_DAPM_SUPPLY("Class G", WM8962_CHARGE_PUMP_B, 0, 1, NULL, 0),
636SND_SOC_DAPM_SUPPLY("SYSCLK", WM8962_CLOCKING2, 5, 0, sysclk_event,
637 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
638SND_SOC_DAPM_SUPPLY("Charge Pump", WM8962_CHARGE_PUMP_1, 0, 0, cp_event,
639 SND_SOC_DAPM_POST_PMU),
640SND_SOC_DAPM_SUPPLY("TOCLK", WM8962_ADDITIONAL_CONTROL_1, 0, 0, NULL, 0),
641
642SND_SOC_DAPM_MIXER("INPGAL", WM8962_LEFT_INPUT_PGA_CONTROL, 4, 0,
643 inpgal, ARRAY_SIZE(inpgal)),
644SND_SOC_DAPM_MIXER("INPGAR", WM8962_RIGHT_INPUT_PGA_CONTROL, 4, 0,
645 inpgar, ARRAY_SIZE(inpgar)),
646SND_SOC_DAPM_MIXER("MIXINL", WM8962_PWR_MGMT_1, 5, 0,
647 mixinl, ARRAY_SIZE(mixinl)),
648SND_SOC_DAPM_MIXER("MIXINR", WM8962_PWR_MGMT_1, 4, 0,
649 mixinr, ARRAY_SIZE(mixinr)),
650
651SND_SOC_DAPM_ADC("ADCL", "Capture", WM8962_PWR_MGMT_1, 3, 0),
652SND_SOC_DAPM_ADC("ADCR", "Capture", WM8962_PWR_MGMT_1, 2, 0),
653
654SND_SOC_DAPM_MUX("STL", SND_SOC_NOPM, 0, 0, &stl_mux),
655SND_SOC_DAPM_MUX("STR", SND_SOC_NOPM, 0, 0, &str_mux),
656
657SND_SOC_DAPM_DAC("DACL", "Playback", WM8962_PWR_MGMT_2, 8, 0),
658SND_SOC_DAPM_DAC("DACR", "Playback", WM8962_PWR_MGMT_2, 7, 0),
659
660SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
661SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
662
663SND_SOC_DAPM_MIXER("HPMIXL", WM8962_MIXER_ENABLES, 3, 0,
664 hpmixl, ARRAY_SIZE(hpmixl)),
665SND_SOC_DAPM_MIXER("HPMIXR", WM8962_MIXER_ENABLES, 2, 0,
666 hpmixr, ARRAY_SIZE(hpmixr)),
667
668SND_SOC_DAPM_MUX_E("HPOUTL PGA", WM8962_PWR_MGMT_2, 6, 0, &hpoutl_mux,
669 out_pga_event, SND_SOC_DAPM_POST_PMU),
670SND_SOC_DAPM_MUX_E("HPOUTR PGA", WM8962_PWR_MGMT_2, 5, 0, &hpoutr_mux,
671 out_pga_event, SND_SOC_DAPM_POST_PMU),
672
673SND_SOC_DAPM_PGA_E("HPOUT", SND_SOC_NOPM, 0, 0, NULL, 0, hp_event,
674 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
675
676SND_SOC_DAPM_OUTPUT("HPOUTL"),
677SND_SOC_DAPM_OUTPUT("HPOUTR"),
678};
679
680static const struct snd_soc_dapm_widget wm8962_dapm_spk_mono_widgets[] = {
681SND_SOC_DAPM_MIXER("Speaker Mixer", WM8962_MIXER_ENABLES, 1, 0,
682 spkmixl, ARRAY_SIZE(spkmixl)),
683SND_SOC_DAPM_MUX_E("Speaker PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
684 out_pga_event, SND_SOC_DAPM_POST_PMU),
685SND_SOC_DAPM_PGA("Speaker Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
686SND_SOC_DAPM_OUTPUT("SPKOUT"),
687};
688
689static const struct snd_soc_dapm_widget wm8962_dapm_spk_stereo_widgets[] = {
690SND_SOC_DAPM_MIXER("SPKOUTL Mixer", WM8962_MIXER_ENABLES, 1, 0,
691 spkmixl, ARRAY_SIZE(spkmixl)),
692SND_SOC_DAPM_MIXER("SPKOUTR Mixer", WM8962_MIXER_ENABLES, 0, 0,
693 spkmixr, ARRAY_SIZE(spkmixr)),
694
695SND_SOC_DAPM_MUX_E("SPKOUTL PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
696 out_pga_event, SND_SOC_DAPM_POST_PMU),
697SND_SOC_DAPM_MUX_E("SPKOUTR PGA", WM8962_PWR_MGMT_2, 3, 0, &spkoutr_mux,
698 out_pga_event, SND_SOC_DAPM_POST_PMU),
699
700SND_SOC_DAPM_PGA("SPKOUTR Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
701SND_SOC_DAPM_PGA("SPKOUTL Output", WM8962_CLASS_D_CONTROL_1, 6, 0, NULL, 0),
702
703SND_SOC_DAPM_OUTPUT("SPKOUTL"),
704SND_SOC_DAPM_OUTPUT("SPKOUTR"),
705};
706
707static const struct snd_soc_dapm_route wm8962_intercon[] = {
708 { "INPGAL", "IN1L Switch", "IN1L" },
709 { "INPGAL", "IN2L Switch", "IN2L" },
710 { "INPGAL", "IN3L Switch", "IN3L" },
711 { "INPGAL", "IN4L Switch", "IN4L" },
712
713 { "INPGAR", "IN1R Switch", "IN1R" },
714 { "INPGAR", "IN2R Switch", "IN2R" },
715 { "INPGAR", "IN3R Switch", "IN3R" },
716 { "INPGAR", "IN4R Switch", "IN4R" },
717
718 { "MIXINL", "IN2L Switch", "IN2L" },
719 { "MIXINL", "IN3L Switch", "IN3L" },
720 { "MIXINL", "PGA Switch", "INPGAL" },
721
722 { "MIXINR", "IN2R Switch", "IN2R" },
723 { "MIXINR", "IN3R Switch", "IN3R" },
724 { "MIXINR", "PGA Switch", "INPGAR" },
725
726 { "ADCL", NULL, "SYSCLK" },
727 { "ADCL", NULL, "TOCLK" },
728 { "ADCL", NULL, "MIXINL" },
729
730 { "ADCR", NULL, "SYSCLK" },
731 { "ADCR", NULL, "TOCLK" },
732 { "ADCR", NULL, "MIXINR" },
733
734 { "STL", "Left", "ADCL" },
735 { "STL", "Right", "ADCR" },
736
737 { "STR", "Left", "ADCL" },
738 { "STR", "Right", "ADCR" },
739
740 { "DACL", NULL, "SYSCLK" },
741 { "DACL", NULL, "TOCLK" },
742 { "DACL", NULL, "Beep" },
743 { "DACL", NULL, "STL" },
744
745 { "DACR", NULL, "SYSCLK" },
746 { "DACR", NULL, "TOCLK" },
747 { "DACR", NULL, "Beep" },
748 { "DACR", NULL, "STR" },
749
750 { "HPMIXL", "IN4L Switch", "IN4L" },
751 { "HPMIXL", "IN4R Switch", "IN4R" },
752 { "HPMIXL", "DACL Switch", "DACL" },
753 { "HPMIXL", "DACR Switch", "DACR" },
754 { "HPMIXL", "MIXINL Switch", "MIXINL" },
755 { "HPMIXL", "MIXINR Switch", "MIXINR" },
756
757 { "HPMIXR", "IN4L Switch", "IN4L" },
758 { "HPMIXR", "IN4R Switch", "IN4R" },
759 { "HPMIXR", "DACL Switch", "DACL" },
760 { "HPMIXR", "DACR Switch", "DACR" },
761 { "HPMIXR", "MIXINL Switch", "MIXINL" },
762 { "HPMIXR", "MIXINR Switch", "MIXINR" },
763
764 { "Left Bypass", NULL, "HPMIXL" },
765 { "Left Bypass", NULL, "Class G" },
766
767 { "Right Bypass", NULL, "HPMIXR" },
768 { "Right Bypass", NULL, "Class G" },
769
770 { "HPOUTL PGA", "Mixer", "Left Bypass" },
771 { "HPOUTL PGA", "DAC", "DACL" },
772
773 { "HPOUTR PGA", "Mixer", "Right Bypass" },
774 { "HPOUTR PGA", "DAC", "DACR" },
775
776 { "HPOUT", NULL, "HPOUTL PGA" },
777 { "HPOUT", NULL, "HPOUTR PGA" },
778 { "HPOUT", NULL, "Charge Pump" },
779 { "HPOUT", NULL, "SYSCLK" },
780 { "HPOUT", NULL, "TOCLK" },
781
782 { "HPOUTL", NULL, "HPOUT" },
783 { "HPOUTR", NULL, "HPOUT" },
784};
785
786static const struct snd_soc_dapm_route wm8962_spk_mono_intercon[] = {
787 { "Speaker Mixer", "IN4L Switch", "IN4L" },
788 { "Speaker Mixer", "IN4R Switch", "IN4R" },
789 { "Speaker Mixer", "DACL Switch", "DACL" },
790 { "Speaker Mixer", "DACR Switch", "DACR" },
791 { "Speaker Mixer", "MIXINL Switch", "MIXINL" },
792 { "Speaker Mixer", "MIXINR Switch", "MIXINR" },
793
794 { "Speaker PGA", "Mixer", "Speaker Mixer" },
795 { "Speaker PGA", "DAC", "DACL" },
796
797 { "Speaker Output", NULL, "Speaker PGA" },
798 { "Speaker Output", NULL, "SYSCLK" },
799 { "Speaker Output", NULL, "TOCLK" },
800
801 { "SPKOUT", NULL, "Speaker Output" },
802};
803
804static const struct snd_soc_dapm_route wm8962_spk_stereo_intercon[] = {
805 { "SPKOUTL Mixer", "IN4L Switch", "IN4L" },
806 { "SPKOUTL Mixer", "IN4R Switch", "IN4R" },
807 { "SPKOUTL Mixer", "DACL Switch", "DACL" },
808 { "SPKOUTL Mixer", "DACR Switch", "DACR" },
809 { "SPKOUTL Mixer", "MIXINL Switch", "MIXINL" },
810 { "SPKOUTL Mixer", "MIXINR Switch", "MIXINR" },
811
812 { "SPKOUTR Mixer", "IN4L Switch", "IN4L" },
813 { "SPKOUTR Mixer", "IN4R Switch", "IN4R" },
814 { "SPKOUTR Mixer", "DACL Switch", "DACL" },
815 { "SPKOUTR Mixer", "DACR Switch", "DACR" },
816 { "SPKOUTR Mixer", "MIXINL Switch", "MIXINL" },
817 { "SPKOUTR Mixer", "MIXINR Switch", "MIXINR" },
818
819 { "SPKOUTL PGA", "Mixer", "SPKOUTL Mixer" },
820 { "SPKOUTL PGA", "DAC", "DACL" },
821
822 { "SPKOUTR PGA", "Mixer", "SPKOUTR Mixer" },
823 { "SPKOUTR PGA", "DAC", "DACR" },
824
825 { "SPKOUTL Output", NULL, "SPKOUTL PGA" },
826 { "SPKOUTL Output", NULL, "SYSCLK" },
827 { "SPKOUTL Output", NULL, "TOCLK" },
828
829 { "SPKOUTR Output", NULL, "SPKOUTR PGA" },
830 { "SPKOUTR Output", NULL, "SYSCLK" },
831 { "SPKOUTR Output", NULL, "TOCLK" },
832
833 { "SPKOUTL", NULL, "SPKOUTL Output" },
834 { "SPKOUTR", NULL, "SPKOUTR Output" },
835};
836
837static int wm8962_add_widgets(struct snd_soc_codec *codec)
838{
839 struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
840
841 snd_soc_add_controls(codec, wm8962_snd_controls,
842 ARRAY_SIZE(wm8962_snd_controls));
843 if (pdata && pdata->spk_mono)
844 snd_soc_add_controls(codec, wm8962_spk_mono_controls,
845 ARRAY_SIZE(wm8962_spk_mono_controls));
846 else
847 snd_soc_add_controls(codec, wm8962_spk_stereo_controls,
848 ARRAY_SIZE(wm8962_spk_stereo_controls));
849
850
851 snd_soc_dapm_new_controls(codec, wm8962_dapm_widgets,
852 ARRAY_SIZE(wm8962_dapm_widgets));
853 if (pdata && pdata->spk_mono)
854 snd_soc_dapm_new_controls(codec, wm8962_dapm_spk_mono_widgets,
855 ARRAY_SIZE(wm8962_dapm_spk_mono_widgets));
856 else
857 snd_soc_dapm_new_controls(codec, wm8962_dapm_spk_stereo_widgets,
858 ARRAY_SIZE(wm8962_dapm_spk_stereo_widgets));
859
860 snd_soc_dapm_add_routes(codec, wm8962_intercon,
861 ARRAY_SIZE(wm8962_intercon));
862 if (pdata && pdata->spk_mono)
863 snd_soc_dapm_add_routes(codec, wm8962_spk_mono_intercon,
864 ARRAY_SIZE(wm8962_spk_mono_intercon));
865 else
866 snd_soc_dapm_add_routes(codec, wm8962_spk_stereo_intercon,
867 ARRAY_SIZE(wm8962_spk_stereo_intercon));
868
869
870 snd_soc_dapm_disable_pin(codec, "Beep");
871
872 return 0;
873}
874
875static void wm8962_sync_cache(struct snd_soc_codec *codec)
876{
877 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
878 int i;
879
880 if (!codec->cache_sync)
881 return;
882
883 dev_dbg(codec->dev, "Syncing cache\n");
884
885 codec->cache_only = 0;
886
887 /* Sync back cached values if they're different from the
888 * hardware default.
889 */
890 for (i = 1; i < ARRAY_SIZE(wm8962->reg_cache); i++) {
891 if (i == WM8962_SOFTWARE_RESET)
892 continue;
893 if (wm8962->reg_cache[i] == wm8962_reg[i])
894 continue;
895
896 snd_soc_write(codec, i, wm8962->reg_cache[i]);
897 }
898
899 codec->cache_sync = 0;
900}
901
902/* -1 for reserved values */
903static const int bclk_divs[] = {
904 1, -1, 2, 3, 4, -1, 6, 8, -1, 12, 16, 24, -1, 32, 32, 32
905};
906
907static void wm8962_configure_bclk(struct snd_soc_codec *codec)
908{
909 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
910 int dspclk, i;
911 int clocking2 = 0;
912 int aif2 = 0;
913
914 /* If the CODEC is powered on we can configure BCLK */
915 if (codec->bias_level != SND_SOC_BIAS_OFF) {
916 dev_dbg(codec->dev, "Bias is off, can't configure BCLK\n");
917 return;
918 }
919
920 if (!wm8962->bclk) {
921 dev_dbg(codec->dev, "No BCLK rate configured\n");
922 return;
923 }
924
925 dspclk = snd_soc_read(codec, WM8962_CLOCKING1);
926 if (dspclk < 0) {
927 dev_err(codec->dev, "Failed to read DSPCLK: %d\n", dspclk);
928 return;
929 }
930
931 dspclk = (dspclk & WM8962_DSPCLK_DIV_MASK) >> WM8962_DSPCLK_DIV_SHIFT;
932 switch (dspclk) {
933 case 0:
934 dspclk = wm8962->sysclk_rate;
935 break;
936 case 1:
937 dspclk = wm8962->sysclk_rate / 2;
938 break;
939 case 2:
940 dspclk = wm8962->sysclk_rate / 4;
941 break;
942 default:
943 dev_warn(codec->dev, "Unknown DSPCLK divisor read back\n");
944 dspclk = wm8962->sysclk;
945 }
946
947 dev_dbg(codec->dev, "DSPCLK is %dHz, BCLK %d\n", dspclk, wm8962->bclk);
948
949 /* We're expecting an exact match */
950 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
951 if (bclk_divs[i] < 0)
952 continue;
953
954 if (dspclk / bclk_divs[i] == wm8962->bclk) {
955 dev_dbg(codec->dev, "Selected BCLK_DIV %d for %dHz\n",
956 bclk_divs[i], wm8962->bclk);
957 clocking2 |= i;
958 break;
959 }
960 }
961 if (i == ARRAY_SIZE(bclk_divs)) {
962 dev_err(codec->dev, "Unsupported BCLK ratio %d\n",
963 dspclk / wm8962->bclk);
964 return;
965 }
966
967 aif2 |= wm8962->bclk / wm8962->lrclk;
968 dev_dbg(codec->dev, "Selected LRCLK divisor %d for %dHz\n",
969 wm8962->bclk / wm8962->lrclk, wm8962->lrclk);
970
971 snd_soc_update_bits(codec, WM8962_CLOCKING2,
972 WM8962_BCLK_DIV_MASK, clocking2);
973 snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_2,
974 WM8962_AIF_RATE_MASK, aif2);
975}
976
977static int wm8962_set_bias_level(struct snd_soc_codec *codec,
978 enum snd_soc_bias_level level)
979{
980 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
981 int ret;
982
983 if (level == codec->bias_level)
984 return 0;
985
986 switch (level) {
987 case SND_SOC_BIAS_ON:
988 break;
989
990 case SND_SOC_BIAS_PREPARE:
991 /* VMID 2*50k */
992 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
993 WM8962_VMID_SEL_MASK, 0x80);
994 break;
995
996 case SND_SOC_BIAS_STANDBY:
997 if (codec->bias_level == SND_SOC_BIAS_OFF) {
998 ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
999 wm8962->supplies);
1000 if (ret != 0) {
1001 dev_err(codec->dev,
1002 "Failed to enable supplies: %d\n",
1003 ret);
1004 return ret;
1005 }
1006
1007 wm8962_sync_cache(codec);
1008
1009 snd_soc_update_bits(codec, WM8962_ANTI_POP,
1010 WM8962_STARTUP_BIAS_ENA |
1011 WM8962_VMID_BUF_ENA,
1012 WM8962_STARTUP_BIAS_ENA |
1013 WM8962_VMID_BUF_ENA);
1014
1015 /* Bias enable at 2*50k for ramp */
1016 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
1017 WM8962_VMID_SEL_MASK |
1018 WM8962_BIAS_ENA,
1019 WM8962_BIAS_ENA | 0x180);
1020
1021 msleep(5);
1022
1023 snd_soc_update_bits(codec, WM8962_CLOCKING2,
1024 WM8962_CLKREG_OVD,
1025 WM8962_CLKREG_OVD);
1026
1027 wm8962_configure_bclk(codec);
1028 }
1029
1030 /* VMID 2*250k */
1031 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
1032 WM8962_VMID_SEL_MASK, 0x100);
1033 break;
1034
1035 case SND_SOC_BIAS_OFF:
1036 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
1037 WM8962_VMID_SEL_MASK | WM8962_BIAS_ENA, 0);
1038
1039 snd_soc_update_bits(codec, WM8962_ANTI_POP,
1040 WM8962_STARTUP_BIAS_ENA |
1041 WM8962_VMID_BUF_ENA, 0);
1042
1043 regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies),
1044 wm8962->supplies);
1045 break;
1046 }
1047 codec->bias_level = level;
1048 return 0;
1049}
1050
1051static const struct {
1052 int rate;
1053 int reg;
1054} sr_vals[] = {
1055 { 48000, 0 },
1056 { 44100, 0 },
1057 { 32000, 1 },
1058 { 22050, 2 },
1059 { 24000, 2 },
1060 { 16000, 3 },
1061 { 11025, 4 },
1062 { 12000, 4 },
1063 { 8000, 5 },
1064 { 88200, 6 },
1065 { 96000, 6 },
1066};
1067
1068static const int sysclk_rates[] = {
1069 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536,
1070};
1071
1072static int wm8962_hw_params(struct snd_pcm_substream *substream,
1073 struct snd_pcm_hw_params *params,
1074 struct snd_soc_dai *dai)
1075{
1076 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Mark Brown54d8d0a2010-08-12 15:02:11 +01001077 struct snd_soc_codec *codec = rtd->codec;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001078 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
1079 int rate = params_rate(params);
1080 int i;
1081 int aif0 = 0;
1082 int adctl3 = 0;
1083 int clocking4 = 0;
1084
1085 wm8962->bclk = snd_soc_params_to_bclk(params);
1086 wm8962->lrclk = params_rate(params);
1087
1088 for (i = 0; i < ARRAY_SIZE(sr_vals); i++) {
1089 if (sr_vals[i].rate == rate) {
1090 adctl3 |= sr_vals[i].reg;
1091 break;
1092 }
1093 }
1094 if (i == ARRAY_SIZE(sr_vals)) {
1095 dev_err(codec->dev, "Unsupported rate %dHz\n", rate);
1096 return -EINVAL;
1097 }
1098
1099 if (rate % 8000 == 0)
1100 adctl3 |= WM8962_SAMPLE_RATE_INT_MODE;
1101
1102 for (i = 0; i < ARRAY_SIZE(sysclk_rates); i++) {
1103 if (sysclk_rates[i] == wm8962->sysclk_rate / rate) {
1104 clocking4 |= i << WM8962_SYSCLK_RATE_SHIFT;
1105 break;
1106 }
1107 }
1108 if (i == ARRAY_SIZE(sysclk_rates)) {
1109 dev_err(codec->dev, "Unsupported sysclk ratio %d\n",
1110 wm8962->sysclk_rate / rate);
1111 return -EINVAL;
1112 }
1113
1114 switch (params_format(params)) {
1115 case SNDRV_PCM_FORMAT_S16_LE:
1116 break;
1117 case SNDRV_PCM_FORMAT_S20_3LE:
1118 aif0 |= 0x40;
1119 break;
1120 case SNDRV_PCM_FORMAT_S24_LE:
1121 aif0 |= 0x80;
1122 break;
1123 case SNDRV_PCM_FORMAT_S32_LE:
1124 aif0 |= 0xc0;
1125 break;
1126 default:
1127 return -EINVAL;
1128 }
1129
1130 snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
1131 WM8962_WL_MASK, aif0);
1132 snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_3,
1133 WM8962_SAMPLE_RATE_INT_MODE |
1134 WM8962_SAMPLE_RATE_MASK, adctl3);
1135 snd_soc_update_bits(codec, WM8962_CLOCKING_4,
1136 WM8962_SYSCLK_RATE_MASK, clocking4);
1137
1138 wm8962_configure_bclk(codec);
1139
1140 return 0;
1141}
1142
1143static int wm8962_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
1144 unsigned int freq, int dir)
1145{
1146 struct snd_soc_codec *codec = dai->codec;
1147 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
1148 int src;
1149
1150 switch (clk_id) {
1151 case WM8962_SYSCLK_MCLK:
1152 wm8962->sysclk = WM8962_SYSCLK_MCLK;
1153 src = 0;
1154 break;
1155 case WM8962_SYSCLK_FLL:
1156 wm8962->sysclk = WM8962_SYSCLK_FLL;
1157 src = 1 << WM8962_SYSCLK_SRC_SHIFT;
1158 WARN_ON(freq != wm8962->fll_fout);
1159 break;
1160 default:
1161 return -EINVAL;
1162 }
1163
1164 snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_SRC_MASK,
1165 src);
1166
1167 wm8962->sysclk_rate = freq;
1168
1169 return 0;
1170}
1171
1172static int wm8962_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1173{
1174 struct snd_soc_codec *codec = dai->codec;
1175 int aif0 = 0;
1176
1177 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1178 case SND_SOC_DAIFMT_DSP_A:
1179 aif0 |= WM8962_LRCLK_INV;
1180 case SND_SOC_DAIFMT_DSP_B:
1181 aif0 |= 3;
1182
1183 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1184 case SND_SOC_DAIFMT_NB_NF:
1185 case SND_SOC_DAIFMT_IB_NF:
1186 break;
1187 default:
1188 return -EINVAL;
1189 }
1190 break;
1191
1192 case SND_SOC_DAIFMT_RIGHT_J:
1193 break;
1194 case SND_SOC_DAIFMT_LEFT_J:
1195 aif0 |= 1;
1196 break;
1197 case SND_SOC_DAIFMT_I2S:
1198 aif0 |= 2;
1199 break;
1200 default:
1201 return -EINVAL;
1202 }
1203
1204 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1205 case SND_SOC_DAIFMT_NB_NF:
1206 break;
1207 case SND_SOC_DAIFMT_IB_NF:
1208 aif0 |= WM8962_BCLK_INV;
1209 break;
1210 case SND_SOC_DAIFMT_NB_IF:
1211 aif0 |= WM8962_LRCLK_INV;
1212 break;
1213 case SND_SOC_DAIFMT_IB_IF:
1214 aif0 |= WM8962_BCLK_INV | WM8962_LRCLK_INV;
1215 break;
1216 default:
1217 return -EINVAL;
1218 }
1219
1220 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1221 case SND_SOC_DAIFMT_CBM_CFM:
1222 aif0 |= WM8962_MSTR;
1223 break;
1224 case SND_SOC_DAIFMT_CBS_CFS:
1225 break;
1226 default:
1227 return -EINVAL;
1228 }
1229
1230 snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
1231 WM8962_FMT_MASK | WM8962_BCLK_INV | WM8962_MSTR |
1232 WM8962_LRCLK_INV, aif0);
1233
1234 return 0;
1235}
1236
1237struct _fll_div {
1238 u16 fll_fratio;
1239 u16 fll_outdiv;
1240 u16 fll_refclk_div;
1241 u16 n;
1242 u16 theta;
1243 u16 lambda;
1244};
1245
1246/* The size in bits of the FLL divide multiplied by 10
1247 * to allow rounding later */
1248#define FIXED_FLL_SIZE ((1 << 16) * 10)
1249
1250static struct {
1251 unsigned int min;
1252 unsigned int max;
1253 u16 fll_fratio;
1254 int ratio;
1255} fll_fratios[] = {
1256 { 0, 64000, 4, 16 },
1257 { 64000, 128000, 3, 8 },
1258 { 128000, 256000, 2, 4 },
1259 { 256000, 1000000, 1, 2 },
1260 { 1000000, 13500000, 0, 1 },
1261};
1262
1263static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1264 unsigned int Fout)
1265{
1266 unsigned int target;
1267 unsigned int div;
1268 unsigned int fratio, gcd_fll;
1269 int i;
1270
1271 /* Fref must be <=13.5MHz */
1272 div = 1;
1273 fll_div->fll_refclk_div = 0;
1274 while ((Fref / div) > 13500000) {
1275 div *= 2;
1276 fll_div->fll_refclk_div++;
1277
1278 if (div > 4) {
1279 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1280 Fref);
1281 return -EINVAL;
1282 }
1283 }
1284
1285 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1286
1287 /* Apply the division for our remaining calculations */
1288 Fref /= div;
1289
1290 /* Fvco should be 90-100MHz; don't check the upper bound */
1291 div = 2;
1292 while (Fout * div < 90000000) {
1293 div++;
1294 if (div > 64) {
1295 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1296 Fout);
1297 return -EINVAL;
1298 }
1299 }
1300 target = Fout * div;
1301 fll_div->fll_outdiv = div - 1;
1302
1303 pr_debug("FLL Fvco=%dHz\n", target);
1304
1305 /* Find an appropraite FLL_FRATIO and factor it out of the target */
1306 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1307 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1308 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1309 fratio = fll_fratios[i].ratio;
1310 break;
1311 }
1312 }
1313 if (i == ARRAY_SIZE(fll_fratios)) {
1314 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1315 return -EINVAL;
1316 }
1317
1318 fll_div->n = target / (fratio * Fref);
1319
1320 if (target % Fref == 0) {
1321 fll_div->theta = 0;
1322 fll_div->lambda = 0;
1323 } else {
1324 gcd_fll = gcd(target, fratio * Fref);
1325
1326 fll_div->theta = (target - (fll_div->n * fratio * Fref))
1327 / gcd_fll;
1328 fll_div->lambda = (fratio * Fref) / gcd_fll;
1329 }
1330
1331 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1332 fll_div->n, fll_div->theta, fll_div->lambda);
1333 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1334 fll_div->fll_fratio, fll_div->fll_outdiv,
1335 fll_div->fll_refclk_div);
1336
1337 return 0;
1338}
1339
1340static int wm8962_set_fll(struct snd_soc_dai *dai, int fll_id, int source,
1341 unsigned int Fref, unsigned int Fout)
1342{
1343 struct snd_soc_codec *codec = dai->codec;
1344 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
1345 struct _fll_div fll_div;
1346 int ret;
Mark Brown61371122010-09-27 17:20:11 -07001347 int fll1 = snd_soc_read(codec, WM8962_FLL_CONTROL_1) & WM8962_FLL_ENA;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001348
1349 /* Any change? */
1350 if (source == wm8962->fll_src && Fref == wm8962->fll_fref &&
1351 Fout == wm8962->fll_fout)
1352 return 0;
1353
1354 if (Fout == 0) {
1355 dev_dbg(codec->dev, "FLL disabled\n");
1356
1357 wm8962->fll_fref = 0;
1358 wm8962->fll_fout = 0;
1359
1360 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
1361 WM8962_FLL_ENA, 0);
1362
1363 return 0;
1364 }
1365
1366 ret = fll_factors(&fll_div, Fref, Fout);
1367 if (ret != 0)
1368 return ret;
1369
1370 switch (fll_id) {
1371 case WM8962_FLL_MCLK:
1372 case WM8962_FLL_BCLK:
1373 case WM8962_FLL_OSC:
1374 fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT;
1375 break;
1376 case WM8962_FLL_INT:
1377 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
1378 WM8962_FLL_OSC_ENA, WM8962_FLL_OSC_ENA);
1379 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_5,
1380 WM8962_FLL_FRC_NCO, WM8962_FLL_FRC_NCO);
1381 break;
1382 default:
1383 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
1384 return -EINVAL;
1385 }
1386
1387 if (fll_div.theta || fll_div.lambda)
1388 fll1 |= WM8962_FLL_FRAC;
1389
1390 /* Stop the FLL while we reconfigure */
1391 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
1392
1393 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_2,
1394 WM8962_FLL_OUTDIV_MASK |
1395 WM8962_FLL_REFCLK_DIV_MASK,
1396 (fll_div.fll_outdiv << WM8962_FLL_OUTDIV_SHIFT) |
1397 (fll_div.fll_refclk_div));
1398
1399 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_3,
1400 WM8962_FLL_FRATIO_MASK, fll_div.fll_fratio);
1401
1402 snd_soc_write(codec, WM8962_FLL_CONTROL_6, fll_div.theta);
1403 snd_soc_write(codec, WM8962_FLL_CONTROL_7, fll_div.lambda);
1404 snd_soc_write(codec, WM8962_FLL_CONTROL_8, fll_div.n);
1405
1406 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
1407 WM8962_FLL_FRAC | WM8962_FLL_REFCLK_SRC_MASK |
1408 WM8962_FLL_ENA, fll1);
1409
1410 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
1411
1412 wm8962->fll_fref = Fref;
1413 wm8962->fll_fout = Fout;
1414 wm8962->fll_src = source;
1415
1416 return 0;
1417}
1418
1419static int wm8962_mute(struct snd_soc_dai *dai, int mute)
1420{
1421 struct snd_soc_codec *codec = dai->codec;
1422 int val;
1423
1424 if (mute)
1425 val = WM8962_DAC_MUTE;
1426 else
1427 val = 0;
1428
1429 return snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
1430 WM8962_DAC_MUTE, val);
1431}
1432
1433#define WM8962_RATES SNDRV_PCM_RATE_8000_96000
1434
1435#define WM8962_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1436 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1437
1438static struct snd_soc_dai_ops wm8962_dai_ops = {
1439 .hw_params = wm8962_hw_params,
1440 .set_sysclk = wm8962_set_dai_sysclk,
1441 .set_fmt = wm8962_set_dai_fmt,
1442 .set_pll = wm8962_set_fll,
1443 .digital_mute = wm8962_mute,
1444};
1445
Mark Brown54d8d0a2010-08-12 15:02:11 +01001446static struct snd_soc_dai_driver wm8962_dai = {
1447 .name = "wm8962",
Mark Brown9a76f1f2010-08-05 13:20:59 +01001448 .playback = {
1449 .stream_name = "Playback",
1450 .channels_min = 2,
1451 .channels_max = 2,
1452 .rates = WM8962_RATES,
1453 .formats = WM8962_FORMATS,
1454 },
1455 .capture = {
1456 .stream_name = "Capture",
1457 .channels_min = 2,
1458 .channels_max = 2,
1459 .rates = WM8962_RATES,
1460 .formats = WM8962_FORMATS,
1461 },
1462 .ops = &wm8962_dai_ops,
1463 .symmetric_rates = 1,
1464};
Mark Brown9a76f1f2010-08-05 13:20:59 +01001465
Mark Brown45e65502010-09-28 16:01:20 -07001466static irqreturn_t wm8962_irq(int irq, void *data)
1467{
1468 struct snd_soc_codec *codec = data;
1469 int mask;
1470 int active;
1471
1472 mask = snd_soc_read(codec, WM8962_INTERRUPT_STATUS_2);
1473
1474 active = snd_soc_read(codec, WM8962_INTERRUPT_STATUS_2);
1475 active &= ~mask;
1476
1477 if (active & WM8962_FIFOS_ERR_EINT)
1478 dev_err(codec->dev, "FIFO error\n");
1479
1480 if (active & WM8962_TEMP_SHUT_EINT)
1481 dev_crit(codec->dev, "Thermal shutdown\n");
1482
1483 /* Acknowledge the interrupts */
1484 snd_soc_write(codec, WM8962_INTERRUPT_STATUS_2, active);
1485
1486 return IRQ_HANDLED;
1487}
1488
Mark Brown9a76f1f2010-08-05 13:20:59 +01001489#ifdef CONFIG_PM
Mark Brown54d8d0a2010-08-12 15:02:11 +01001490static int wm8962_resume(struct snd_soc_codec *codec)
Mark Brown9a76f1f2010-08-05 13:20:59 +01001491{
Mark Brown9a76f1f2010-08-05 13:20:59 +01001492 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
1493 u16 *reg_cache = codec->reg_cache;
1494 int i;
1495
1496 /* Restore the registers */
1497 for (i = 1; i < ARRAY_SIZE(wm8962->reg_cache); i++) {
1498 switch (i) {
1499 case WM8962_SOFTWARE_RESET:
1500 continue;
1501 default:
1502 break;
1503 }
1504
1505 if (reg_cache[i] != wm8962_reg[i])
1506 snd_soc_write(codec, i, reg_cache[i]);
1507 }
1508
1509 return 0;
1510}
1511#else
1512#define wm8962_resume NULL
1513#endif
1514
Mark Brown9a76f1f2010-08-05 13:20:59 +01001515#if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
1516static int beep_rates[] = {
1517 500, 1000, 2000, 4000,
1518};
1519
1520static void wm8962_beep_work(struct work_struct *work)
1521{
1522 struct wm8962_priv *wm8962 =
1523 container_of(work, struct wm8962_priv, beep_work);
Mark Brown54d8d0a2010-08-12 15:02:11 +01001524 struct snd_soc_codec *codec = wm8962->codec;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001525 int i;
1526 int reg = 0;
1527 int best = 0;
1528
1529 if (wm8962->beep_rate) {
1530 for (i = 0; i < ARRAY_SIZE(beep_rates); i++) {
1531 if (abs(wm8962->beep_rate - beep_rates[i]) <
1532 abs(wm8962->beep_rate - beep_rates[best]))
1533 best = i;
1534 }
1535
1536 dev_dbg(codec->dev, "Set beep rate %dHz for requested %dHz\n",
1537 beep_rates[best], wm8962->beep_rate);
1538
1539 reg = WM8962_BEEP_ENA | (best << WM8962_BEEP_RATE_SHIFT);
1540
1541 snd_soc_dapm_enable_pin(codec, "Beep");
1542 } else {
1543 dev_dbg(codec->dev, "Disabling beep\n");
1544 snd_soc_dapm_disable_pin(codec, "Beep");
1545 }
1546
1547 snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1,
1548 WM8962_BEEP_ENA | WM8962_BEEP_RATE_MASK, reg);
1549
1550 snd_soc_dapm_sync(codec);
1551}
1552
1553/* For usability define a way of injecting beep events for the device -
1554 * many systems will not have a keyboard.
1555 */
1556static int wm8962_beep_event(struct input_dev *dev, unsigned int type,
1557 unsigned int code, int hz)
1558{
1559 struct snd_soc_codec *codec = input_get_drvdata(dev);
1560 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
1561
1562 dev_dbg(codec->dev, "Beep event %x %x\n", code, hz);
1563
1564 switch (code) {
1565 case SND_BELL:
1566 if (hz)
1567 hz = 1000;
1568 case SND_TONE:
1569 break;
1570 default:
1571 return -1;
1572 }
1573
1574 /* Kick the beep from a workqueue */
1575 wm8962->beep_rate = hz;
1576 schedule_work(&wm8962->beep_work);
1577 return 0;
1578}
1579
1580static ssize_t wm8962_beep_set(struct device *dev,
1581 struct device_attribute *attr,
1582 const char *buf, size_t count)
1583{
1584 struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
1585 long int time;
1586
1587 strict_strtol(buf, 10, &time);
1588
1589 input_event(wm8962->beep, EV_SND, SND_TONE, time);
1590
1591 return count;
1592}
1593
1594static DEVICE_ATTR(beep, 0200, NULL, wm8962_beep_set);
1595
1596static void wm8962_init_beep(struct snd_soc_codec *codec)
1597{
1598 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
1599 int ret;
1600
1601 wm8962->beep = input_allocate_device();
1602 if (!wm8962->beep) {
1603 dev_err(codec->dev, "Failed to allocate beep device\n");
1604 return;
1605 }
1606
1607 INIT_WORK(&wm8962->beep_work, wm8962_beep_work);
1608 wm8962->beep_rate = 0;
1609
1610 wm8962->beep->name = "WM8962 Beep Generator";
1611 wm8962->beep->phys = dev_name(codec->dev);
1612 wm8962->beep->id.bustype = BUS_I2C;
1613
1614 wm8962->beep->evbit[0] = BIT_MASK(EV_SND);
1615 wm8962->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE);
1616 wm8962->beep->event = wm8962_beep_event;
1617 wm8962->beep->dev.parent = codec->dev;
1618 input_set_drvdata(wm8962->beep, codec);
1619
1620 ret = input_register_device(wm8962->beep);
1621 if (ret != 0) {
1622 input_free_device(wm8962->beep);
1623 wm8962->beep = NULL;
1624 dev_err(codec->dev, "Failed to register beep device\n");
1625 }
1626
1627 ret = device_create_file(codec->dev, &dev_attr_beep);
1628 if (ret != 0) {
1629 dev_err(codec->dev, "Failed to create keyclick file: %d\n",
1630 ret);
1631 }
1632}
1633
1634static void wm8962_free_beep(struct snd_soc_codec *codec)
1635{
1636 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
1637
1638 device_remove_file(codec->dev, &dev_attr_beep);
1639 input_unregister_device(wm8962->beep);
1640 cancel_work_sync(&wm8962->beep_work);
1641 wm8962->beep = NULL;
1642
1643 snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1, WM8962_BEEP_ENA,0);
1644}
1645#else
1646static void wm8962_init_beep(struct snd_soc_codec *codec)
1647{
1648}
1649
1650static void wm8962_free_beep(struct snd_soc_codec *codec)
1651{
1652}
1653#endif
1654
Mark Brown54d8d0a2010-08-12 15:02:11 +01001655static int wm8962_probe(struct snd_soc_codec *codec)
Mark Brown9a76f1f2010-08-05 13:20:59 +01001656{
1657 int ret;
Mark Brown54d8d0a2010-08-12 15:02:11 +01001658 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001659 struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
Mark Brown45e65502010-09-28 16:01:20 -07001660 struct i2c_client *i2c = container_of(codec->dev, struct i2c_client,
1661 dev);
1662 int i, trigger, irq_pol;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001663
Mark Brown54d8d0a2010-08-12 15:02:11 +01001664 wm8962->codec = codec;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001665
Mark Brown9a76f1f2010-08-05 13:20:59 +01001666 codec->cache_sync = 1;
1667 codec->idle_bias_off = 1;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001668
Mark Brown54d8d0a2010-08-12 15:02:11 +01001669 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001670 if (ret != 0) {
1671 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1672 goto err;
1673 }
1674
1675 for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
1676 wm8962->supplies[i].supply = wm8962_supply_names[i];
1677
1678 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8962->supplies),
1679 wm8962->supplies);
1680 if (ret != 0) {
1681 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1682 goto err;
1683 }
1684
1685 wm8962->disable_nb[0].notifier_call = wm8962_regulator_event_0;
1686 wm8962->disable_nb[1].notifier_call = wm8962_regulator_event_1;
1687 wm8962->disable_nb[2].notifier_call = wm8962_regulator_event_2;
1688 wm8962->disable_nb[3].notifier_call = wm8962_regulator_event_3;
1689 wm8962->disable_nb[4].notifier_call = wm8962_regulator_event_4;
1690 wm8962->disable_nb[5].notifier_call = wm8962_regulator_event_5;
1691 wm8962->disable_nb[6].notifier_call = wm8962_regulator_event_6;
1692 wm8962->disable_nb[7].notifier_call = wm8962_regulator_event_7;
1693
1694 /* This should really be moved into the regulator core */
1695 for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) {
1696 ret = regulator_register_notifier(wm8962->supplies[i].consumer,
1697 &wm8962->disable_nb[i]);
1698 if (ret != 0) {
1699 dev_err(codec->dev,
1700 "Failed to register regulator notifier: %d\n",
1701 ret);
1702 }
1703 }
1704
1705 ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
1706 wm8962->supplies);
1707 if (ret != 0) {
1708 dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
1709 goto err_get;
1710 }
1711
1712 ret = snd_soc_read(codec, WM8962_SOFTWARE_RESET);
1713 if (ret < 0) {
1714 dev_err(codec->dev, "Failed to read ID register\n");
1715 goto err_enable;
1716 }
1717 if (ret != wm8962_reg[WM8962_SOFTWARE_RESET]) {
1718 dev_err(codec->dev, "Device is not a WM8962, ID %x != %x\n",
1719 ret, wm8962_reg[WM8962_SOFTWARE_RESET]);
1720 ret = -EINVAL;
1721 goto err_enable;
1722 }
1723
1724 ret = snd_soc_read(codec, WM8962_RIGHT_INPUT_VOLUME);
1725 if (ret < 0) {
1726 dev_err(codec->dev, "Failed to read device revision: %d\n",
1727 ret);
1728 goto err_enable;
1729 }
1730
1731 dev_info(codec->dev, "customer id %x revision %c\n",
1732 (ret & WM8962_CUST_ID_MASK) >> WM8962_CUST_ID_SHIFT,
1733 ((ret & WM8962_CHIP_REV_MASK) >> WM8962_CHIP_REV_SHIFT)
1734 + 'A');
1735
1736 ret = wm8962_reset(codec);
1737 if (ret < 0) {
1738 dev_err(codec->dev, "Failed to issue reset\n");
1739 goto err_enable;
1740 }
1741
1742 /* SYSCLK defaults to on; make sure it is off so we can safely
1743 * write to registers if the device is declocked.
1744 */
1745 snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_ENA, 0);
1746
1747 regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
1748
1749 if (pdata) {
1750 /* Apply static configuration for GPIOs */
1751 for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++)
1752 if (pdata->gpio_init[i])
1753 snd_soc_write(codec, 0x200 + i,
1754 pdata->gpio_init[i] & 0xffff);
1755
1756 /* Put the speakers into mono mode? */
1757 if (pdata->spk_mono)
1758 wm8962->reg_cache[WM8962_CLASS_D_CONTROL_2]
1759 |= WM8962_SPK_MONO;
Mark Browna4f28c02010-09-29 13:24:35 -07001760
1761 /* Micbias setup, detection enable and detection
1762 * threasholds. */
1763 if (pdata->mic_cfg)
1764 snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4,
1765 WM8962_MICDET_ENA |
1766 WM8962_MICDET_THR_MASK |
1767 WM8962_MICSHORT_THR_MASK |
1768 WM8962_MICBIAS_LVL,
1769 pdata->mic_cfg);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001770 }
1771
1772 /* Latch volume update bits */
1773 wm8962->reg_cache[WM8962_LEFT_INPUT_VOLUME] |= WM8962_IN_VU;
1774 wm8962->reg_cache[WM8962_RIGHT_INPUT_VOLUME] |= WM8962_IN_VU;
1775 wm8962->reg_cache[WM8962_LEFT_ADC_VOLUME] |= WM8962_ADC_VU;
1776 wm8962->reg_cache[WM8962_RIGHT_ADC_VOLUME] |= WM8962_ADC_VU;
1777 wm8962->reg_cache[WM8962_LEFT_DAC_VOLUME] |= WM8962_DAC_VU;
1778 wm8962->reg_cache[WM8962_RIGHT_DAC_VOLUME] |= WM8962_DAC_VU;
1779 wm8962->reg_cache[WM8962_SPKOUTL_VOLUME] |= WM8962_SPKOUT_VU;
1780 wm8962->reg_cache[WM8962_SPKOUTR_VOLUME] |= WM8962_SPKOUT_VU;
1781 wm8962->reg_cache[WM8962_HPOUTL_VOLUME] |= WM8962_HPOUT_VU;
1782 wm8962->reg_cache[WM8962_HPOUTR_VOLUME] |= WM8962_HPOUT_VU;
1783
Mark Brown54d8d0a2010-08-12 15:02:11 +01001784 wm8962_add_widgets(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001785
1786 wm8962_init_beep(codec);
1787
Mark Brown45e65502010-09-28 16:01:20 -07001788 if (i2c->irq) {
1789 if (pdata && pdata->irq_active_low) {
1790 trigger = IRQF_TRIGGER_LOW;
1791 irq_pol = WM8962_IRQ_POL;
1792 } else {
1793 trigger = IRQF_TRIGGER_HIGH;
1794 irq_pol = 0;
1795 }
1796
1797 snd_soc_update_bits(codec, WM8962_INTERRUPT_CONTROL,
1798 WM8962_IRQ_POL, irq_pol);
1799
1800 ret = request_threaded_irq(i2c->irq, NULL, wm8962_irq,
1801 trigger | IRQF_ONESHOT,
1802 "wm8962", codec);
1803 if (ret != 0) {
1804 dev_err(codec->dev, "Failed to request IRQ %d: %d\n",
1805 i2c->irq, ret);
1806 /* Non-fatal */
1807 } else {
1808 /* Enable error reporting IRQs by default */
1809 snd_soc_update_bits(codec,
1810 WM8962_INTERRUPT_STATUS_2_MASK,
1811 WM8962_TEMP_SHUT_EINT |
1812 WM8962_FIFOS_ERR_EINT, 0);
1813 }
1814 }
1815
Mark Brown9a76f1f2010-08-05 13:20:59 +01001816 return 0;
1817
1818err_enable:
1819 regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
1820err_get:
1821 regulator_bulk_free(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
1822err:
1823 kfree(wm8962);
1824 return ret;
1825}
1826
Mark Brown54d8d0a2010-08-12 15:02:11 +01001827static int wm8962_remove(struct snd_soc_codec *codec)
Mark Brown9a76f1f2010-08-05 13:20:59 +01001828{
Mark Brown54d8d0a2010-08-12 15:02:11 +01001829 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
Mark Brown45e65502010-09-28 16:01:20 -07001830 struct i2c_client *i2c = container_of(codec->dev, struct i2c_client,
1831 dev);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001832 int i;
1833
Mark Brown45e65502010-09-28 16:01:20 -07001834 if (i2c->irq)
1835 free_irq(i2c->irq, codec);
1836
Mark Brown54d8d0a2010-08-12 15:02:11 +01001837 wm8962_free_beep(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001838 for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
1839 regulator_unregister_notifier(wm8962->supplies[i].consumer,
1840 &wm8962->disable_nb[i]);
1841 regulator_bulk_free(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
Mark Brown54d8d0a2010-08-12 15:02:11 +01001842
1843 return 0;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001844}
1845
Mark Brown54d8d0a2010-08-12 15:02:11 +01001846static struct snd_soc_codec_driver soc_codec_dev_wm8962 = {
1847 .probe = wm8962_probe,
1848 .remove = wm8962_remove,
1849 .resume = wm8962_resume,
1850 .set_bias_level = wm8962_set_bias_level,
Dimitris Papastamos6946e032010-09-10 18:24:08 +01001851 .reg_cache_size = WM8962_MAX_REGISTER + 1,
Mark Brown54d8d0a2010-08-12 15:02:11 +01001852 .reg_word_size = sizeof(u16),
1853 .reg_cache_default = wm8962_reg,
1854 .volatile_register = wm8962_volatile_register,
1855 .readable_register = wm8962_readable_register,
1856};
1857
Mark Brown9a76f1f2010-08-05 13:20:59 +01001858#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1859static __devinit int wm8962_i2c_probe(struct i2c_client *i2c,
1860 const struct i2c_device_id *id)
1861{
1862 struct wm8962_priv *wm8962;
Mark Brown54d8d0a2010-08-12 15:02:11 +01001863 int ret;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001864
1865 wm8962 = kzalloc(sizeof(struct wm8962_priv), GFP_KERNEL);
1866 if (wm8962 == NULL)
1867 return -ENOMEM;
1868
Mark Brown9a76f1f2010-08-05 13:20:59 +01001869 i2c_set_clientdata(i2c, wm8962);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001870
Mark Brown54d8d0a2010-08-12 15:02:11 +01001871 ret = snd_soc_register_codec(&i2c->dev,
1872 &soc_codec_dev_wm8962, &wm8962_dai, 1);
1873 if (ret < 0)
1874 kfree(wm8962);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001875
Mark Brown54d8d0a2010-08-12 15:02:11 +01001876 return ret;
Mark Brown9a76f1f2010-08-05 13:20:59 +01001877}
1878
1879static __devexit int wm8962_i2c_remove(struct i2c_client *client)
1880{
Mark Brown54d8d0a2010-08-12 15:02:11 +01001881 snd_soc_unregister_codec(&client->dev);
1882 kfree(i2c_get_clientdata(client));
Mark Brown9a76f1f2010-08-05 13:20:59 +01001883 return 0;
1884}
1885
1886static const struct i2c_device_id wm8962_i2c_id[] = {
1887 { "wm8962", 0 },
1888 { }
1889};
1890MODULE_DEVICE_TABLE(i2c, wm8962_i2c_id);
1891
1892static struct i2c_driver wm8962_i2c_driver = {
1893 .driver = {
Mark Brownea738ba2010-09-20 20:36:19 +01001894 .name = "wm8962",
Mark Brown9a76f1f2010-08-05 13:20:59 +01001895 .owner = THIS_MODULE,
1896 },
1897 .probe = wm8962_i2c_probe,
1898 .remove = __devexit_p(wm8962_i2c_remove),
1899 .id_table = wm8962_i2c_id,
1900};
1901#endif
1902
1903static int __init wm8962_modinit(void)
1904{
1905 int ret;
1906#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1907 ret = i2c_add_driver(&wm8962_i2c_driver);
1908 if (ret != 0) {
1909 printk(KERN_ERR "Failed to register WM8962 I2C driver: %d\n",
1910 ret);
1911 }
1912#endif
1913 return 0;
1914}
1915module_init(wm8962_modinit);
1916
1917static void __exit wm8962_exit(void)
1918{
1919#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1920 i2c_del_driver(&wm8962_i2c_driver);
1921#endif
1922}
1923module_exit(wm8962_exit);
1924
1925MODULE_DESCRIPTION("ASoC WM8962 driver");
1926MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
1927MODULE_LICENSE("GPL");