blob: 5d3485846d8770542ecbeea3fd6e752a9d5a2386 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#include <linux/sched.h>
29#include <linux/interrupt.h>
30#include <linux/log2.h>
31#include <linux/dma-mapping.h>
32
33#include <rdma/ib_verbs.h>
34#include <rdma/ib_user_verbs.h>
35#include <rdma/ib_addr.h>
36
37#include "ocrdma.h"
38#include "ocrdma_hw.h"
39#include "ocrdma_verbs.h"
40#include "ocrdma_ah.h"
41
42enum mbx_status {
43 OCRDMA_MBX_STATUS_FAILED = 1,
44 OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
45 OCRDMA_MBX_STATUS_OOR = 100,
46 OCRDMA_MBX_STATUS_INVALID_PD = 101,
47 OCRDMA_MBX_STATUS_PD_INUSE = 102,
48 OCRDMA_MBX_STATUS_INVALID_CQ = 103,
49 OCRDMA_MBX_STATUS_INVALID_QP = 104,
50 OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
51 OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
52 OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
53 OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
54 OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
55 OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
56 OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
57 OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
58 OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
59 OCRDMA_MBX_STATUS_MW_BOUND = 114,
60 OCRDMA_MBX_STATUS_INVALID_VA = 115,
61 OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
62 OCRDMA_MBX_STATUS_INVALID_FBO = 117,
63 OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
64 OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
65 OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
66 OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
67 OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
68 OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
69 OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
70 OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
71 OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
72 OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
73 OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
74 OCRDMA_MBX_STATUS_QP_BOUND = 130,
75 OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
76 OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
77 OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
78 OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
79 OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
80 OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
81};
82
83enum additional_status {
84 OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
85};
86
87enum cqe_status {
88 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
89 OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
90 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
91 OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
92 OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
93};
94
95static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
96{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +053097 return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
Parav Panditfe2caef2012-03-21 04:09:06 +053098}
99
100static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
101{
102 eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
103}
104
105static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
106{
107 struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530108 (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
Parav Panditfe2caef2012-03-21 04:09:06 +0530109
110 if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
111 return NULL;
112 return cqe;
113}
114
115static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
116{
117 dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
118}
119
120static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
121{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530122 return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
Parav Panditfe2caef2012-03-21 04:09:06 +0530123}
124
125static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
126{
127 dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
Parav Panditfe2caef2012-03-21 04:09:06 +0530128}
129
130static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
131{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530132 return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
Parav Panditfe2caef2012-03-21 04:09:06 +0530133}
134
135enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
136{
137 switch (qps) {
138 case OCRDMA_QPS_RST:
139 return IB_QPS_RESET;
140 case OCRDMA_QPS_INIT:
141 return IB_QPS_INIT;
142 case OCRDMA_QPS_RTR:
143 return IB_QPS_RTR;
144 case OCRDMA_QPS_RTS:
145 return IB_QPS_RTS;
146 case OCRDMA_QPS_SQD:
147 case OCRDMA_QPS_SQ_DRAINING:
148 return IB_QPS_SQD;
149 case OCRDMA_QPS_SQE:
150 return IB_QPS_SQE;
151 case OCRDMA_QPS_ERR:
152 return IB_QPS_ERR;
Joe Perches2b50176d2013-10-08 16:07:22 -0700153 }
Parav Panditfe2caef2012-03-21 04:09:06 +0530154 return IB_QPS_ERR;
155}
156
Roland Dreierabe3afa2012-04-16 11:36:29 -0700157static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
Parav Panditfe2caef2012-03-21 04:09:06 +0530158{
159 switch (qps) {
160 case IB_QPS_RESET:
161 return OCRDMA_QPS_RST;
162 case IB_QPS_INIT:
163 return OCRDMA_QPS_INIT;
164 case IB_QPS_RTR:
165 return OCRDMA_QPS_RTR;
166 case IB_QPS_RTS:
167 return OCRDMA_QPS_RTS;
168 case IB_QPS_SQD:
169 return OCRDMA_QPS_SQD;
170 case IB_QPS_SQE:
171 return OCRDMA_QPS_SQE;
172 case IB_QPS_ERR:
173 return OCRDMA_QPS_ERR;
Joe Perches2b50176d2013-10-08 16:07:22 -0700174 }
Parav Panditfe2caef2012-03-21 04:09:06 +0530175 return OCRDMA_QPS_ERR;
176}
177
178static int ocrdma_get_mbx_errno(u32 status)
179{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530180 int err_num;
Parav Panditfe2caef2012-03-21 04:09:06 +0530181 u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
182 OCRDMA_MBX_RSP_STATUS_SHIFT;
183 u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
184 OCRDMA_MBX_RSP_ASTATUS_SHIFT;
185
186 switch (mbox_status) {
187 case OCRDMA_MBX_STATUS_OOR:
188 case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
189 err_num = -EAGAIN;
190 break;
191
192 case OCRDMA_MBX_STATUS_INVALID_PD:
193 case OCRDMA_MBX_STATUS_INVALID_CQ:
194 case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
195 case OCRDMA_MBX_STATUS_INVALID_QP:
196 case OCRDMA_MBX_STATUS_INVALID_CHANGE:
197 case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
198 case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
199 case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
200 case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
201 case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
202 case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
203 case OCRDMA_MBX_STATUS_INVALID_LKEY:
204 case OCRDMA_MBX_STATUS_INVALID_VA:
205 case OCRDMA_MBX_STATUS_INVALID_LENGTH:
206 case OCRDMA_MBX_STATUS_INVALID_FBO:
207 case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
208 case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
209 case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
210 case OCRDMA_MBX_STATUS_SRQ_ERROR:
211 case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
212 err_num = -EINVAL;
213 break;
214
215 case OCRDMA_MBX_STATUS_PD_INUSE:
216 case OCRDMA_MBX_STATUS_QP_BOUND:
217 case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
218 case OCRDMA_MBX_STATUS_MW_BOUND:
219 err_num = -EBUSY;
220 break;
221
222 case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
223 case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
224 case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
225 case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
226 case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
227 case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
228 case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
229 case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
230 case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
231 err_num = -ENOBUFS;
232 break;
233
234 case OCRDMA_MBX_STATUS_FAILED:
235 switch (add_status) {
236 case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
237 err_num = -EAGAIN;
238 break;
239 }
240 default:
241 err_num = -EFAULT;
242 }
243 return err_num;
244}
245
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530246char *port_speed_string(struct ocrdma_dev *dev)
247{
248 char *str = "";
249 u16 speeds_supported;
250
251 speeds_supported = dev->phy.fixed_speeds_supported |
252 dev->phy.auto_speeds_supported;
253 if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
254 str = "40Gbps ";
255 else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
256 str = "10Gbps ";
257 else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
258 str = "1Gbps ";
259
260 return str;
261}
262
Parav Panditfe2caef2012-03-21 04:09:06 +0530263static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
264{
265 int err_num = -EINVAL;
266
267 switch (cqe_status) {
268 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
269 err_num = -EPERM;
270 break;
271 case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
272 err_num = -EINVAL;
273 break;
274 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
275 case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530276 err_num = -EINVAL;
Parav Panditfe2caef2012-03-21 04:09:06 +0530277 break;
278 case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +0530279 default:
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530280 err_num = -EINVAL;
Parav Panditfe2caef2012-03-21 04:09:06 +0530281 break;
282 }
283 return err_num;
284}
285
286void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
287 bool solicited, u16 cqe_popped)
288{
289 u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
290
291 val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
292 OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
293
294 if (armed)
295 val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
296 if (solicited)
297 val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
298 val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
299 iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
300}
301
302static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
303{
304 u32 val = 0;
305
306 val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
307 val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
308 iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
309}
310
311static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
312 bool arm, bool clear_int, u16 num_eqe)
313{
314 u32 val = 0;
315
316 val |= eq_id & OCRDMA_EQ_ID_MASK;
317 val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
318 if (arm)
319 val |= (1 << OCRDMA_REARM_SHIFT);
320 if (clear_int)
321 val |= (1 << OCRDMA_EQ_CLR_SHIFT);
322 val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
323 val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
324 iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
325}
326
327static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
328 u8 opcode, u8 subsys, u32 cmd_len)
329{
330 cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
331 cmd_hdr->timeout = 20; /* seconds */
332 cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
333}
334
335static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
336{
337 struct ocrdma_mqe *mqe;
338
339 mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
340 if (!mqe)
341 return NULL;
342 mqe->hdr.spcl_sge_cnt_emb |=
343 (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
344 OCRDMA_MQE_HDR_EMB_MASK;
345 mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
346
347 ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
348 mqe->hdr.pyld_len);
349 return mqe;
350}
351
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530352static void *ocrdma_alloc_mqe(void)
353{
354 return kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
355}
356
Parav Panditfe2caef2012-03-21 04:09:06 +0530357static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
358{
359 dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
360}
361
362static int ocrdma_alloc_q(struct ocrdma_dev *dev,
363 struct ocrdma_queue_info *q, u16 len, u16 entry_size)
364{
365 memset(q, 0, sizeof(*q));
366 q->len = len;
367 q->entry_size = entry_size;
368 q->size = len * entry_size;
369 q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
370 &q->dma, GFP_KERNEL);
371 if (!q->va)
372 return -ENOMEM;
373 memset(q->va, 0, q->size);
374 return 0;
375}
376
377static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
378 dma_addr_t host_pa, int hw_page_size)
379{
380 int i;
381
382 for (i = 0; i < cnt; i++) {
383 q_pa[i].lo = (u32) (host_pa & 0xffffffff);
384 q_pa[i].hi = (u32) upper_32_bits(host_pa);
385 host_pa += hw_page_size;
386 }
387}
388
Roland Dreierabe3afa2012-04-16 11:36:29 -0700389static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
390 int queue_type)
Parav Panditfe2caef2012-03-21 04:09:06 +0530391{
392 u8 opcode = 0;
393 int status;
394 struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
395
396 switch (queue_type) {
397 case QTYPE_MCCQ:
398 opcode = OCRDMA_CMD_DELETE_MQ;
399 break;
400 case QTYPE_CQ:
401 opcode = OCRDMA_CMD_DELETE_CQ;
402 break;
403 case QTYPE_EQ:
404 opcode = OCRDMA_CMD_DELETE_EQ;
405 break;
406 default:
407 BUG();
408 }
409 memset(cmd, 0, sizeof(*cmd));
410 ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
411 cmd->id = q->id;
412
413 status = be_roce_mcc_cmd(dev->nic_info.netdev,
414 cmd, sizeof(*cmd), NULL, NULL);
415 if (!status)
416 q->created = false;
417 return status;
418}
419
420static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
421{
422 int status;
423 struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
424 struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
425
426 memset(cmd, 0, sizeof(*cmd));
427 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
428 sizeof(*cmd));
Parav Panditfe2caef2012-03-21 04:09:06 +0530429
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530430 cmd->req.rsvd_version = 2;
Parav Panditfe2caef2012-03-21 04:09:06 +0530431 cmd->num_pages = 4;
432 cmd->valid = OCRDMA_CREATE_EQ_VALID;
433 cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
434
435 ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
436 PAGE_SIZE_4K);
437 status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
438 NULL);
439 if (!status) {
440 eq->q.id = rsp->vector_eqid & 0xffff;
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530441 eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
Parav Panditfe2caef2012-03-21 04:09:06 +0530442 eq->q.created = true;
443 }
444 return status;
445}
446
447static int ocrdma_create_eq(struct ocrdma_dev *dev,
448 struct ocrdma_eq *eq, u16 q_len)
449{
450 int status;
451
452 status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
453 sizeof(struct ocrdma_eqe));
454 if (status)
455 return status;
456
457 status = ocrdma_mbx_create_eq(dev, eq);
458 if (status)
459 goto mbx_err;
460 eq->dev = dev;
461 ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
462
463 return 0;
464mbx_err:
465 ocrdma_free_q(dev, &eq->q);
466 return status;
467}
468
Devesh Sharmaea6176262014-02-04 11:56:54 +0530469int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
Parav Panditfe2caef2012-03-21 04:09:06 +0530470{
471 int irq;
472
473 if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
474 irq = dev->nic_info.pdev->irq;
475 else
476 irq = dev->nic_info.msix.vector_list[eq->vector];
477 return irq;
478}
479
480static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
481{
482 if (eq->q.created) {
483 ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
Parav Panditfe2caef2012-03-21 04:09:06 +0530484 ocrdma_free_q(dev, &eq->q);
485 }
486}
487
488static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
489{
490 int irq;
491
492 /* disarm EQ so that interrupts are not generated
493 * during freeing and EQ delete is in progress.
494 */
495 ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
496
497 irq = ocrdma_get_irq(dev, eq);
498 free_irq(irq, eq);
499 _ocrdma_destroy_eq(dev, eq);
500}
501
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530502static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
Parav Panditfe2caef2012-03-21 04:09:06 +0530503{
504 int i;
505
Parav Panditfe2caef2012-03-21 04:09:06 +0530506 for (i = 0; i < dev->eq_cnt; i++)
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530507 ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
Parav Panditfe2caef2012-03-21 04:09:06 +0530508}
509
Roland Dreierabe3afa2012-04-16 11:36:29 -0700510static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
511 struct ocrdma_queue_info *cq,
512 struct ocrdma_queue_info *eq)
Parav Panditfe2caef2012-03-21 04:09:06 +0530513{
514 struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
515 struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
516 int status;
517
518 memset(cmd, 0, sizeof(*cmd));
519 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
520 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
521
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +0530522 cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
523 cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
524 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
525 cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
Parav Panditfe2caef2012-03-21 04:09:06 +0530526
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +0530527 cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
528 cmd->eqn = eq->id;
529 cmd->cqe_count = cq->size / sizeof(struct ocrdma_mcqe);
530
531 ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
Parav Panditfe2caef2012-03-21 04:09:06 +0530532 cq->dma, PAGE_SIZE_4K);
533 status = be_roce_mcc_cmd(dev->nic_info.netdev,
534 cmd, sizeof(*cmd), NULL, NULL);
535 if (!status) {
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +0530536 cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
Parav Panditfe2caef2012-03-21 04:09:06 +0530537 cq->created = true;
538 }
539 return status;
540}
541
542static u32 ocrdma_encoded_q_len(int q_len)
543{
544 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
545
546 if (len_encoded == 16)
547 len_encoded = 0;
548 return len_encoded;
549}
550
551static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
552 struct ocrdma_queue_info *mq,
553 struct ocrdma_queue_info *cq)
554{
555 int num_pages, status;
556 struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
557 struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
558 struct ocrdma_pa *pa;
559
560 memset(cmd, 0, sizeof(*cmd));
561 num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
562
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000563 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
564 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
565 cmd->req.rsvd_version = 1;
566 cmd->cqid_pages = num_pages;
567 cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
568 cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530569
570 cmd->async_event_bitmap = Bit(OCRDMA_ASYNC_GRP5_EVE_CODE);
571 cmd->async_event_bitmap |= Bit(OCRDMA_ASYNC_RDMA_EVE_CODE);
572
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000573 cmd->async_cqid_ringsize = cq->id;
574 cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
575 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
576 cmd->valid = OCRDMA_CREATE_MQ_VALID;
577 pa = &cmd->pa[0];
578
Parav Panditfe2caef2012-03-21 04:09:06 +0530579 ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
580 status = be_roce_mcc_cmd(dev->nic_info.netdev,
581 cmd, sizeof(*cmd), NULL, NULL);
582 if (!status) {
583 mq->id = rsp->id;
584 mq->created = true;
585 }
586 return status;
587}
588
589static int ocrdma_create_mq(struct ocrdma_dev *dev)
590{
591 int status;
592
593 /* Alloc completion queue for Mailbox queue */
594 status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
595 sizeof(struct ocrdma_mcqe));
596 if (status)
597 goto alloc_err;
598
Devesh Sharmaea6176262014-02-04 11:56:54 +0530599 dev->eq_tbl[0].cq_cnt++;
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530600 status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
Parav Panditfe2caef2012-03-21 04:09:06 +0530601 if (status)
602 goto mbx_cq_free;
603
604 memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
605 init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
606 mutex_init(&dev->mqe_ctx.lock);
607
608 /* Alloc Mailbox queue */
609 status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
610 sizeof(struct ocrdma_mqe));
611 if (status)
612 goto mbx_cq_destroy;
613 status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
614 if (status)
615 goto mbx_q_free;
616 ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
617 return 0;
618
619mbx_q_free:
620 ocrdma_free_q(dev, &dev->mq.sq);
621mbx_cq_destroy:
622 ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
623mbx_cq_free:
624 ocrdma_free_q(dev, &dev->mq.cq);
625alloc_err:
626 return status;
627}
628
629static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
630{
631 struct ocrdma_queue_info *mbxq, *cq;
632
633 /* mqe_ctx lock synchronizes with any other pending cmds. */
634 mutex_lock(&dev->mqe_ctx.lock);
635 mbxq = &dev->mq.sq;
636 if (mbxq->created) {
637 ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
638 ocrdma_free_q(dev, mbxq);
639 }
640 mutex_unlock(&dev->mqe_ctx.lock);
641
642 cq = &dev->mq.cq;
643 if (cq->created) {
644 ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
645 ocrdma_free_q(dev, cq);
646 }
647}
648
649static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
650 struct ocrdma_qp *qp)
651{
652 enum ib_qp_state new_ib_qps = IB_QPS_ERR;
653 enum ib_qp_state old_ib_qps;
654
655 if (qp == NULL)
656 BUG();
Naresh Gottumukkala057729c2013-08-07 12:52:35 +0530657 ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
Parav Panditfe2caef2012-03-21 04:09:06 +0530658}
659
660static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
661 struct ocrdma_ae_mcqe *cqe)
662{
663 struct ocrdma_qp *qp = NULL;
664 struct ocrdma_cq *cq = NULL;
Selvin Xavier12280562014-02-04 11:57:05 +0530665 struct ib_event ib_evt = { 0 };
Parav Panditfe2caef2012-03-21 04:09:06 +0530666 int cq_event = 0;
667 int qp_event = 1;
668 int srq_event = 0;
669 int dev_event = 0;
670 int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
671 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
672
673 if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
674 qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
675 if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
676 cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
677
Roland Dreiere9db2952012-04-16 12:13:24 -0700678 ib_evt.device = &dev->ibdev;
679
Parav Panditfe2caef2012-03-21 04:09:06 +0530680 switch (type) {
681 case OCRDMA_CQ_ERROR:
682 ib_evt.element.cq = &cq->ibcq;
683 ib_evt.event = IB_EVENT_CQ_ERR;
684 cq_event = 1;
685 qp_event = 0;
686 break;
687 case OCRDMA_CQ_OVERRUN_ERROR:
688 ib_evt.element.cq = &cq->ibcq;
689 ib_evt.event = IB_EVENT_CQ_ERR;
Selvin Xavier12280562014-02-04 11:57:05 +0530690 cq_event = 1;
691 qp_event = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +0530692 break;
693 case OCRDMA_CQ_QPCAT_ERROR:
694 ib_evt.element.qp = &qp->ibqp;
695 ib_evt.event = IB_EVENT_QP_FATAL;
696 ocrdma_process_qpcat_error(dev, qp);
697 break;
698 case OCRDMA_QP_ACCESS_ERROR:
699 ib_evt.element.qp = &qp->ibqp;
700 ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
701 break;
702 case OCRDMA_QP_COMM_EST_EVENT:
703 ib_evt.element.qp = &qp->ibqp;
704 ib_evt.event = IB_EVENT_COMM_EST;
705 break;
706 case OCRDMA_SQ_DRAINED_EVENT:
707 ib_evt.element.qp = &qp->ibqp;
708 ib_evt.event = IB_EVENT_SQ_DRAINED;
709 break;
710 case OCRDMA_DEVICE_FATAL_EVENT:
711 ib_evt.element.port_num = 1;
712 ib_evt.event = IB_EVENT_DEVICE_FATAL;
713 qp_event = 0;
714 dev_event = 1;
715 break;
716 case OCRDMA_SRQCAT_ERROR:
717 ib_evt.element.srq = &qp->srq->ibsrq;
718 ib_evt.event = IB_EVENT_SRQ_ERR;
719 srq_event = 1;
720 qp_event = 0;
721 break;
722 case OCRDMA_SRQ_LIMIT_EVENT:
723 ib_evt.element.srq = &qp->srq->ibsrq;
Parav Pandit804eaf22012-05-23 21:11:17 +0530724 ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
Parav Panditfe2caef2012-03-21 04:09:06 +0530725 srq_event = 1;
726 qp_event = 0;
727 break;
728 case OCRDMA_QP_LAST_WQE_EVENT:
729 ib_evt.element.qp = &qp->ibqp;
730 ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
731 break;
732 default:
733 cq_event = 0;
734 qp_event = 0;
735 srq_event = 0;
736 dev_event = 0;
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +0000737 pr_err("%s() unknown type=0x%x\n", __func__, type);
Parav Panditfe2caef2012-03-21 04:09:06 +0530738 break;
739 }
740
741 if (qp_event) {
742 if (qp->ibqp.event_handler)
743 qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
744 } else if (cq_event) {
745 if (cq->ibcq.event_handler)
746 cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
747 } else if (srq_event) {
748 if (qp->srq->ibsrq.event_handler)
749 qp->srq->ibsrq.event_handler(&ib_evt,
750 qp->srq->ibsrq.
751 srq_context);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530752 } else if (dev_event) {
Selvin Xavier12280562014-02-04 11:57:05 +0530753 pr_err("%s: Fatal event received\n", dev->ibdev.name);
Parav Panditfe2caef2012-03-21 04:09:06 +0530754 ib_dispatch_event(&ib_evt);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530755 }
Parav Panditfe2caef2012-03-21 04:09:06 +0530756
757}
758
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530759static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
760 struct ocrdma_ae_mcqe *cqe)
761{
762 struct ocrdma_ae_pvid_mcqe *evt;
763 int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
764 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
765
766 switch (type) {
767 case OCRDMA_ASYNC_EVENT_PVID_STATE:
768 evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
769 if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
770 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
771 dev->pvid = ((evt->tag_enabled &
772 OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
773 OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
774 break;
775 default:
776 /* Not interested evts. */
777 break;
778 }
779}
780
781
Parav Panditfe2caef2012-03-21 04:09:06 +0530782static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
783{
784 /* async CQE processing */
785 struct ocrdma_ae_mcqe *cqe = ae_cqe;
786 u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
787 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
788
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530789 if (evt_code == OCRDMA_ASYNC_RDMA_EVE_CODE)
Parav Panditfe2caef2012-03-21 04:09:06 +0530790 ocrdma_dispatch_ibevent(dev, cqe);
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530791 else if (evt_code == OCRDMA_ASYNC_GRP5_EVE_CODE)
792 ocrdma_process_grp5_aync(dev, cqe);
Parav Panditfe2caef2012-03-21 04:09:06 +0530793 else
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +0000794 pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
795 dev->id, evt_code);
Parav Panditfe2caef2012-03-21 04:09:06 +0530796}
797
798static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
799{
800 if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
801 dev->mqe_ctx.cqe_status = (cqe->status &
802 OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
803 dev->mqe_ctx.ext_status =
804 (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
805 >> OCRDMA_MCQE_ESTATUS_SHIFT;
806 dev->mqe_ctx.cmd_done = true;
807 wake_up(&dev->mqe_ctx.cmd_wait);
808 } else
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +0000809 pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
810 __func__, cqe->tag_lo, dev->mqe_ctx.tag);
Parav Panditfe2caef2012-03-21 04:09:06 +0530811}
812
813static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
814{
815 u16 cqe_popped = 0;
816 struct ocrdma_mcqe *cqe;
817
818 while (1) {
819 cqe = ocrdma_get_mcqe(dev);
820 if (cqe == NULL)
821 break;
822 ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
823 cqe_popped += 1;
824 if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
825 ocrdma_process_acqe(dev, cqe);
826 else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
827 ocrdma_process_mcqe(dev, cqe);
828 else
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +0000829 pr_err("%s() cqe->compl is not set.\n", __func__);
Parav Panditfe2caef2012-03-21 04:09:06 +0530830 memset(cqe, 0, sizeof(struct ocrdma_mcqe));
831 ocrdma_mcq_inc_tail(dev);
832 }
833 ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
834 return 0;
835}
836
837static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
838 struct ocrdma_cq *cq)
839{
840 unsigned long flags;
841 struct ocrdma_qp *qp;
842 bool buddy_cq_found = false;
843 /* Go through list of QPs in error state which are using this CQ
844 * and invoke its callback handler to trigger CQE processing for
845 * error/flushed CQE. It is rare to find more than few entries in
846 * this list as most consumers stops after getting error CQE.
847 * List is traversed only once when a matching buddy cq found for a QP.
848 */
849 spin_lock_irqsave(&dev->flush_q_lock, flags);
850 list_for_each_entry(qp, &cq->sq_head, sq_entry) {
851 if (qp->srq)
852 continue;
853 /* if wq and rq share the same cq, than comp_handler
854 * is already invoked.
855 */
856 if (qp->sq_cq == qp->rq_cq)
857 continue;
858 /* if completion came on sq, rq's cq is buddy cq.
859 * if completion came on rq, sq's cq is buddy cq.
860 */
861 if (qp->sq_cq == cq)
862 cq = qp->rq_cq;
863 else
864 cq = qp->sq_cq;
865 buddy_cq_found = true;
866 break;
867 }
868 spin_unlock_irqrestore(&dev->flush_q_lock, flags);
869 if (buddy_cq_found == false)
870 return;
871 if (cq->ibcq.comp_handler) {
872 spin_lock_irqsave(&cq->comp_handler_lock, flags);
873 (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
874 spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
875 }
876}
877
878static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
879{
880 unsigned long flags;
881 struct ocrdma_cq *cq;
882
883 if (cq_idx >= OCRDMA_MAX_CQ)
884 BUG();
885
886 cq = dev->cq_tbl[cq_idx];
Devesh Sharmaea6176262014-02-04 11:56:54 +0530887 if (cq == NULL)
Parav Panditfe2caef2012-03-21 04:09:06 +0530888 return;
Parav Panditfe2caef2012-03-21 04:09:06 +0530889
890 if (cq->ibcq.comp_handler) {
891 spin_lock_irqsave(&cq->comp_handler_lock, flags);
892 (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
893 spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
894 }
895 ocrdma_qp_buddy_cq_handler(dev, cq);
896}
897
898static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
899{
900 /* process the MQ-CQE. */
901 if (cq_id == dev->mq.cq.id)
902 ocrdma_mq_cq_handler(dev, cq_id);
903 else
904 ocrdma_qp_cq_handler(dev, cq_id);
905}
906
907static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
908{
909 struct ocrdma_eq *eq = handle;
910 struct ocrdma_dev *dev = eq->dev;
911 struct ocrdma_eqe eqe;
912 struct ocrdma_eqe *ptr;
Parav Panditfe2caef2012-03-21 04:09:06 +0530913 u16 cq_id;
Devesh Sharmaea6176262014-02-04 11:56:54 +0530914 int budget = eq->cq_cnt;
915
916 do {
Parav Panditfe2caef2012-03-21 04:09:06 +0530917 ptr = ocrdma_get_eqe(eq);
918 eqe = *ptr;
919 ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
920 if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
921 break;
Devesh Sharmaea6176262014-02-04 11:56:54 +0530922
Parav Panditfe2caef2012-03-21 04:09:06 +0530923 ptr->id_valid = 0;
Devesh Sharmaea6176262014-02-04 11:56:54 +0530924 /* ring eq doorbell as soon as its consumed. */
925 ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
Parav Panditfe2caef2012-03-21 04:09:06 +0530926 /* check whether its CQE or not. */
927 if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
928 cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
929 ocrdma_cq_handler(dev, cq_id);
930 }
931 ocrdma_eq_inc_tail(eq);
Devesh Sharmaea6176262014-02-04 11:56:54 +0530932
933 /* There can be a stale EQE after the last bound CQ is
934 * destroyed. EQE valid and budget == 0 implies this.
935 */
936 if (budget)
937 budget--;
938
939 } while (budget);
940
941 ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
Parav Panditfe2caef2012-03-21 04:09:06 +0530942 return IRQ_HANDLED;
943}
944
945static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
946{
947 struct ocrdma_mqe *mqe;
948
949 dev->mqe_ctx.tag = dev->mq.sq.head;
950 dev->mqe_ctx.cmd_done = false;
951 mqe = ocrdma_get_mqe(dev);
952 cmd->hdr.tag_lo = dev->mq.sq.head;
953 ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
954 /* make sure descriptor is written before ringing doorbell */
955 wmb();
956 ocrdma_mq_inc_head(dev);
957 ocrdma_ring_mq_db(dev);
958}
959
960static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
961{
962 long status;
963 /* 30 sec timeout */
964 status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
965 (dev->mqe_ctx.cmd_done != false),
966 msecs_to_jiffies(30000));
967 if (status)
968 return 0;
969 else
970 return -1;
971}
972
973/* issue a mailbox command on the MQ */
974static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
975{
976 int status = 0;
977 u16 cqe_status, ext_status;
Selvin Xavierbbc5ec52014-02-04 11:57:06 +0530978 struct ocrdma_mqe *rsp_mqe;
979 struct ocrdma_mbx_rsp *rsp = NULL;
Parav Panditfe2caef2012-03-21 04:09:06 +0530980
981 mutex_lock(&dev->mqe_ctx.lock);
982 ocrdma_post_mqe(dev, mqe);
983 status = ocrdma_wait_mqe_cmpl(dev);
984 if (status)
985 goto mbx_err;
986 cqe_status = dev->mqe_ctx.cqe_status;
987 ext_status = dev->mqe_ctx.ext_status;
Selvin Xavierbbc5ec52014-02-04 11:57:06 +0530988 rsp_mqe = ocrdma_get_mqe_rsp(dev);
989 ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
990 if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
991 OCRDMA_MQE_HDR_EMB_SHIFT)
992 rsp = &mqe->u.rsp;
993
Parav Panditfe2caef2012-03-21 04:09:06 +0530994 if (cqe_status || ext_status) {
Selvin Xavierbbc5ec52014-02-04 11:57:06 +0530995 pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
996 __func__, cqe_status, ext_status);
997 if (rsp) {
998 /* This is for embedded cmds. */
999 pr_err("opcode=0x%x, subsystem=0x%x\n",
1000 (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1001 OCRDMA_MBX_RSP_OPCODE_SHIFT,
1002 (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1003 OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1004 }
Parav Panditfe2caef2012-03-21 04:09:06 +05301005 status = ocrdma_get_mbx_cqe_errno(cqe_status);
1006 goto mbx_err;
1007 }
Selvin Xavierbbc5ec52014-02-04 11:57:06 +05301008 /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
1009 if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
Parav Panditfe2caef2012-03-21 04:09:06 +05301010 status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
1011mbx_err:
1012 mutex_unlock(&dev->mqe_ctx.lock);
1013 return status;
1014}
1015
Selvin Xavierbbc5ec52014-02-04 11:57:06 +05301016static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
1017 void *payload_va)
1018{
1019 int status = 0;
1020 struct ocrdma_mbx_rsp *rsp = payload_va;
1021
1022 if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
1023 OCRDMA_MQE_HDR_EMB_SHIFT)
1024 BUG();
1025
1026 status = ocrdma_mbx_cmd(dev, mqe);
1027 if (!status)
1028 /* For non embedded, only CQE failures are handled in
1029 * ocrdma_mbx_cmd. We need to check for RSP errors.
1030 */
1031 if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
1032 status = ocrdma_get_mbx_errno(rsp->status);
1033
1034 if (status)
1035 pr_err("opcode=0x%x, subsystem=0x%x\n",
1036 (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1037 OCRDMA_MBX_RSP_OPCODE_SHIFT,
1038 (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1039 OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1040 return status;
1041}
1042
Parav Panditfe2caef2012-03-21 04:09:06 +05301043static void ocrdma_get_attr(struct ocrdma_dev *dev,
1044 struct ocrdma_dev_attr *attr,
1045 struct ocrdma_mbx_query_config *rsp)
1046{
Parav Panditfe2caef2012-03-21 04:09:06 +05301047 attr->max_pd =
1048 (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
1049 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
1050 attr->max_qp =
1051 (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
1052 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
1053 attr->max_send_sge = ((rsp->max_write_send_sge &
1054 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
1055 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
1056 attr->max_recv_sge = (rsp->max_write_send_sge &
1057 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
1058 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +05301059 attr->max_srq_sge = (rsp->max_srq_rqe_sge &
1060 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
1061 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +05301062 attr->max_rdma_sge = (rsp->max_write_send_sge &
1063 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
1064 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
Parav Panditfe2caef2012-03-21 04:09:06 +05301065 attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
1066 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
1067 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301068 attr->max_srq =
1069 (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
1070 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
Parav Panditfe2caef2012-03-21 04:09:06 +05301071 attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
1072 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
1073 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
1074 attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
1075 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
1076 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
1077 attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
1078 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
1079 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
1080 attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
1081 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
1082 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
Selvin Xavierac578ae2014-02-04 11:57:04 +05301083 attr->max_mw = rsp->max_mw;
Parav Panditfe2caef2012-03-21 04:09:06 +05301084 attr->max_mr = rsp->max_mr;
1085 attr->max_mr_size = ~0ull;
1086 attr->max_fmr = 0;
1087 attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
1088 attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
1089 attr->max_cqe = rsp->max_cq_cqes_per_cq &
1090 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
Naresh Gottumukkalac43e9ab2013-08-26 15:27:46 +05301091 attr->max_cq = (rsp->max_cq_cqes_per_cq &
1092 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
1093 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
Parav Panditfe2caef2012-03-21 04:09:06 +05301094 attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1095 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
1096 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
1097 OCRDMA_WQE_STRIDE;
1098 attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1099 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
1100 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
1101 OCRDMA_WQE_STRIDE;
1102 attr->max_inline_data =
1103 attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
1104 sizeof(struct ocrdma_sge));
Devesh Sharma21c33912014-02-04 11:56:56 +05301105 if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
Parav Panditfe2caef2012-03-21 04:09:06 +05301106 attr->ird = 1;
1107 attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
1108 attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
Mahesh Vardhamanaiah07bb5422012-06-08 21:25:52 +05301109 }
1110 dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
1111 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
1112 dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
1113 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
Parav Panditfe2caef2012-03-21 04:09:06 +05301114}
1115
1116static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
1117 struct ocrdma_fw_conf_rsp *conf)
1118{
1119 u32 fn_mode;
1120
1121 fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
1122 if (fn_mode != OCRDMA_FN_MODE_RDMA)
1123 return -EINVAL;
1124 dev->base_eqid = conf->base_eqid;
1125 dev->max_eq = conf->max_eq;
Parav Panditfe2caef2012-03-21 04:09:06 +05301126 return 0;
1127}
1128
1129/* can be issued only during init time. */
1130static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
1131{
1132 int status = -ENOMEM;
1133 struct ocrdma_mqe *cmd;
1134 struct ocrdma_fw_ver_rsp *rsp;
1135
1136 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
1137 if (!cmd)
1138 return -ENOMEM;
1139 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1140 OCRDMA_CMD_GET_FW_VER,
1141 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1142
1143 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1144 if (status)
1145 goto mbx_err;
1146 rsp = (struct ocrdma_fw_ver_rsp *)cmd;
1147 memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
1148 memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
1149 sizeof(rsp->running_ver));
1150 ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
1151mbx_err:
1152 kfree(cmd);
1153 return status;
1154}
1155
1156/* can be issued only during init time. */
1157static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
1158{
1159 int status = -ENOMEM;
1160 struct ocrdma_mqe *cmd;
1161 struct ocrdma_fw_conf_rsp *rsp;
1162
1163 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
1164 if (!cmd)
1165 return -ENOMEM;
1166 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1167 OCRDMA_CMD_GET_FW_CONFIG,
1168 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1169 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1170 if (status)
1171 goto mbx_err;
1172 rsp = (struct ocrdma_fw_conf_rsp *)cmd;
1173 status = ocrdma_check_fw_config(dev, rsp);
1174mbx_err:
1175 kfree(cmd);
1176 return status;
1177}
1178
Selvin Xaviera51f06e2014-02-04 11:57:07 +05301179int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
1180{
1181 struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
1182 struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
1183 struct ocrdma_rdma_stats_resp *old_stats = NULL;
1184 int status;
1185
1186 old_stats = kzalloc(sizeof(*old_stats), GFP_KERNEL);
1187 if (old_stats == NULL)
1188 return -ENOMEM;
1189
1190 memset(mqe, 0, sizeof(*mqe));
1191 mqe->hdr.pyld_len = dev->stats_mem.size;
1192 mqe->hdr.spcl_sge_cnt_emb |=
1193 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1194 OCRDMA_MQE_HDR_SGE_CNT_MASK;
1195 mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
1196 mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
1197 mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
1198
1199 /* Cache the old stats */
1200 memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
1201 memset(req, 0, dev->stats_mem.size);
1202
1203 ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
1204 OCRDMA_CMD_GET_RDMA_STATS,
1205 OCRDMA_SUBSYS_ROCE,
1206 dev->stats_mem.size);
1207 if (reset)
1208 req->reset_stats = reset;
1209
1210 status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
1211 if (status)
1212 /* Copy from cache, if mbox fails */
1213 memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
1214 else
1215 ocrdma_le32_to_cpu(req, dev->stats_mem.size);
1216
1217 kfree(old_stats);
1218 return status;
1219}
1220
1221static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
1222{
1223 int status = -ENOMEM;
1224 struct ocrdma_dma_mem dma;
1225 struct ocrdma_mqe *mqe;
1226 struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
1227 struct mgmt_hba_attribs *hba_attribs;
1228
1229 mqe = ocrdma_alloc_mqe();
1230 if (!mqe)
1231 return status;
1232 memset(mqe, 0, sizeof(*mqe));
1233
1234 dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
1235 dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
1236 dma.size, &dma.pa, GFP_KERNEL);
1237 if (!dma.va)
1238 goto free_mqe;
1239
1240 mqe->hdr.pyld_len = dma.size;
1241 mqe->hdr.spcl_sge_cnt_emb |=
1242 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1243 OCRDMA_MQE_HDR_SGE_CNT_MASK;
1244 mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
1245 mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
1246 mqe->u.nonemb_req.sge[0].len = dma.size;
1247
1248 memset(dma.va, 0, dma.size);
1249 ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
1250 OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
1251 OCRDMA_SUBSYS_COMMON,
1252 dma.size);
1253
1254 status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
1255 if (!status) {
1256 ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
1257 hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
1258
1259 dev->hba_port_num = hba_attribs->phy_port;
1260 strncpy(dev->model_number,
1261 hba_attribs->controller_model_number, 31);
1262 }
1263 dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
1264free_mqe:
1265 kfree(mqe);
1266 return status;
1267}
1268
Parav Panditfe2caef2012-03-21 04:09:06 +05301269static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
1270{
1271 int status = -ENOMEM;
1272 struct ocrdma_mbx_query_config *rsp;
1273 struct ocrdma_mqe *cmd;
1274
1275 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
1276 if (!cmd)
1277 return status;
1278 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1279 if (status)
1280 goto mbx_err;
1281 rsp = (struct ocrdma_mbx_query_config *)cmd;
1282 ocrdma_get_attr(dev, &dev->attr, rsp);
1283mbx_err:
1284 kfree(cmd);
1285 return status;
1286}
1287
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +05301288int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed)
1289{
1290 int status = -ENOMEM;
1291 struct ocrdma_get_link_speed_rsp *rsp;
1292 struct ocrdma_mqe *cmd;
1293
1294 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1295 sizeof(*cmd));
1296 if (!cmd)
1297 return status;
1298 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1299 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1300 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1301
1302 ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
1303
1304 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1305 if (status)
1306 goto mbx_err;
1307
1308 rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
1309 *lnk_speed = rsp->phys_port_speed;
1310
1311mbx_err:
1312 kfree(cmd);
1313 return status;
1314}
1315
Selvin Xaviera51f06e2014-02-04 11:57:07 +05301316static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
1317{
1318 int status = -ENOMEM;
1319 struct ocrdma_mqe *cmd;
1320 struct ocrdma_get_phy_info_rsp *rsp;
1321
1322 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
1323 if (!cmd)
1324 return status;
1325
1326 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1327 OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
1328 sizeof(*cmd));
1329
1330 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1331 if (status)
1332 goto mbx_err;
1333
1334 rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
1335 dev->phy.phy_type = le16_to_cpu(rsp->phy_type);
1336 dev->phy.auto_speeds_supported =
1337 le16_to_cpu(rsp->auto_speeds_supported);
1338 dev->phy.fixed_speeds_supported =
1339 le16_to_cpu(rsp->fixed_speeds_supported);
1340mbx_err:
1341 kfree(cmd);
1342 return status;
1343}
1344
Parav Panditfe2caef2012-03-21 04:09:06 +05301345int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1346{
1347 int status = -ENOMEM;
1348 struct ocrdma_alloc_pd *cmd;
1349 struct ocrdma_alloc_pd_rsp *rsp;
1350
1351 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
1352 if (!cmd)
1353 return status;
1354 if (pd->dpp_enabled)
1355 cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
1356 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1357 if (status)
1358 goto mbx_err;
1359 rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
1360 pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
1361 if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
1362 pd->dpp_enabled = true;
1363 pd->dpp_page = rsp->dpp_page_pdid >>
1364 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
1365 } else {
1366 pd->dpp_enabled = false;
1367 pd->num_dpp_qp = 0;
1368 }
1369mbx_err:
1370 kfree(cmd);
1371 return status;
1372}
1373
1374int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1375{
1376 int status = -ENOMEM;
1377 struct ocrdma_dealloc_pd *cmd;
1378
1379 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
1380 if (!cmd)
1381 return status;
1382 cmd->id = pd->id;
1383 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1384 kfree(cmd);
1385 return status;
1386}
1387
1388static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
1389 int *num_pages, int *page_size)
1390{
1391 int i;
1392 int mem_size;
1393
1394 *num_entries = roundup_pow_of_two(*num_entries);
1395 mem_size = *num_entries * entry_size;
1396 /* find the possible lowest possible multiplier */
1397 for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1398 if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
1399 break;
1400 }
1401 if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
1402 return -EINVAL;
1403 mem_size = roundup(mem_size,
1404 ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
1405 *num_pages =
1406 mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1407 *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1408 *num_entries = mem_size / entry_size;
1409 return 0;
1410}
1411
1412static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
1413{
1414 int i ;
1415 int status = 0;
1416 int max_ah;
1417 struct ocrdma_create_ah_tbl *cmd;
1418 struct ocrdma_create_ah_tbl_rsp *rsp;
1419 struct pci_dev *pdev = dev->nic_info.pdev;
1420 dma_addr_t pa;
1421 struct ocrdma_pbe *pbes;
1422
1423 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
1424 if (!cmd)
1425 return status;
1426
1427 max_ah = OCRDMA_MAX_AH;
1428 dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
1429
1430 /* number of PBEs in PBL */
1431 cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
1432 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
1433 OCRDMA_CREATE_AH_NUM_PAGES_MASK;
1434
1435 /* page size */
1436 for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1437 if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
1438 break;
1439 }
1440 cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
1441 OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
1442
1443 /* ah_entry size */
1444 cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
1445 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
1446 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
1447
1448 dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1449 &dev->av_tbl.pbl.pa,
1450 GFP_KERNEL);
1451 if (dev->av_tbl.pbl.va == NULL)
1452 goto mem_err;
1453
1454 dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
1455 &pa, GFP_KERNEL);
1456 if (dev->av_tbl.va == NULL)
1457 goto mem_err_ah;
1458 dev->av_tbl.pa = pa;
1459 dev->av_tbl.num_ah = max_ah;
1460 memset(dev->av_tbl.va, 0, dev->av_tbl.size);
1461
1462 pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
1463 for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
1464 pbes[i].pa_lo = (u32) (pa & 0xffffffff);
1465 pbes[i].pa_hi = (u32) upper_32_bits(pa);
1466 pa += PAGE_SIZE;
1467 }
1468 cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
1469 cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
1470 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1471 if (status)
1472 goto mbx_err;
1473 rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
1474 dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
1475 kfree(cmd);
1476 return 0;
1477
1478mbx_err:
1479 dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1480 dev->av_tbl.pa);
1481 dev->av_tbl.va = NULL;
1482mem_err_ah:
1483 dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1484 dev->av_tbl.pbl.pa);
1485 dev->av_tbl.pbl.va = NULL;
1486 dev->av_tbl.size = 0;
1487mem_err:
1488 kfree(cmd);
1489 return status;
1490}
1491
1492static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
1493{
1494 struct ocrdma_delete_ah_tbl *cmd;
1495 struct pci_dev *pdev = dev->nic_info.pdev;
1496
1497 if (dev->av_tbl.va == NULL)
1498 return;
1499
1500 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
1501 if (!cmd)
1502 return;
1503 cmd->ahid = dev->av_tbl.ahid;
1504
1505 ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1506 dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1507 dev->av_tbl.pa);
1508 dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1509 dev->av_tbl.pbl.pa);
1510 kfree(cmd);
1511}
1512
1513/* Multiple CQs uses the EQ. This routine returns least used
1514 * EQ to associate with CQ. This will distributes the interrupt
1515 * processing and CPU load to associated EQ, vector and so to that CPU.
1516 */
1517static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
1518{
1519 int i, selected_eq = 0, cq_cnt = 0;
1520 u16 eq_id;
1521
1522 mutex_lock(&dev->dev_lock);
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05301523 cq_cnt = dev->eq_tbl[0].cq_cnt;
1524 eq_id = dev->eq_tbl[0].q.id;
Parav Panditfe2caef2012-03-21 04:09:06 +05301525 /* find the EQ which is has the least number of
1526 * CQs associated with it.
1527 */
1528 for (i = 0; i < dev->eq_cnt; i++) {
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05301529 if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
1530 cq_cnt = dev->eq_tbl[i].cq_cnt;
1531 eq_id = dev->eq_tbl[i].q.id;
Parav Panditfe2caef2012-03-21 04:09:06 +05301532 selected_eq = i;
1533 }
1534 }
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05301535 dev->eq_tbl[selected_eq].cq_cnt += 1;
Parav Panditfe2caef2012-03-21 04:09:06 +05301536 mutex_unlock(&dev->dev_lock);
1537 return eq_id;
1538}
1539
1540static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
1541{
1542 int i;
1543
1544 mutex_lock(&dev->dev_lock);
Devesh Sharmaea6176262014-02-04 11:56:54 +05301545 i = ocrdma_get_eq_table_index(dev, eq_id);
1546 if (i == -EINVAL)
1547 BUG();
1548 dev->eq_tbl[i].cq_cnt -= 1;
Parav Panditfe2caef2012-03-21 04:09:06 +05301549 mutex_unlock(&dev->dev_lock);
1550}
1551
1552int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
Naresh Gottumukkalacffce992013-08-26 15:27:44 +05301553 int entries, int dpp_cq, u16 pd_id)
Parav Panditfe2caef2012-03-21 04:09:06 +05301554{
1555 int status = -ENOMEM; int max_hw_cqe;
1556 struct pci_dev *pdev = dev->nic_info.pdev;
1557 struct ocrdma_create_cq *cmd;
1558 struct ocrdma_create_cq_rsp *rsp;
1559 u32 hw_pages, cqe_size, page_size, cqe_count;
1560
Parav Panditfe2caef2012-03-21 04:09:06 +05301561 if (entries > dev->attr.max_cqe) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001562 pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
1563 __func__, dev->id, dev->attr.max_cqe, entries);
Parav Panditfe2caef2012-03-21 04:09:06 +05301564 return -EINVAL;
1565 }
Devesh Sharma21c33912014-02-04 11:56:56 +05301566 if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
Parav Panditfe2caef2012-03-21 04:09:06 +05301567 return -EINVAL;
1568
1569 if (dpp_cq) {
1570 cq->max_hw_cqe = 1;
1571 max_hw_cqe = 1;
1572 cqe_size = OCRDMA_DPP_CQE_SIZE;
1573 hw_pages = 1;
1574 } else {
1575 cq->max_hw_cqe = dev->attr.max_cqe;
1576 max_hw_cqe = dev->attr.max_cqe;
1577 cqe_size = sizeof(struct ocrdma_cqe);
1578 hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
1579 }
1580
1581 cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
1582
1583 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
1584 if (!cmd)
1585 return -ENOMEM;
1586 ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
1587 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1588 cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
1589 if (!cq->va) {
1590 status = -ENOMEM;
1591 goto mem_err;
1592 }
1593 memset(cq->va, 0, cq->len);
1594 page_size = cq->len / hw_pages;
1595 cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
1596 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
1597 cmd->cmd.pgsz_pgcnt |= hw_pages;
1598 cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
1599
Parav Panditfe2caef2012-03-21 04:09:06 +05301600 cq->eqn = ocrdma_bind_eq(dev);
Naresh Gottumukkalacffce992013-08-26 15:27:44 +05301601 cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
Parav Panditfe2caef2012-03-21 04:09:06 +05301602 cqe_count = cq->len / cqe_size;
Devesh Sharmaea6176262014-02-04 11:56:54 +05301603 cq->cqe_cnt = cqe_count;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05301604 if (cqe_count > 1024) {
Parav Panditfe2caef2012-03-21 04:09:06 +05301605 /* Set cnt to 3 to indicate more than 1024 cq entries */
1606 cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05301607 } else {
Parav Panditfe2caef2012-03-21 04:09:06 +05301608 u8 count = 0;
1609 switch (cqe_count) {
1610 case 256:
1611 count = 0;
1612 break;
1613 case 512:
1614 count = 1;
1615 break;
1616 case 1024:
1617 count = 2;
1618 break;
1619 default:
1620 goto mbx_err;
1621 }
1622 cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
1623 }
1624 /* shared eq between all the consumer cqs. */
1625 cmd->cmd.eqn = cq->eqn;
Devesh Sharma21c33912014-02-04 11:56:56 +05301626 if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
Parav Panditfe2caef2012-03-21 04:09:06 +05301627 if (dpp_cq)
1628 cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
1629 OCRDMA_CREATE_CQ_TYPE_SHIFT;
1630 cq->phase_change = false;
1631 cmd->cmd.cqe_count = (cq->len / cqe_size);
1632 } else {
1633 cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
1634 cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
1635 cq->phase_change = true;
1636 }
1637
Naresh Gottumukkalacffce992013-08-26 15:27:44 +05301638 cmd->cmd.pd_id = pd_id; /* valid only for v3 */
Parav Panditfe2caef2012-03-21 04:09:06 +05301639 ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
1640 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1641 if (status)
1642 goto mbx_err;
1643
1644 rsp = (struct ocrdma_create_cq_rsp *)cmd;
1645 cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
1646 kfree(cmd);
1647 return 0;
1648mbx_err:
1649 ocrdma_unbind_eq(dev, cq->eqn);
Parav Panditfe2caef2012-03-21 04:09:06 +05301650 dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
1651mem_err:
1652 kfree(cmd);
1653 return status;
1654}
1655
1656int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
1657{
1658 int status = -ENOMEM;
1659 struct ocrdma_destroy_cq *cmd;
1660
1661 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
1662 if (!cmd)
1663 return status;
1664 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
1665 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1666
1667 cmd->bypass_flush_qid |=
1668 (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
1669 OCRDMA_DESTROY_CQ_QID_MASK;
1670
Parav Panditfe2caef2012-03-21 04:09:06 +05301671 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Devesh Sharmaea6176262014-02-04 11:56:54 +05301672 ocrdma_unbind_eq(dev, cq->eqn);
Parav Panditfe2caef2012-03-21 04:09:06 +05301673 dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
Parav Panditfe2caef2012-03-21 04:09:06 +05301674 kfree(cmd);
1675 return status;
1676}
1677
1678int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1679 u32 pdid, int addr_check)
1680{
1681 int status = -ENOMEM;
1682 struct ocrdma_alloc_lkey *cmd;
1683 struct ocrdma_alloc_lkey_rsp *rsp;
1684
1685 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
1686 if (!cmd)
1687 return status;
1688 cmd->pdid = pdid;
1689 cmd->pbl_sz_flags |= addr_check;
1690 cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
1691 cmd->pbl_sz_flags |=
1692 (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
1693 cmd->pbl_sz_flags |=
1694 (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
1695 cmd->pbl_sz_flags |=
1696 (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
1697 cmd->pbl_sz_flags |=
1698 (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
1699 cmd->pbl_sz_flags |=
1700 (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
1701
1702 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1703 if (status)
1704 goto mbx_err;
1705 rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
1706 hwmr->lkey = rsp->lrkey;
1707mbx_err:
1708 kfree(cmd);
1709 return status;
1710}
1711
1712int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
1713{
1714 int status = -ENOMEM;
1715 struct ocrdma_dealloc_lkey *cmd;
1716
1717 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
1718 if (!cmd)
1719 return -ENOMEM;
1720 cmd->lkey = lkey;
1721 cmd->rsvd_frmr = fr_mr ? 1 : 0;
1722 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1723 if (status)
1724 goto mbx_err;
1725mbx_err:
1726 kfree(cmd);
1727 return status;
1728}
1729
1730static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1731 u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
1732{
1733 int status = -ENOMEM;
1734 int i;
1735 struct ocrdma_reg_nsmr *cmd;
1736 struct ocrdma_reg_nsmr_rsp *rsp;
1737
1738 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
1739 if (!cmd)
1740 return -ENOMEM;
1741 cmd->num_pbl_pdid =
1742 pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301743 cmd->fr_mr = hwmr->fr_mr;
Parav Panditfe2caef2012-03-21 04:09:06 +05301744
1745 cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
1746 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
1747 cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
1748 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
1749 cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
1750 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
1751 cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
1752 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
1753 cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
1754 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
1755 cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
1756
1757 cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
1758 cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
1759 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
1760 cmd->totlen_low = hwmr->len;
1761 cmd->totlen_high = upper_32_bits(hwmr->len);
1762 cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
1763 cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
1764 cmd->va_loaddr = (u32) hwmr->va;
1765 cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
1766
1767 for (i = 0; i < pbl_cnt; i++) {
1768 cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
1769 cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
1770 }
1771 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1772 if (status)
1773 goto mbx_err;
1774 rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
1775 hwmr->lkey = rsp->lrkey;
1776mbx_err:
1777 kfree(cmd);
1778 return status;
1779}
1780
1781static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
1782 struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
1783 u32 pbl_offset, u32 last)
1784{
1785 int status = -ENOMEM;
1786 int i;
1787 struct ocrdma_reg_nsmr_cont *cmd;
1788
1789 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
1790 if (!cmd)
1791 return -ENOMEM;
1792 cmd->lrkey = hwmr->lkey;
1793 cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
1794 (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
1795 cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
1796
1797 for (i = 0; i < pbl_cnt; i++) {
1798 cmd->pbl[i].lo =
1799 (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
1800 cmd->pbl[i].hi =
1801 upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
1802 }
1803 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1804 if (status)
1805 goto mbx_err;
1806mbx_err:
1807 kfree(cmd);
1808 return status;
1809}
1810
1811int ocrdma_reg_mr(struct ocrdma_dev *dev,
1812 struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
1813{
1814 int status;
1815 u32 last = 0;
1816 u32 cur_pbl_cnt, pbl_offset;
1817 u32 pending_pbl_cnt = hwmr->num_pbls;
1818
1819 pbl_offset = 0;
1820 cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
1821 if (cur_pbl_cnt == pending_pbl_cnt)
1822 last = 1;
1823
1824 status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
1825 cur_pbl_cnt, hwmr->pbe_size, last);
1826 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001827 pr_err("%s() status=%d\n", __func__, status);
Parav Panditfe2caef2012-03-21 04:09:06 +05301828 return status;
1829 }
1830 /* if there is no more pbls to register then exit. */
1831 if (last)
1832 return 0;
1833
1834 while (!last) {
1835 pbl_offset += cur_pbl_cnt;
1836 pending_pbl_cnt -= cur_pbl_cnt;
1837 cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
1838 /* if we reach the end of the pbls, then need to set the last
1839 * bit, indicating no more pbls to register for this memory key.
1840 */
1841 if (cur_pbl_cnt == pending_pbl_cnt)
1842 last = 1;
1843
1844 status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
1845 pbl_offset, last);
1846 if (status)
1847 break;
1848 }
1849 if (status)
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001850 pr_err("%s() err. status=%d\n", __func__, status);
Parav Panditfe2caef2012-03-21 04:09:06 +05301851
1852 return status;
1853}
1854
1855bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
1856{
1857 struct ocrdma_qp *tmp;
1858 bool found = false;
1859 list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
1860 if (qp == tmp) {
1861 found = true;
1862 break;
1863 }
1864 }
1865 return found;
1866}
1867
1868bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
1869{
1870 struct ocrdma_qp *tmp;
1871 bool found = false;
1872 list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
1873 if (qp == tmp) {
1874 found = true;
1875 break;
1876 }
1877 }
1878 return found;
1879}
1880
1881void ocrdma_flush_qp(struct ocrdma_qp *qp)
1882{
1883 bool found;
1884 unsigned long flags;
1885
1886 spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
1887 found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
1888 if (!found)
1889 list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
1890 if (!qp->srq) {
1891 found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
1892 if (!found)
1893 list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
1894 }
1895 spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
1896}
1897
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05301898static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
1899{
1900 qp->sq.head = 0;
1901 qp->sq.tail = 0;
1902 qp->rq.head = 0;
1903 qp->rq.tail = 0;
1904}
1905
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301906int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
1907 enum ib_qp_state *old_ib_state)
Parav Panditfe2caef2012-03-21 04:09:06 +05301908{
1909 unsigned long flags;
1910 int status = 0;
1911 enum ocrdma_qp_state new_state;
1912 new_state = get_ocrdma_qp_state(new_ib_state);
1913
1914 /* sync with wqe and rqe posting */
1915 spin_lock_irqsave(&qp->q_lock, flags);
1916
1917 if (old_ib_state)
1918 *old_ib_state = get_ibqp_state(qp->state);
1919 if (new_state == qp->state) {
1920 spin_unlock_irqrestore(&qp->q_lock, flags);
1921 return 1;
1922 }
1923
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301924
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05301925 if (new_state == OCRDMA_QPS_INIT) {
1926 ocrdma_init_hwq_ptr(qp);
1927 ocrdma_del_flush_qp(qp);
1928 } else if (new_state == OCRDMA_QPS_ERR) {
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301929 ocrdma_flush_qp(qp);
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05301930 }
Naresh Gottumukkala057729c2013-08-07 12:52:35 +05301931
1932 qp->state = new_state;
Parav Panditfe2caef2012-03-21 04:09:06 +05301933
1934 spin_unlock_irqrestore(&qp->q_lock, flags);
1935 return status;
1936}
1937
1938static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
1939{
1940 u32 flags = 0;
1941 if (qp->cap_flags & OCRDMA_QP_INB_RD)
1942 flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
1943 if (qp->cap_flags & OCRDMA_QP_INB_WR)
1944 flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
1945 if (qp->cap_flags & OCRDMA_QP_MW_BIND)
1946 flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
1947 if (qp->cap_flags & OCRDMA_QP_LKEY0)
1948 flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
1949 if (qp->cap_flags & OCRDMA_QP_FAST_REG)
1950 flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
1951 return flags;
1952}
1953
1954static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
1955 struct ib_qp_init_attr *attrs,
1956 struct ocrdma_qp *qp)
1957{
1958 int status;
1959 u32 len, hw_pages, hw_page_size;
1960 dma_addr_t pa;
1961 struct ocrdma_dev *dev = qp->dev;
1962 struct pci_dev *pdev = dev->nic_info.pdev;
1963 u32 max_wqe_allocated;
1964 u32 max_sges = attrs->cap.max_send_sge;
1965
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05301966 /* QP1 may exceed 127 */
Dan Carpenter6ebacdf2013-09-06 11:50:46 +03001967 max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05301968 dev->attr.max_wqe);
Parav Panditfe2caef2012-03-21 04:09:06 +05301969
1970 status = ocrdma_build_q_conf(&max_wqe_allocated,
1971 dev->attr.wqe_size, &hw_pages, &hw_page_size);
1972 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00001973 pr_err("%s() req. max_send_wr=0x%x\n", __func__,
1974 max_wqe_allocated);
Parav Panditfe2caef2012-03-21 04:09:06 +05301975 return -EINVAL;
1976 }
1977 qp->sq.max_cnt = max_wqe_allocated;
1978 len = (hw_pages * hw_page_size);
1979
1980 qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
1981 if (!qp->sq.va)
1982 return -EINVAL;
1983 memset(qp->sq.va, 0, len);
1984 qp->sq.len = len;
1985 qp->sq.pa = pa;
1986 qp->sq.entry_size = dev->attr.wqe_size;
1987 ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
1988
1989 cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
1990 << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
1991 cmd->num_wq_rq_pages |= (hw_pages <<
1992 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
1993 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
1994 cmd->max_sge_send_write |= (max_sges <<
1995 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
1996 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
1997 cmd->max_sge_send_write |= (max_sges <<
1998 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
1999 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
2000 cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
2001 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
2002 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
2003 cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
2004 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
2005 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
2006 return 0;
2007}
2008
2009static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
2010 struct ib_qp_init_attr *attrs,
2011 struct ocrdma_qp *qp)
2012{
2013 int status;
2014 u32 len, hw_pages, hw_page_size;
2015 dma_addr_t pa = 0;
2016 struct ocrdma_dev *dev = qp->dev;
2017 struct pci_dev *pdev = dev->nic_info.pdev;
2018 u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
2019
2020 status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
2021 &hw_pages, &hw_page_size);
2022 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002023 pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
2024 attrs->cap.max_recv_wr + 1);
Parav Panditfe2caef2012-03-21 04:09:06 +05302025 return status;
2026 }
2027 qp->rq.max_cnt = max_rqe_allocated;
2028 len = (hw_pages * hw_page_size);
2029
2030 qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2031 if (!qp->rq.va)
Wei Yongjunc94e15c2013-06-23 09:07:19 +08002032 return -ENOMEM;
Parav Panditfe2caef2012-03-21 04:09:06 +05302033 memset(qp->rq.va, 0, len);
2034 qp->rq.pa = pa;
2035 qp->rq.len = len;
2036 qp->rq.entry_size = dev->attr.rqe_size;
2037
2038 ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2039 cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
2040 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
2041 cmd->num_wq_rq_pages |=
2042 (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
2043 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
2044 cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
2045 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
2046 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
2047 cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
2048 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
2049 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
2050 cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
2051 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
2052 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
2053 return 0;
2054}
2055
2056static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
2057 struct ocrdma_pd *pd,
2058 struct ocrdma_qp *qp,
2059 u8 enable_dpp_cq, u16 dpp_cq_id)
2060{
2061 pd->num_dpp_qp--;
2062 qp->dpp_enabled = true;
2063 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2064 if (!enable_dpp_cq)
2065 return;
2066 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2067 cmd->dpp_credits_cqid = dpp_cq_id;
2068 cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
2069 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
2070}
2071
2072static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
2073 struct ocrdma_qp *qp)
2074{
2075 struct ocrdma_dev *dev = qp->dev;
2076 struct pci_dev *pdev = dev->nic_info.pdev;
2077 dma_addr_t pa = 0;
2078 int ird_page_size = dev->attr.ird_page_size;
2079 int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05302080 struct ocrdma_hdr_wqe *rqe;
2081 int i = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302082
2083 if (dev->attr.ird == 0)
2084 return 0;
2085
2086 qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
2087 &pa, GFP_KERNEL);
2088 if (!qp->ird_q_va)
2089 return -ENOMEM;
2090 memset(qp->ird_q_va, 0, ird_q_len);
2091 ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
2092 pa, ird_page_size);
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +05302093 for (; i < ird_q_len / dev->attr.rqe_size; i++) {
2094 rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
2095 (i * dev->attr.rqe_size));
2096 rqe->cw = 0;
2097 rqe->cw |= 2;
2098 rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
2099 rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
2100 rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
2101 }
Parav Panditfe2caef2012-03-21 04:09:06 +05302102 return 0;
2103}
2104
2105static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
2106 struct ocrdma_qp *qp,
2107 struct ib_qp_init_attr *attrs,
2108 u16 *dpp_offset, u16 *dpp_credit_lmt)
2109{
2110 u32 max_wqe_allocated, max_rqe_allocated;
2111 qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
2112 qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
2113 qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
2114 qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
2115 qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
2116 qp->dpp_enabled = false;
2117 if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
2118 qp->dpp_enabled = true;
2119 *dpp_credit_lmt = (rsp->dpp_response &
2120 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
2121 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
2122 *dpp_offset = (rsp->dpp_response &
2123 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
2124 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
2125 }
2126 max_wqe_allocated =
2127 rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
2128 max_wqe_allocated = 1 << max_wqe_allocated;
2129 max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
2130
Parav Panditfe2caef2012-03-21 04:09:06 +05302131 qp->sq.max_cnt = max_wqe_allocated;
2132 qp->sq.max_wqe_idx = max_wqe_allocated - 1;
2133
2134 if (!attrs->srq) {
2135 qp->rq.max_cnt = max_rqe_allocated;
2136 qp->rq.max_wqe_idx = max_rqe_allocated - 1;
Parav Panditfe2caef2012-03-21 04:09:06 +05302137 }
2138}
2139
2140int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
2141 u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
2142 u16 *dpp_credit_lmt)
2143{
2144 int status = -ENOMEM;
2145 u32 flags = 0;
2146 struct ocrdma_dev *dev = qp->dev;
2147 struct ocrdma_pd *pd = qp->pd;
2148 struct pci_dev *pdev = dev->nic_info.pdev;
2149 struct ocrdma_cq *cq;
2150 struct ocrdma_create_qp_req *cmd;
2151 struct ocrdma_create_qp_rsp *rsp;
2152 int qptype;
2153
2154 switch (attrs->qp_type) {
2155 case IB_QPT_GSI:
2156 qptype = OCRDMA_QPT_GSI;
2157 break;
2158 case IB_QPT_RC:
2159 qptype = OCRDMA_QPT_RC;
2160 break;
2161 case IB_QPT_UD:
2162 qptype = OCRDMA_QPT_UD;
2163 break;
2164 default:
2165 return -EINVAL;
Joe Perches2b50176d2013-10-08 16:07:22 -07002166 }
Parav Panditfe2caef2012-03-21 04:09:06 +05302167
2168 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
2169 if (!cmd)
2170 return status;
2171 cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
2172 OCRDMA_CREATE_QP_REQ_QPT_MASK;
2173 status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
2174 if (status)
2175 goto sq_err;
2176
2177 if (attrs->srq) {
2178 struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
2179 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
2180 cmd->rq_addr[0].lo = srq->id;
2181 qp->srq = srq;
2182 } else {
2183 status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
2184 if (status)
2185 goto rq_err;
2186 }
2187
2188 status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
2189 if (status)
2190 goto mbx_err;
2191
2192 cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
2193 OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
2194
2195 flags = ocrdma_set_create_qp_mbx_access_flags(qp);
2196
2197 cmd->max_sge_recv_flags |= flags;
2198 cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
2199 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
2200 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
2201 cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
2202 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
2203 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
2204 cq = get_ocrdma_cq(attrs->send_cq);
2205 cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
2206 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
2207 qp->sq_cq = cq;
2208 cq = get_ocrdma_cq(attrs->recv_cq);
2209 cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
2210 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
2211 qp->rq_cq = cq;
2212
Devesh Sharma1eebbb62014-02-04 11:56:57 +05302213 if (pd->dpp_enabled && pd->num_dpp_qp) {
Parav Panditfe2caef2012-03-21 04:09:06 +05302214 ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
2215 dpp_cq_id);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302216 }
Parav Panditfe2caef2012-03-21 04:09:06 +05302217
2218 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2219 if (status)
2220 goto mbx_err;
2221 rsp = (struct ocrdma_create_qp_rsp *)cmd;
2222 ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
2223 qp->state = OCRDMA_QPS_RST;
2224 kfree(cmd);
2225 return 0;
2226mbx_err:
2227 if (qp->rq.va)
2228 dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2229rq_err:
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002230 pr_err("%s(%d) rq_err\n", __func__, dev->id);
Parav Panditfe2caef2012-03-21 04:09:06 +05302231 dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2232sq_err:
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002233 pr_err("%s(%d) sq_err\n", __func__, dev->id);
Parav Panditfe2caef2012-03-21 04:09:06 +05302234 kfree(cmd);
2235 return status;
2236}
2237
2238int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
2239 struct ocrdma_qp_params *param)
2240{
2241 int status = -ENOMEM;
2242 struct ocrdma_query_qp *cmd;
2243 struct ocrdma_query_qp_rsp *rsp;
2244
2245 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
2246 if (!cmd)
2247 return status;
2248 cmd->qp_id = qp->id;
2249 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2250 if (status)
2251 goto mbx_err;
2252 rsp = (struct ocrdma_query_qp_rsp *)cmd;
2253 memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
2254mbx_err:
2255 kfree(cmd);
2256 return status;
2257}
2258
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302259static int ocrdma_set_av_params(struct ocrdma_qp *qp,
Parav Panditfe2caef2012-03-21 04:09:06 +05302260 struct ocrdma_modify_qp *cmd,
2261 struct ib_qp_attr *attrs)
2262{
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302263 int status;
Parav Panditfe2caef2012-03-21 04:09:06 +05302264 struct ib_ah_attr *ah_attr = &attrs->ah_attr;
Naresh Gottumukkala9c587262013-08-07 12:52:34 +05302265 union ib_gid sgid, zgid;
Parav Panditfe2caef2012-03-21 04:09:06 +05302266 u32 vlan_id;
2267 u8 mac_addr[6];
Naresh Gottumukkala9c587262013-08-07 12:52:34 +05302268
Parav Panditfe2caef2012-03-21 04:09:06 +05302269 if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302270 return -EINVAL;
Parav Panditfe2caef2012-03-21 04:09:06 +05302271 cmd->params.tclass_sq_psn |=
2272 (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
2273 cmd->params.rnt_rc_sl_fl |=
2274 (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05302275 cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
Parav Panditfe2caef2012-03-21 04:09:06 +05302276 cmd->params.hop_lmt_rq_psn |=
2277 (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
2278 cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
2279 memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
2280 sizeof(cmd->params.dgid));
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302281 status = ocrdma_query_gid(&qp->dev->ibdev, 1,
Parav Panditfe2caef2012-03-21 04:09:06 +05302282 ah_attr->grh.sgid_index, &sgid);
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302283 if (status)
2284 return status;
Naresh Gottumukkala9c587262013-08-07 12:52:34 +05302285
2286 memset(&zgid, 0, sizeof(zgid));
2287 if (!memcmp(&sgid, &zgid, sizeof(zgid)))
2288 return -EINVAL;
2289
Parav Panditfe2caef2012-03-21 04:09:06 +05302290 qp->sgid_idx = ah_attr->grh.sgid_index;
2291 memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
Moni Shoua40aca6f2013-12-12 18:03:15 +02002292 ocrdma_resolve_dmac(qp->dev, ah_attr, &mac_addr[0]);
Parav Panditfe2caef2012-03-21 04:09:06 +05302293 cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
2294 (mac_addr[2] << 16) | (mac_addr[3] << 24);
2295 /* convert them to LE format. */
2296 ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
2297 ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
2298 cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
Moni Shoua40aca6f2013-12-12 18:03:15 +02002299 vlan_id = ah_attr->vlan_id;
Parav Panditfe2caef2012-03-21 04:09:06 +05302300 if (vlan_id && (vlan_id < 0x1000)) {
2301 cmd->params.vlan_dmac_b4_to_b5 |=
2302 vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
2303 cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
2304 }
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302305 return 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302306}
2307
2308static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
2309 struct ocrdma_modify_qp *cmd,
Prarit Bhargavabc1b04a2014-02-19 15:05:16 -05002310 struct ib_qp_attr *attrs, int attr_mask)
Parav Panditfe2caef2012-03-21 04:09:06 +05302311{
2312 int status = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302313
2314 if (attr_mask & IB_QP_PKEY_INDEX) {
2315 cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
2316 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
2317 cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
2318 }
2319 if (attr_mask & IB_QP_QKEY) {
2320 qp->qkey = attrs->qkey;
2321 cmd->params.qkey = attrs->qkey;
2322 cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
2323 }
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302324 if (attr_mask & IB_QP_AV) {
2325 status = ocrdma_set_av_params(qp, cmd, attrs);
2326 if (status)
2327 return status;
2328 } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
Parav Panditfe2caef2012-03-21 04:09:06 +05302329 /* set the default mac address for UD, GSI QPs */
2330 cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
2331 (qp->dev->nic_info.mac_addr[1] << 8) |
2332 (qp->dev->nic_info.mac_addr[2] << 16) |
2333 (qp->dev->nic_info.mac_addr[3] << 24);
2334 cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
2335 (qp->dev->nic_info.mac_addr[5] << 8);
2336 }
2337 if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
2338 attrs->en_sqd_async_notify) {
2339 cmd->params.max_sge_recv_flags |=
2340 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
2341 cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2342 }
2343 if (attr_mask & IB_QP_DEST_QPN) {
2344 cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
2345 OCRDMA_QP_PARAMS_DEST_QPN_MASK);
2346 cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2347 }
2348 if (attr_mask & IB_QP_PATH_MTU) {
Naresh Gottumukkalad3cb6c02013-08-26 15:27:40 +05302349 if (attrs->path_mtu < IB_MTU_256 ||
2350 attrs->path_mtu > IB_MTU_4096) {
Parav Panditfe2caef2012-03-21 04:09:06 +05302351 status = -EINVAL;
2352 goto pmtu_err;
2353 }
2354 cmd->params.path_mtu_pkey_indx |=
2355 (ib_mtu_enum_to_int(attrs->path_mtu) <<
2356 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
2357 OCRDMA_QP_PARAMS_PATH_MTU_MASK;
2358 cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
2359 }
2360 if (attr_mask & IB_QP_TIMEOUT) {
2361 cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
2362 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
2363 cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
2364 }
2365 if (attr_mask & IB_QP_RETRY_CNT) {
2366 cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
2367 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
2368 OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
2369 cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
2370 }
2371 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2372 cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
2373 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
2374 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
2375 cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
2376 }
2377 if (attr_mask & IB_QP_RNR_RETRY) {
2378 cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
2379 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
2380 & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
2381 cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
2382 }
2383 if (attr_mask & IB_QP_SQ_PSN) {
2384 cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
2385 cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
2386 }
2387 if (attr_mask & IB_QP_RQ_PSN) {
2388 cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
2389 cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
2390 }
2391 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2392 if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
2393 status = -EINVAL;
2394 goto pmtu_err;
2395 }
2396 qp->max_ord = attrs->max_rd_atomic;
2397 cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
2398 }
2399 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2400 if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
2401 status = -EINVAL;
2402 goto pmtu_err;
2403 }
2404 qp->max_ird = attrs->max_dest_rd_atomic;
2405 cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
2406 }
2407 cmd->params.max_ord_ird = (qp->max_ord <<
2408 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
2409 (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
2410pmtu_err:
2411 return status;
2412}
2413
2414int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
Prarit Bhargavabc1b04a2014-02-19 15:05:16 -05002415 struct ib_qp_attr *attrs, int attr_mask)
Parav Panditfe2caef2012-03-21 04:09:06 +05302416{
2417 int status = -ENOMEM;
2418 struct ocrdma_modify_qp *cmd;
Parav Panditfe2caef2012-03-21 04:09:06 +05302419
2420 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
2421 if (!cmd)
2422 return status;
2423
2424 cmd->params.id = qp->id;
2425 cmd->flags = 0;
2426 if (attr_mask & IB_QP_STATE) {
2427 cmd->params.max_sge_recv_flags |=
2428 (get_ocrdma_qp_state(attrs->qp_state) <<
2429 OCRDMA_QP_PARAMS_STATE_SHIFT) &
2430 OCRDMA_QP_PARAMS_STATE_MASK;
2431 cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302432 } else {
Parav Panditfe2caef2012-03-21 04:09:06 +05302433 cmd->params.max_sge_recv_flags |=
2434 (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
2435 OCRDMA_QP_PARAMS_STATE_MASK;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302436 }
2437
Prarit Bhargavabc1b04a2014-02-19 15:05:16 -05002438 status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
Parav Panditfe2caef2012-03-21 04:09:06 +05302439 if (status)
2440 goto mbx_err;
2441 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2442 if (status)
2443 goto mbx_err;
Roland Dreierc592c422012-04-17 01:18:28 -07002444
Parav Panditfe2caef2012-03-21 04:09:06 +05302445mbx_err:
2446 kfree(cmd);
2447 return status;
2448}
2449
2450int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
2451{
2452 int status = -ENOMEM;
2453 struct ocrdma_destroy_qp *cmd;
Parav Panditfe2caef2012-03-21 04:09:06 +05302454 struct pci_dev *pdev = dev->nic_info.pdev;
2455
2456 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
2457 if (!cmd)
2458 return status;
2459 cmd->qp_id = qp->id;
2460 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2461 if (status)
2462 goto mbx_err;
Roland Dreierc592c422012-04-17 01:18:28 -07002463
Parav Panditfe2caef2012-03-21 04:09:06 +05302464mbx_err:
2465 kfree(cmd);
2466 if (qp->sq.va)
2467 dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2468 if (!qp->srq && qp->rq.va)
2469 dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2470 if (qp->dpp_enabled)
2471 qp->pd->num_dpp_qp++;
2472 return status;
2473}
2474
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302475int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
Parav Panditfe2caef2012-03-21 04:09:06 +05302476 struct ib_srq_init_attr *srq_attr,
2477 struct ocrdma_pd *pd)
2478{
2479 int status = -ENOMEM;
2480 int hw_pages, hw_page_size;
2481 int len;
2482 struct ocrdma_create_srq_rsp *rsp;
2483 struct ocrdma_create_srq *cmd;
2484 dma_addr_t pa;
Parav Panditfe2caef2012-03-21 04:09:06 +05302485 struct pci_dev *pdev = dev->nic_info.pdev;
2486 u32 max_rqe_allocated;
2487
2488 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
2489 if (!cmd)
2490 return status;
2491
2492 cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
2493 max_rqe_allocated = srq_attr->attr.max_wr + 1;
2494 status = ocrdma_build_q_conf(&max_rqe_allocated,
2495 dev->attr.rqe_size,
2496 &hw_pages, &hw_page_size);
2497 if (status) {
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002498 pr_err("%s() req. max_wr=0x%x\n", __func__,
2499 srq_attr->attr.max_wr);
Parav Panditfe2caef2012-03-21 04:09:06 +05302500 status = -EINVAL;
2501 goto ret;
2502 }
2503 len = hw_pages * hw_page_size;
2504 srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2505 if (!srq->rq.va) {
2506 status = -ENOMEM;
2507 goto ret;
2508 }
2509 ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2510
2511 srq->rq.entry_size = dev->attr.rqe_size;
2512 srq->rq.pa = pa;
2513 srq->rq.len = len;
2514 srq->rq.max_cnt = max_rqe_allocated;
2515
2516 cmd->max_sge_rqe = ilog2(max_rqe_allocated);
2517 cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
2518 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
2519
2520 cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
2521 << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
2522 cmd->pages_rqe_sz |= (dev->attr.rqe_size
2523 << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
2524 & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
2525 cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
2526
2527 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2528 if (status)
2529 goto mbx_err;
2530 rsp = (struct ocrdma_create_srq_rsp *)cmd;
2531 srq->id = rsp->id;
2532 srq->rq.dbid = rsp->id;
2533 max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
2534 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
2535 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
2536 max_rqe_allocated = (1 << max_rqe_allocated);
2537 srq->rq.max_cnt = max_rqe_allocated;
2538 srq->rq.max_wqe_idx = max_rqe_allocated - 1;
2539 srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
2540 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
2541 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
2542 goto ret;
2543mbx_err:
2544 dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
2545ret:
2546 kfree(cmd);
2547 return status;
2548}
2549
2550int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2551{
2552 int status = -ENOMEM;
2553 struct ocrdma_modify_srq *cmd;
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +05302554 struct ocrdma_pd *pd = srq->pd;
2555 struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302556
Naresh Gottumukkalad7e19c02013-08-26 15:27:51 +05302557 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
Parav Panditfe2caef2012-03-21 04:09:06 +05302558 if (!cmd)
2559 return status;
2560 cmd->id = srq->id;
2561 cmd->limit_max_rqe |= srq_attr->srq_limit <<
2562 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302563 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Parav Panditfe2caef2012-03-21 04:09:06 +05302564 kfree(cmd);
2565 return status;
2566}
2567
2568int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2569{
2570 int status = -ENOMEM;
2571 struct ocrdma_query_srq *cmd;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302572 struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
2573
Naresh Gottumukkalad7e19c02013-08-26 15:27:51 +05302574 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
Parav Panditfe2caef2012-03-21 04:09:06 +05302575 if (!cmd)
2576 return status;
2577 cmd->id = srq->rq.dbid;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302578 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Parav Panditfe2caef2012-03-21 04:09:06 +05302579 if (status == 0) {
2580 struct ocrdma_query_srq_rsp *rsp =
2581 (struct ocrdma_query_srq_rsp *)cmd;
2582 srq_attr->max_sge =
2583 rsp->srq_lmt_max_sge &
2584 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
2585 srq_attr->max_wr =
2586 rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
2587 srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
2588 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
2589 }
2590 kfree(cmd);
2591 return status;
2592}
2593
2594int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
2595{
2596 int status = -ENOMEM;
2597 struct ocrdma_destroy_srq *cmd;
2598 struct pci_dev *pdev = dev->nic_info.pdev;
2599 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
2600 if (!cmd)
2601 return status;
2602 cmd->id = srq->id;
Naresh Gottumukkala1afc0452013-08-07 12:52:33 +05302603 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
Parav Panditfe2caef2012-03-21 04:09:06 +05302604 if (srq->rq.va)
2605 dma_free_coherent(&pdev->dev, srq->rq.len,
2606 srq->rq.va, srq->rq.pa);
2607 kfree(cmd);
2608 return status;
2609}
2610
2611int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
2612{
2613 int i;
2614 int status = -EINVAL;
2615 struct ocrdma_av *av;
2616 unsigned long flags;
2617
2618 av = dev->av_tbl.va;
2619 spin_lock_irqsave(&dev->av_tbl.lock, flags);
2620 for (i = 0; i < dev->av_tbl.num_ah; i++) {
2621 if (av->valid == 0) {
2622 av->valid = OCRDMA_AV_VALID;
2623 ah->av = av;
2624 ah->id = i;
2625 status = 0;
2626 break;
2627 }
2628 av++;
2629 }
2630 if (i == dev->av_tbl.num_ah)
2631 status = -EAGAIN;
2632 spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
2633 return status;
2634}
2635
2636int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
2637{
2638 unsigned long flags;
2639 spin_lock_irqsave(&dev->av_tbl.lock, flags);
2640 ah->av->valid = 0;
2641 spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
2642 return 0;
2643}
2644
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302645static int ocrdma_create_eqs(struct ocrdma_dev *dev)
Parav Panditfe2caef2012-03-21 04:09:06 +05302646{
Roland Dreierda496432012-04-16 11:32:17 -07002647 int num_eq, i, status = 0;
Parav Panditfe2caef2012-03-21 04:09:06 +05302648 int irq;
2649 unsigned long flags = 0;
2650
2651 num_eq = dev->nic_info.msix.num_vectors -
2652 dev->nic_info.msix.start_vector;
2653 if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
2654 num_eq = 1;
2655 flags = IRQF_SHARED;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302656 } else {
Parav Panditfe2caef2012-03-21 04:09:06 +05302657 num_eq = min_t(u32, num_eq, num_online_cpus());
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +05302658 }
2659
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302660 if (!num_eq)
2661 return -EINVAL;
2662
2663 dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
2664 if (!dev->eq_tbl)
Parav Panditfe2caef2012-03-21 04:09:06 +05302665 return -ENOMEM;
2666
2667 for (i = 0; i < num_eq; i++) {
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302668 status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
Parav Panditfe2caef2012-03-21 04:09:06 +05302669 OCRDMA_EQ_LEN);
2670 if (status) {
2671 status = -EINVAL;
2672 break;
2673 }
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302674 sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
Parav Panditfe2caef2012-03-21 04:09:06 +05302675 dev->id, i);
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302676 irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
Parav Panditfe2caef2012-03-21 04:09:06 +05302677 status = request_irq(irq, ocrdma_irq_handler, flags,
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302678 dev->eq_tbl[i].irq_name,
2679 &dev->eq_tbl[i]);
2680 if (status)
2681 goto done;
Parav Panditfe2caef2012-03-21 04:09:06 +05302682 dev->eq_cnt += 1;
2683 }
2684 /* one eq is sufficient for data path to work */
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302685 return 0;
2686done:
2687 ocrdma_destroy_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302688 return status;
2689}
2690
2691int ocrdma_init_hw(struct ocrdma_dev *dev)
2692{
2693 int status;
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302694
2695 /* create the eqs */
2696 status = ocrdma_create_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302697 if (status)
2698 goto qpeq_err;
2699 status = ocrdma_create_mq(dev);
2700 if (status)
2701 goto mq_err;
2702 status = ocrdma_mbx_query_fw_config(dev);
2703 if (status)
2704 goto conf_err;
2705 status = ocrdma_mbx_query_dev(dev);
2706 if (status)
2707 goto conf_err;
2708 status = ocrdma_mbx_query_fw_ver(dev);
2709 if (status)
2710 goto conf_err;
2711 status = ocrdma_mbx_create_ah_tbl(dev);
2712 if (status)
2713 goto conf_err;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302714 status = ocrdma_mbx_get_phy_info(dev);
2715 if (status)
2716 goto conf_err;
2717 status = ocrdma_mbx_get_ctrl_attribs(dev);
2718 if (status)
2719 goto conf_err;
2720
Parav Panditfe2caef2012-03-21 04:09:06 +05302721 return 0;
2722
2723conf_err:
2724 ocrdma_destroy_mq(dev);
2725mq_err:
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302726 ocrdma_destroy_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302727qpeq_err:
Naresh Gottumukkalaef99c4c2013-06-10 04:42:39 +00002728 pr_err("%s() status=%d\n", __func__, status);
Parav Panditfe2caef2012-03-21 04:09:06 +05302729 return status;
2730}
2731
2732void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
2733{
2734 ocrdma_mbx_delete_ah_tbl(dev);
2735
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +05302736 /* cleanup the eqs */
2737 ocrdma_destroy_eqs(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302738
2739 /* cleanup the control path */
2740 ocrdma_destroy_mq(dev);
Parav Panditfe2caef2012-03-21 04:09:06 +05302741}