blob: 3c4f71afeebab4b9436e8ea6131852f6d5aa9445 [file] [log] [blame]
Pete Popov26a940e2005-09-15 08:03:12 +00001/*
2 * linux/drivers/ide/mips/au1xxx-ide.c version 01.30.00 Aug. 02 2005
3 *
4 * BRIEF MODULE DESCRIPTION
5 * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
6 *
7 * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
8 *
9 * This program is free software; you can redistribute it and/or modify it under
10 * the terms of the GNU General Public License as published by the Free Software
11 * Foundation; either version 2 of the License, or (at your option) any later
12 * version.
13 *
14 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
15 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
16 * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
17 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
18 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
19 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
20 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
21 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
22 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
23 * POSSIBILITY OF SUCH DAMAGE.
24 *
25 * You should have received a copy of the GNU General Public License along with
26 * this program; if not, write to the Free Software Foundation, Inc.,
27 * 675 Mass Ave, Cambridge, MA 02139, USA.
28 *
29 * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
30 * Interface and Linux Device Driver" Application Note.
31 */
32#undef REALLY_SLOW_IO /* most systems can safely undef this */
33
Pete Popov26a940e2005-09-15 08:03:12 +000034#include <linux/types.h>
35#include <linux/module.h>
36#include <linux/kernel.h>
37#include <linux/delay.h>
Jordan Crouse8f29e652005-12-15 02:17:46 +010038#include <linux/platform_device.h>
39
Pete Popov26a940e2005-09-15 08:03:12 +000040#include <linux/init.h>
41#include <linux/ide.h>
42#include <linux/sysdev.h>
43
44#include <linux/dma-mapping.h>
45
Jordan Crouse8f29e652005-12-15 02:17:46 +010046#include "ide-timing.h"
47
Pete Popov26a940e2005-09-15 08:03:12 +000048#include <asm/io.h>
49#include <asm/mach-au1x00/au1xxx.h>
50#include <asm/mach-au1x00/au1xxx_dbdma.h>
51
Pete Popov26a940e2005-09-15 08:03:12 +000052#include <asm/mach-au1x00/au1xxx_ide.h>
53
54#define DRV_NAME "au1200-ide"
55#define DRV_VERSION "1.0"
Jordan Crouse8f29e652005-12-15 02:17:46 +010056#define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
57
58/* enable the burstmode in the dbdma */
59#define IDE_AU1XXX_BURSTMODE 1
Pete Popov26a940e2005-09-15 08:03:12 +000060
61static _auide_hwif auide_hwif;
Jordan Crouse8f29e652005-12-15 02:17:46 +010062static int dbdma_init_done;
Pete Popov26a940e2005-09-15 08:03:12 +000063
Jordan Crouse8f29e652005-12-15 02:17:46 +010064#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
Pete Popov26a940e2005-09-15 08:03:12 +000065
66void auide_insw(unsigned long port, void *addr, u32 count)
67{
Jordan Crouse8f29e652005-12-15 02:17:46 +010068 _auide_hwif *ahwif = &auide_hwif;
69 chan_tab_t *ctp;
70 au1x_ddma_desc_t *dp;
Pete Popov26a940e2005-09-15 08:03:12 +000071
Jordan Crouse8f29e652005-12-15 02:17:46 +010072 if(!put_dest_flags(ahwif->rx_chan, (void*)addr, count << 1,
73 DDMA_FLAGS_NOIE)) {
74 printk(KERN_ERR "%s failed %d\n", __FUNCTION__, __LINE__);
75 return;
76 }
77 ctp = *((chan_tab_t **)ahwif->rx_chan);
78 dp = ctp->cur_ptr;
79 while (dp->dscr_cmd0 & DSCR_CMD0_V)
80 ;
81 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
Pete Popov26a940e2005-09-15 08:03:12 +000082}
83
84void auide_outsw(unsigned long port, void *addr, u32 count)
85{
Jordan Crouse8f29e652005-12-15 02:17:46 +010086 _auide_hwif *ahwif = &auide_hwif;
87 chan_tab_t *ctp;
88 au1x_ddma_desc_t *dp;
Pete Popov26a940e2005-09-15 08:03:12 +000089
Jordan Crouse8f29e652005-12-15 02:17:46 +010090 if(!put_source_flags(ahwif->tx_chan, (void*)addr,
91 count << 1, DDMA_FLAGS_NOIE)) {
92 printk(KERN_ERR "%s failed %d\n", __FUNCTION__, __LINE__);
93 return;
94 }
95 ctp = *((chan_tab_t **)ahwif->tx_chan);
96 dp = ctp->cur_ptr;
97 while (dp->dscr_cmd0 & DSCR_CMD0_V)
98 ;
99 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
100}
101
Pete Popov26a940e2005-09-15 08:03:12 +0000102#endif
Pete Popov26a940e2005-09-15 08:03:12 +0000103
104static void auide_tune_drive(ide_drive_t *drive, byte pio)
105{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100106 int mem_sttime;
107 int mem_stcfg;
108 u8 speed;
Pete Popov26a940e2005-09-15 08:03:12 +0000109
Jordan Crouse8f29e652005-12-15 02:17:46 +0100110 /* get the best pio mode for the drive */
111 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
Pete Popov26a940e2005-09-15 08:03:12 +0000112
Jordan Crouse8f29e652005-12-15 02:17:46 +0100113 printk(KERN_INFO "%s: setting Au1XXX IDE to PIO mode%d\n",
114 drive->name, pio);
Pete Popov26a940e2005-09-15 08:03:12 +0000115
Jordan Crouse8f29e652005-12-15 02:17:46 +0100116 mem_sttime = 0;
117 mem_stcfg = au_readl(MEM_STCFG2);
Pete Popov26a940e2005-09-15 08:03:12 +0000118
Jordan Crouse8f29e652005-12-15 02:17:46 +0100119 /* set pio mode! */
120 switch(pio) {
121 case 0:
122 mem_sttime = SBC_IDE_TIMING(PIO0);
Pete Popov26a940e2005-09-15 08:03:12 +0000123
Jordan Crouse8f29e652005-12-15 02:17:46 +0100124 /* set configuration for RCS2# */
125 mem_stcfg |= TS_MASK;
126 mem_stcfg &= ~TCSOE_MASK;
127 mem_stcfg &= ~TOECS_MASK;
128 mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
129 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000130
Jordan Crouse8f29e652005-12-15 02:17:46 +0100131 case 1:
132 mem_sttime = SBC_IDE_TIMING(PIO1);
Pete Popov26a940e2005-09-15 08:03:12 +0000133
Jordan Crouse8f29e652005-12-15 02:17:46 +0100134 /* set configuration for RCS2# */
135 mem_stcfg |= TS_MASK;
136 mem_stcfg &= ~TCSOE_MASK;
137 mem_stcfg &= ~TOECS_MASK;
138 mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
139 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000140
Jordan Crouse8f29e652005-12-15 02:17:46 +0100141 case 2:
142 mem_sttime = SBC_IDE_TIMING(PIO2);
Pete Popov26a940e2005-09-15 08:03:12 +0000143
Jordan Crouse8f29e652005-12-15 02:17:46 +0100144 /* set configuration for RCS2# */
145 mem_stcfg &= ~TS_MASK;
146 mem_stcfg &= ~TCSOE_MASK;
147 mem_stcfg &= ~TOECS_MASK;
148 mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
149 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000150
Jordan Crouse8f29e652005-12-15 02:17:46 +0100151 case 3:
152 mem_sttime = SBC_IDE_TIMING(PIO3);
Pete Popov26a940e2005-09-15 08:03:12 +0000153
Jordan Crouse8f29e652005-12-15 02:17:46 +0100154 /* set configuration for RCS2# */
155 mem_stcfg &= ~TS_MASK;
156 mem_stcfg &= ~TCSOE_MASK;
157 mem_stcfg &= ~TOECS_MASK;
158 mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
Pete Popov26a940e2005-09-15 08:03:12 +0000159
Jordan Crouse8f29e652005-12-15 02:17:46 +0100160 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000161
Jordan Crouse8f29e652005-12-15 02:17:46 +0100162 case 4:
163 mem_sttime = SBC_IDE_TIMING(PIO4);
Pete Popov26a940e2005-09-15 08:03:12 +0000164
Jordan Crouse8f29e652005-12-15 02:17:46 +0100165 /* set configuration for RCS2# */
166 mem_stcfg &= ~TS_MASK;
167 mem_stcfg &= ~TCSOE_MASK;
168 mem_stcfg &= ~TOECS_MASK;
169 mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
170 break;
171 }
172
173 au_writel(mem_sttime,MEM_STTIME2);
174 au_writel(mem_stcfg,MEM_STCFG2);
175
176 speed = pio + XFER_PIO_0;
177 ide_config_drive_speed(drive, speed);
Pete Popov26a940e2005-09-15 08:03:12 +0000178}
179
180static int auide_tune_chipset (ide_drive_t *drive, u8 speed)
181{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100182 int mem_sttime;
183 int mem_stcfg;
Pete Popov26a940e2005-09-15 08:03:12 +0000184
Jordan Crouse8f29e652005-12-15 02:17:46 +0100185 mem_sttime = 0;
186 mem_stcfg = au_readl(MEM_STCFG2);
Pete Popov26a940e2005-09-15 08:03:12 +0000187
Jordan Crouse8f29e652005-12-15 02:17:46 +0100188 if (speed >= XFER_PIO_0 && speed <= XFER_PIO_4) {
189 auide_tune_drive(drive, speed - XFER_PIO_0);
190 return 0;
191 }
Bartlomiej Zolnierkiewicza523a172007-02-17 02:40:23 +0100192
Jordan Crouse8f29e652005-12-15 02:17:46 +0100193 switch(speed) {
Pete Popov26a940e2005-09-15 08:03:12 +0000194#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Jordan Crouse8f29e652005-12-15 02:17:46 +0100195 case XFER_MW_DMA_2:
196 mem_sttime = SBC_IDE_TIMING(MDMA2);
Pete Popov26a940e2005-09-15 08:03:12 +0000197
Jordan Crouse8f29e652005-12-15 02:17:46 +0100198 /* set configuration for RCS2# */
199 mem_stcfg &= ~TS_MASK;
200 mem_stcfg &= ~TCSOE_MASK;
201 mem_stcfg &= ~TOECS_MASK;
202 mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
Pete Popov26a940e2005-09-15 08:03:12 +0000203
Jordan Crouse8f29e652005-12-15 02:17:46 +0100204 break;
205 case XFER_MW_DMA_1:
206 mem_sttime = SBC_IDE_TIMING(MDMA1);
Pete Popov26a940e2005-09-15 08:03:12 +0000207
Jordan Crouse8f29e652005-12-15 02:17:46 +0100208 /* set configuration for RCS2# */
209 mem_stcfg &= ~TS_MASK;
210 mem_stcfg &= ~TCSOE_MASK;
211 mem_stcfg &= ~TOECS_MASK;
212 mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
213
Jordan Crouse8f29e652005-12-15 02:17:46 +0100214 break;
215 case XFER_MW_DMA_0:
216 mem_sttime = SBC_IDE_TIMING(MDMA0);
217
218 /* set configuration for RCS2# */
219 mem_stcfg |= TS_MASK;
220 mem_stcfg &= ~TCSOE_MASK;
221 mem_stcfg &= ~TOECS_MASK;
222 mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
223
Jordan Crouse8f29e652005-12-15 02:17:46 +0100224 break;
Pete Popov26a940e2005-09-15 08:03:12 +0000225#endif
Jordan Crouse8f29e652005-12-15 02:17:46 +0100226 default:
227 return 1;
228 }
Bartlomiej Zolnierkiewicza523a172007-02-17 02:40:23 +0100229
230 if (ide_config_drive_speed(drive, speed))
Jordan Crouse8f29e652005-12-15 02:17:46 +0100231 return 1;
Pete Popov26a940e2005-09-15 08:03:12 +0000232
Jordan Crouse8f29e652005-12-15 02:17:46 +0100233 au_writel(mem_sttime,MEM_STTIME2);
234 au_writel(mem_stcfg,MEM_STCFG2);
Pete Popov26a940e2005-09-15 08:03:12 +0000235
Jordan Crouse8f29e652005-12-15 02:17:46 +0100236 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000237}
238
239/*
240 * Multi-Word DMA + DbDMA functions
241 */
Pete Popov26a940e2005-09-15 08:03:12 +0000242
Jordan Crouse8f29e652005-12-15 02:17:46 +0100243#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Pete Popov26a940e2005-09-15 08:03:12 +0000244
245static int auide_build_sglist(ide_drive_t *drive, struct request *rq)
246{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100247 ide_hwif_t *hwif = drive->hwif;
248 _auide_hwif *ahwif = (_auide_hwif*)hwif->hwif_data;
249 struct scatterlist *sg = hwif->sg_table;
Pete Popov26a940e2005-09-15 08:03:12 +0000250
Jordan Crouse8f29e652005-12-15 02:17:46 +0100251 ide_map_sg(drive, rq);
Pete Popov26a940e2005-09-15 08:03:12 +0000252
Jordan Crouse8f29e652005-12-15 02:17:46 +0100253 if (rq_data_dir(rq) == READ)
254 hwif->sg_dma_direction = DMA_FROM_DEVICE;
255 else
256 hwif->sg_dma_direction = DMA_TO_DEVICE;
Pete Popov26a940e2005-09-15 08:03:12 +0000257
Jordan Crouse8f29e652005-12-15 02:17:46 +0100258 return dma_map_sg(ahwif->dev, sg, hwif->sg_nents,
259 hwif->sg_dma_direction);
Pete Popov26a940e2005-09-15 08:03:12 +0000260}
261
262static int auide_build_dmatable(ide_drive_t *drive)
263{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100264 int i, iswrite, count = 0;
265 ide_hwif_t *hwif = HWIF(drive);
Pete Popov26a940e2005-09-15 08:03:12 +0000266
Jordan Crouse8f29e652005-12-15 02:17:46 +0100267 struct request *rq = HWGROUP(drive)->rq;
Pete Popov26a940e2005-09-15 08:03:12 +0000268
Jordan Crouse8f29e652005-12-15 02:17:46 +0100269 _auide_hwif *ahwif = (_auide_hwif*)hwif->hwif_data;
270 struct scatterlist *sg;
Pete Popov26a940e2005-09-15 08:03:12 +0000271
Jordan Crouse8f29e652005-12-15 02:17:46 +0100272 iswrite = (rq_data_dir(rq) == WRITE);
273 /* Save for interrupt context */
274 ahwif->drive = drive;
Pete Popov26a940e2005-09-15 08:03:12 +0000275
Jordan Crouse8f29e652005-12-15 02:17:46 +0100276 /* Build sglist */
277 hwif->sg_nents = i = auide_build_sglist(drive, rq);
Pete Popov26a940e2005-09-15 08:03:12 +0000278
Jordan Crouse8f29e652005-12-15 02:17:46 +0100279 if (!i)
280 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000281
Jordan Crouse8f29e652005-12-15 02:17:46 +0100282 /* fill the descriptors */
283 sg = hwif->sg_table;
284 while (i && sg_dma_len(sg)) {
285 u32 cur_addr;
286 u32 cur_len;
Pete Popov26a940e2005-09-15 08:03:12 +0000287
Jordan Crouse8f29e652005-12-15 02:17:46 +0100288 cur_addr = sg_dma_address(sg);
289 cur_len = sg_dma_len(sg);
Pete Popov26a940e2005-09-15 08:03:12 +0000290
Jordan Crouse8f29e652005-12-15 02:17:46 +0100291 while (cur_len) {
292 u32 flags = DDMA_FLAGS_NOIE;
293 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
Pete Popov26a940e2005-09-15 08:03:12 +0000294
Jordan Crouse8f29e652005-12-15 02:17:46 +0100295 if (++count >= PRD_ENTRIES) {
296 printk(KERN_WARNING "%s: DMA table too small\n",
297 drive->name);
298 goto use_pio_instead;
299 }
Pete Popov26a940e2005-09-15 08:03:12 +0000300
Jordan Crouse8f29e652005-12-15 02:17:46 +0100301 /* Lets enable intr for the last descriptor only */
302 if (1==i)
303 flags = DDMA_FLAGS_IE;
304 else
305 flags = DDMA_FLAGS_NOIE;
Pete Popov26a940e2005-09-15 08:03:12 +0000306
Jordan Crouse8f29e652005-12-15 02:17:46 +0100307 if (iswrite) {
308 if(!put_source_flags(ahwif->tx_chan,
309 (void*)(page_address(sg->page)
310 + sg->offset),
311 tc, flags)) {
312 printk(KERN_ERR "%s failed %d\n",
313 __FUNCTION__, __LINE__);
Pete Popov26a940e2005-09-15 08:03:12 +0000314 }
Jordan Crouse8f29e652005-12-15 02:17:46 +0100315 } else
Pete Popov26a940e2005-09-15 08:03:12 +0000316 {
Jordan Crouse8f29e652005-12-15 02:17:46 +0100317 if(!put_dest_flags(ahwif->rx_chan,
318 (void*)(page_address(sg->page)
319 + sg->offset),
320 tc, flags)) {
321 printk(KERN_ERR "%s failed %d\n",
322 __FUNCTION__, __LINE__);
Pete Popov26a940e2005-09-15 08:03:12 +0000323 }
Jordan Crouse8f29e652005-12-15 02:17:46 +0100324 }
Pete Popov26a940e2005-09-15 08:03:12 +0000325
Jordan Crouse8f29e652005-12-15 02:17:46 +0100326 cur_addr += tc;
327 cur_len -= tc;
328 }
329 sg++;
330 i--;
331 }
Pete Popov26a940e2005-09-15 08:03:12 +0000332
Jordan Crouse8f29e652005-12-15 02:17:46 +0100333 if (count)
334 return 1;
Pete Popov26a940e2005-09-15 08:03:12 +0000335
Jordan Crouse8f29e652005-12-15 02:17:46 +0100336 use_pio_instead:
337 dma_unmap_sg(ahwif->dev,
338 hwif->sg_table,
339 hwif->sg_nents,
340 hwif->sg_dma_direction);
Pete Popov26a940e2005-09-15 08:03:12 +0000341
Jordan Crouse8f29e652005-12-15 02:17:46 +0100342 return 0; /* revert to PIO for this request */
Pete Popov26a940e2005-09-15 08:03:12 +0000343}
344
345static int auide_dma_end(ide_drive_t *drive)
346{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100347 ide_hwif_t *hwif = HWIF(drive);
348 _auide_hwif *ahwif = (_auide_hwif*)hwif->hwif_data;
Pete Popov26a940e2005-09-15 08:03:12 +0000349
Jordan Crouse8f29e652005-12-15 02:17:46 +0100350 if (hwif->sg_nents) {
351 dma_unmap_sg(ahwif->dev, hwif->sg_table, hwif->sg_nents,
352 hwif->sg_dma_direction);
353 hwif->sg_nents = 0;
354 }
Pete Popov26a940e2005-09-15 08:03:12 +0000355
Jordan Crouse8f29e652005-12-15 02:17:46 +0100356 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000357}
358
359static void auide_dma_start(ide_drive_t *drive )
360{
Pete Popov26a940e2005-09-15 08:03:12 +0000361}
362
Pete Popov26a940e2005-09-15 08:03:12 +0000363
364static void auide_dma_exec_cmd(ide_drive_t *drive, u8 command)
365{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100366 /* issue cmd to drive */
367 ide_execute_command(drive, command, &ide_dma_intr,
368 (2*WAIT_CMD), NULL);
Pete Popov26a940e2005-09-15 08:03:12 +0000369}
370
371static int auide_dma_setup(ide_drive_t *drive)
Jordan Crouse8f29e652005-12-15 02:17:46 +0100372{
373 struct request *rq = HWGROUP(drive)->rq;
Pete Popov26a940e2005-09-15 08:03:12 +0000374
Jordan Crouse8f29e652005-12-15 02:17:46 +0100375 if (!auide_build_dmatable(drive)) {
376 ide_map_sg(drive, rq);
377 return 1;
378 }
Pete Popov26a940e2005-09-15 08:03:12 +0000379
Jordan Crouse8f29e652005-12-15 02:17:46 +0100380 drive->waiting_for_dma = 1;
381 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000382}
383
384static int auide_dma_check(ide_drive_t *drive)
385{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100386 u8 speed;
Pete Popov26a940e2005-09-15 08:03:12 +0000387
388#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Jordan Crouse8f29e652005-12-15 02:17:46 +0100389
390 if( dbdma_init_done == 0 ){
391 auide_hwif.white_list = ide_in_drive_list(drive->id,
392 dma_white_list);
393 auide_hwif.black_list = ide_in_drive_list(drive->id,
394 dma_black_list);
395 auide_hwif.drive = drive;
396 auide_ddma_init(&auide_hwif);
397 dbdma_init_done = 1;
398 }
Pete Popov26a940e2005-09-15 08:03:12 +0000399#endif
400
Jordan Crouse8f29e652005-12-15 02:17:46 +0100401 /* Is the drive in our DMA black list? */
Pete Popov26a940e2005-09-15 08:03:12 +0000402
Jordan Crouse8f29e652005-12-15 02:17:46 +0100403 if ( auide_hwif.black_list ) {
404 drive->using_dma = 0;
405
406 /* Borrowed the warning message from ide-dma.c */
407
408 printk(KERN_WARNING "%s: Disabling DMA for %s (blacklisted)\n",
409 drive->name, drive->id->model);
410 }
411 else
412 drive->using_dma = 1;
413
414 speed = ide_find_best_mode(drive, XFER_PIO | XFER_MWDMA);
415
416 if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
417 return HWIF(drive)->ide_dma_on(drive);
418
419 return HWIF(drive)->ide_dma_off_quietly(drive);
Pete Popov26a940e2005-09-15 08:03:12 +0000420}
421
422static int auide_dma_test_irq(ide_drive_t *drive)
Jordan Crouse8f29e652005-12-15 02:17:46 +0100423{
424 if (drive->waiting_for_dma == 0)
425 printk(KERN_WARNING "%s: ide_dma_test_irq \
Pete Popov26a940e2005-09-15 08:03:12 +0000426 called while not waiting\n", drive->name);
427
Jordan Crouse8f29e652005-12-15 02:17:46 +0100428 /* If dbdma didn't execute the STOP command yet, the
429 * active bit is still set
Pete Popov26a940e2005-09-15 08:03:12 +0000430 */
Jordan Crouse8f29e652005-12-15 02:17:46 +0100431 drive->waiting_for_dma++;
432 if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
433 printk(KERN_WARNING "%s: timeout waiting for ddma to \
Pete Popov26a940e2005-09-15 08:03:12 +0000434 complete\n", drive->name);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100435 return 1;
436 }
437 udelay(10);
438 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000439}
440
441static int auide_dma_host_on(ide_drive_t *drive)
442{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100443 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000444}
445
446static int auide_dma_on(ide_drive_t *drive)
447{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100448 drive->using_dma = 1;
449 return auide_dma_host_on(drive);
Pete Popov26a940e2005-09-15 08:03:12 +0000450}
451
452
453static int auide_dma_host_off(ide_drive_t *drive)
454{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100455 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000456}
457
458static int auide_dma_off_quietly(ide_drive_t *drive)
459{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100460 drive->using_dma = 0;
461 return auide_dma_host_off(drive);
Pete Popov26a940e2005-09-15 08:03:12 +0000462}
463
464static int auide_dma_lostirq(ide_drive_t *drive)
465{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100466 printk(KERN_ERR "%s: IRQ lost\n", drive->name);
467 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000468}
469
Ralf Baechle53e62d32006-09-25 23:32:10 -0700470static void auide_ddma_tx_callback(int irq, void *param)
Pete Popov26a940e2005-09-15 08:03:12 +0000471{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100472 _auide_hwif *ahwif = (_auide_hwif*)param;
473 ahwif->drive->waiting_for_dma = 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000474}
475
Ralf Baechle53e62d32006-09-25 23:32:10 -0700476static void auide_ddma_rx_callback(int irq, void *param)
Pete Popov26a940e2005-09-15 08:03:12 +0000477{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100478 _auide_hwif *ahwif = (_auide_hwif*)param;
479 ahwif->drive->waiting_for_dma = 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000480}
481
Jordan Crouse8f29e652005-12-15 02:17:46 +0100482#endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
483
484static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize, u32 devwidth, u32 flags)
485{
486 dev->dev_id = dev_id;
487 dev->dev_physaddr = (u32)AU1XXX_ATA_PHYS_ADDR;
488 dev->dev_intlevel = 0;
489 dev->dev_intpolarity = 0;
490 dev->dev_tsize = tsize;
491 dev->dev_devwidth = devwidth;
492 dev->dev_flags = flags;
493}
494
495#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
496
Pete Popov26a940e2005-09-15 08:03:12 +0000497static int auide_dma_timeout(ide_drive_t *drive)
498{
499// printk("%s\n", __FUNCTION__);
500
Jordan Crouse8f29e652005-12-15 02:17:46 +0100501 printk(KERN_ERR "%s: DMA timeout occurred: ", drive->name);
Pete Popov26a940e2005-09-15 08:03:12 +0000502
Jordan Crouse8f29e652005-12-15 02:17:46 +0100503 if (HWIF(drive)->ide_dma_test_irq(drive))
504 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000505
Jordan Crouse8f29e652005-12-15 02:17:46 +0100506 return HWIF(drive)->ide_dma_end(drive);
Pete Popov26a940e2005-09-15 08:03:12 +0000507}
Jordan Crouse8f29e652005-12-15 02:17:46 +0100508
Pete Popov26a940e2005-09-15 08:03:12 +0000509
Jordan Crouse8f29e652005-12-15 02:17:46 +0100510static int auide_ddma_init(_auide_hwif *auide) {
511
512 dbdev_tab_t source_dev_tab, target_dev_tab;
513 u32 dev_id, tsize, devwidth, flags;
514 ide_hwif_t *hwif = auide->hwif;
Pete Popov26a940e2005-09-15 08:03:12 +0000515
Jordan Crouse8f29e652005-12-15 02:17:46 +0100516 dev_id = AU1XXX_ATA_DDMA_REQ;
517
518 if (auide->white_list || auide->black_list) {
519 tsize = 8;
520 devwidth = 32;
521 }
522 else {
523 tsize = 1;
524 devwidth = 16;
525
526 printk(KERN_ERR "au1xxx-ide: %s is not on ide driver whitelist.\n",auide_hwif.drive->id->model);
527 printk(KERN_ERR " please read 'Documentation/mips/AU1xxx_IDE.README'");
528 }
529
530#ifdef IDE_AU1XXX_BURSTMODE
531 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
532#else
533 flags = DEV_FLAGS_SYNC;
534#endif
535
536 /* setup dev_tab for tx channel */
537 auide_init_dbdma_dev( &source_dev_tab,
538 dev_id,
539 tsize, devwidth, DEV_FLAGS_OUT | flags);
540 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
541
542 auide_init_dbdma_dev( &source_dev_tab,
543 dev_id,
544 tsize, devwidth, DEV_FLAGS_IN | flags);
545 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
546
547 /* We also need to add a target device for the DMA */
548 auide_init_dbdma_dev( &target_dev_tab,
549 (u32)DSCR_CMD0_ALWAYS,
550 tsize, devwidth, DEV_FLAGS_ANYUSE);
551 auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
552
553 /* Get a channel for TX */
554 auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
555 auide->tx_dev_id,
556 auide_ddma_tx_callback,
557 (void*)auide);
558
559 /* Get a channel for RX */
560 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
561 auide->target_dev_id,
562 auide_ddma_rx_callback,
563 (void*)auide);
564
565 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
566 NUM_DESCRIPTORS);
567 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
568 NUM_DESCRIPTORS);
569
570 hwif->dmatable_cpu = dma_alloc_coherent(auide->dev,
571 PRD_ENTRIES * PRD_BYTES, /* 1 Page */
572 &hwif->dmatable_dma, GFP_KERNEL);
573
574 au1xxx_dbdma_start( auide->tx_chan );
575 au1xxx_dbdma_start( auide->rx_chan );
576
577 return 0;
578}
579#else
580
Pete Popov26a940e2005-09-15 08:03:12 +0000581static int auide_ddma_init( _auide_hwif *auide )
582{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100583 dbdev_tab_t source_dev_tab;
584 int flags;
Pete Popov26a940e2005-09-15 08:03:12 +0000585
Jordan Crouse8f29e652005-12-15 02:17:46 +0100586#ifdef IDE_AU1XXX_BURSTMODE
587 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
Pete Popov26a940e2005-09-15 08:03:12 +0000588#else
Jordan Crouse8f29e652005-12-15 02:17:46 +0100589 flags = DEV_FLAGS_SYNC;
Pete Popov26a940e2005-09-15 08:03:12 +0000590#endif
591
Jordan Crouse8f29e652005-12-15 02:17:46 +0100592 /* setup dev_tab for tx channel */
593 auide_init_dbdma_dev( &source_dev_tab,
594 (u32)DSCR_CMD0_ALWAYS,
595 8, 32, DEV_FLAGS_OUT | flags);
596 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
Pete Popov26a940e2005-09-15 08:03:12 +0000597
Jordan Crouse8f29e652005-12-15 02:17:46 +0100598 auide_init_dbdma_dev( &source_dev_tab,
599 (u32)DSCR_CMD0_ALWAYS,
600 8, 32, DEV_FLAGS_IN | flags);
601 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
602
603 /* Get a channel for TX */
604 auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
605 auide->tx_dev_id,
606 NULL,
607 (void*)auide);
608
609 /* Get a channel for RX */
610 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
611 DSCR_CMD0_ALWAYS,
612 NULL,
613 (void*)auide);
614
615 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
616 NUM_DESCRIPTORS);
617 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
618 NUM_DESCRIPTORS);
619
620 au1xxx_dbdma_start( auide->tx_chan );
621 au1xxx_dbdma_start( auide->rx_chan );
622
623 return 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000624}
Jordan Crouse8f29e652005-12-15 02:17:46 +0100625#endif
Pete Popov26a940e2005-09-15 08:03:12 +0000626
627static void auide_setup_ports(hw_regs_t *hw, _auide_hwif *ahwif)
628{
Jordan Crouse8f29e652005-12-15 02:17:46 +0100629 int i;
630 unsigned long *ata_regs = hw->io_ports;
Pete Popov26a940e2005-09-15 08:03:12 +0000631
Jordan Crouse8f29e652005-12-15 02:17:46 +0100632 /* FIXME? */
633 for (i = 0; i < IDE_CONTROL_OFFSET; i++) {
634 *ata_regs++ = ahwif->regbase + (i << AU1XXX_ATA_REG_OFFSET);
635 }
Pete Popov26a940e2005-09-15 08:03:12 +0000636
Jordan Crouse8f29e652005-12-15 02:17:46 +0100637 /* set the Alternative Status register */
638 *ata_regs = ahwif->regbase + (14 << AU1XXX_ATA_REG_OFFSET);
Pete Popov26a940e2005-09-15 08:03:12 +0000639}
640
641static int au_ide_probe(struct device *dev)
642{
643 struct platform_device *pdev = to_platform_device(dev);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100644 _auide_hwif *ahwif = &auide_hwif;
645 ide_hwif_t *hwif;
Pete Popov26a940e2005-09-15 08:03:12 +0000646 struct resource *res;
647 int ret = 0;
648
649#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
Jordan Crouse8f29e652005-12-15 02:17:46 +0100650 char *mode = "MWDMA2";
Pete Popov26a940e2005-09-15 08:03:12 +0000651#elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
Jordan Crouse8f29e652005-12-15 02:17:46 +0100652 char *mode = "PIO+DDMA(offload)";
Pete Popov26a940e2005-09-15 08:03:12 +0000653#endif
654
Jordan Crouse8f29e652005-12-15 02:17:46 +0100655 memset(&auide_hwif, 0, sizeof(_auide_hwif));
656 auide_hwif.dev = 0;
Pete Popov26a940e2005-09-15 08:03:12 +0000657
658 ahwif->dev = dev;
659 ahwif->irq = platform_get_irq(pdev, 0);
660
661 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
662
663 if (res == NULL) {
664 pr_debug("%s %d: no base address\n", DRV_NAME, pdev->id);
665 ret = -ENODEV;
666 goto out;
667 }
David Vrabel48944732006-01-19 17:56:29 +0000668 if (ahwif->irq < 0) {
669 pr_debug("%s %d: no IRQ\n", DRV_NAME, pdev->id);
670 ret = -ENODEV;
671 goto out;
672 }
Pete Popov26a940e2005-09-15 08:03:12 +0000673
Jordan Crouse8f29e652005-12-15 02:17:46 +0100674 if (!request_mem_region (res->start, res->end-res->start, pdev->name)) {
Pete Popov26a940e2005-09-15 08:03:12 +0000675 pr_debug("%s: request_mem_region failed\n", DRV_NAME);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100676 ret = -EBUSY;
Pete Popov26a940e2005-09-15 08:03:12 +0000677 goto out;
Jordan Crouse8f29e652005-12-15 02:17:46 +0100678 }
Pete Popov26a940e2005-09-15 08:03:12 +0000679
680 ahwif->regbase = (u32)ioremap(res->start, res->end-res->start);
681 if (ahwif->regbase == 0) {
682 ret = -ENOMEM;
683 goto out;
684 }
685
Jordan Crouse8f29e652005-12-15 02:17:46 +0100686 /* FIXME: This might possibly break PCMCIA IDE devices */
Pete Popov26a940e2005-09-15 08:03:12 +0000687
Jordan Crouse8f29e652005-12-15 02:17:46 +0100688 hwif = &ide_hwifs[pdev->id];
689 hw_regs_t *hw = &hwif->hw;
690 hwif->irq = hw->irq = ahwif->irq;
691 hwif->chipset = ide_au1xxx;
692
693 auide_setup_ports(hw, ahwif);
Pete Popov26a940e2005-09-15 08:03:12 +0000694 memcpy(hwif->io_ports, hw->io_ports, sizeof(hwif->io_ports));
695
Jordan Crouse8f29e652005-12-15 02:17:46 +0100696 hwif->ultra_mask = 0x0; /* Disable Ultra DMA */
Pete Popov26a940e2005-09-15 08:03:12 +0000697#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Jordan Crouse8f29e652005-12-15 02:17:46 +0100698 hwif->mwdma_mask = 0x07; /* Multimode-2 DMA */
699 hwif->swdma_mask = 0x00;
Pete Popov26a940e2005-09-15 08:03:12 +0000700#else
Jordan Crouse8f29e652005-12-15 02:17:46 +0100701 hwif->mwdma_mask = 0x0;
702 hwif->swdma_mask = 0x0;
Pete Popov26a940e2005-09-15 08:03:12 +0000703#endif
Pete Popov26a940e2005-09-15 08:03:12 +0000704
Jordan Crouse8f29e652005-12-15 02:17:46 +0100705 hwif->noprobe = 0;
706 hwif->drives[0].unmask = 1;
707 hwif->drives[1].unmask = 1;
Pete Popov26a940e2005-09-15 08:03:12 +0000708
Jordan Crouse8f29e652005-12-15 02:17:46 +0100709 /* hold should be on in all cases */
710 hwif->hold = 1;
711 hwif->mmio = 2;
Pete Popov26a940e2005-09-15 08:03:12 +0000712
Jordan Crouse8f29e652005-12-15 02:17:46 +0100713 /* If the user has selected DDMA assisted copies,
714 then set up a few local I/O function entry points
715 */
716
717#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
718 hwif->INSW = auide_insw;
719 hwif->OUTSW = auide_outsw;
720#endif
721
722 hwif->tuneproc = &auide_tune_drive;
723 hwif->speedproc = &auide_tune_chipset;
Pete Popov26a940e2005-09-15 08:03:12 +0000724
725#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
Jordan Crouse8f29e652005-12-15 02:17:46 +0100726 hwif->ide_dma_off_quietly = &auide_dma_off_quietly;
727 hwif->ide_dma_timeout = &auide_dma_timeout;
Pete Popov26a940e2005-09-15 08:03:12 +0000728
Jordan Crouse8f29e652005-12-15 02:17:46 +0100729 hwif->ide_dma_check = &auide_dma_check;
730 hwif->dma_exec_cmd = &auide_dma_exec_cmd;
731 hwif->dma_start = &auide_dma_start;
732 hwif->ide_dma_end = &auide_dma_end;
733 hwif->dma_setup = &auide_dma_setup;
734 hwif->ide_dma_test_irq = &auide_dma_test_irq;
735 hwif->ide_dma_host_off = &auide_dma_host_off;
736 hwif->ide_dma_host_on = &auide_dma_host_on;
737 hwif->ide_dma_lostirq = &auide_dma_lostirq;
738 hwif->ide_dma_on = &auide_dma_on;
Pete Popov26a940e2005-09-15 08:03:12 +0000739
Jordan Crouse8f29e652005-12-15 02:17:46 +0100740 hwif->autodma = 1;
741 hwif->drives[0].autodma = hwif->autodma;
742 hwif->drives[1].autodma = hwif->autodma;
743 hwif->atapi_dma = 1;
744
Pete Popov26a940e2005-09-15 08:03:12 +0000745#else /* !CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
Jordan Crouse8f29e652005-12-15 02:17:46 +0100746 hwif->autodma = 0;
747 hwif->channel = 0;
748 hwif->hold = 1;
749 hwif->select_data = 0; /* no chipset-specific code */
750 hwif->config_data = 0; /* no chipset-specific code */
Pete Popov26a940e2005-09-15 08:03:12 +0000751
Jordan Crouse8f29e652005-12-15 02:17:46 +0100752 hwif->drives[0].autodma = 0;
753 hwif->drives[0].autotune = 1; /* 1=autotune, 2=noautotune, 0=default */
Pete Popov26a940e2005-09-15 08:03:12 +0000754#endif
Jordan Crouse8f29e652005-12-15 02:17:46 +0100755 hwif->drives[0].no_io_32bit = 1;
Pete Popov26a940e2005-09-15 08:03:12 +0000756
Jordan Crouse8f29e652005-12-15 02:17:46 +0100757 auide_hwif.hwif = hwif;
758 hwif->hwif_data = &auide_hwif;
Pete Popov26a940e2005-09-15 08:03:12 +0000759
Jordan Crouse8f29e652005-12-15 02:17:46 +0100760#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
761 auide_ddma_init(&auide_hwif);
762 dbdma_init_done = 1;
Pete Popov26a940e2005-09-15 08:03:12 +0000763#endif
764
765 probe_hwif_init(hwif);
766 dev_set_drvdata(dev, hwif);
767
Jordan Crouse8f29e652005-12-15 02:17:46 +0100768 printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
Pete Popov26a940e2005-09-15 08:03:12 +0000769
Jordan Crouse8f29e652005-12-15 02:17:46 +0100770 out:
771 return ret;
Pete Popov26a940e2005-09-15 08:03:12 +0000772}
773
774static int au_ide_remove(struct device *dev)
775{
776 struct platform_device *pdev = to_platform_device(dev);
777 struct resource *res;
778 ide_hwif_t *hwif = dev_get_drvdata(dev);
Jordan Crouse8f29e652005-12-15 02:17:46 +0100779 _auide_hwif *ahwif = &auide_hwif;
Pete Popov26a940e2005-09-15 08:03:12 +0000780
781 ide_unregister(hwif - ide_hwifs);
782
783 iounmap((void *)ahwif->regbase);
784
785 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
786 release_mem_region(res->start, res->end - res->start);
787
788 return 0;
789}
790
791static struct device_driver au1200_ide_driver = {
792 .name = "au1200-ide",
793 .bus = &platform_bus_type,
794 .probe = au_ide_probe,
795 .remove = au_ide_remove,
796};
797
798static int __init au_ide_init(void)
799{
800 return driver_register(&au1200_ide_driver);
801}
802
Jordan Crouse8f29e652005-12-15 02:17:46 +0100803static void __exit au_ide_exit(void)
Pete Popov26a940e2005-09-15 08:03:12 +0000804{
805 driver_unregister(&au1200_ide_driver);
806}
807
Pete Popov26a940e2005-09-15 08:03:12 +0000808MODULE_LICENSE("GPL");
809MODULE_DESCRIPTION("AU1200 IDE driver");
810
811module_init(au_ide_init);
812module_exit(au_ide_exit);