blob: 7da7d73c08474675fb25b2c38d43b5e550c367a8 [file] [log] [blame]
Sujith394cf0a2009-02-09 13:26:54 +05301/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Sujith394cf0a2009-02-09 13:26:54 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef EEPROM_H
18#define EEPROM_H
19
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070020#include "../ath.h"
Johannes Bergd3236552009-04-20 14:31:42 +020021#include <net/cfg80211.h>
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -040022#include "ar9003_eeprom.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040023
Sujith394cf0a2009-02-09 13:26:54 +053024#define AH_USE_EEPROM 0x1
25
26#ifdef __BIG_ENDIAN
27#define AR5416_EEPROM_MAGIC 0x5aa5
28#else
29#define AR5416_EEPROM_MAGIC 0xa55a
30#endif
31
32#define CTRY_DEBUG 0x1ff
33#define CTRY_DEFAULT 0
34
35#define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
36#define AR_EEPROM_EEPCAP_AES_DIS 0x0002
37#define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
38#define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
39#define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
40#define AR_EEPROM_EEPCAP_MAXQCU_S 4
41#define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
42#define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
43#define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
44
45#define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
46#define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
47#define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
48#define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
49#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
50#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
51
52#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
53#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
54
55#define AR5416_EEPROM_MAGIC_OFFSET 0x0
56#define AR5416_EEPROM_S 2
57#define AR5416_EEPROM_OFFSET 0x2000
58#define AR5416_EEPROM_MAX 0xae0
59
60#define AR5416_EEPROM_START_ADDR \
61 (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
62
63#define SD_NO_CTL 0xE0
64#define NO_CTL 0xff
65#define CTL_MODE_M 7
66#define CTL_11A 0
67#define CTL_11B 1
68#define CTL_11G 2
69#define CTL_2GHT20 5
70#define CTL_5GHT20 6
71#define CTL_2GHT40 7
72#define CTL_5GHT40 8
73
74#define EXT_ADDITIVE (0x8000)
75#define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
76#define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
77#define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
78
79#define SUB_NUM_CTL_MODES_AT_5G_40 2
80#define SUB_NUM_CTL_MODES_AT_2G_40 3
81
Sujithe421c7b2009-02-12 10:06:36 +053082#define INCREASE_MAXPOW_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */
83#define INCREASE_MAXPOW_BY_THREE_CHAIN 10 /* 10*log10(3)*2 */
84
Sujithfec0de12009-02-12 10:06:43 +053085/*
86 * For AR9285 and later chipsets, the following bits are not being programmed
87 * in EEPROM and so need to be enabled always.
88 *
89 * Bit 0: en_fcc_mid
90 * Bit 1: en_jap_mid
91 * Bit 2: en_fcc_dfs_ht40
92 * Bit 3: en_jap_ht40
93 * Bit 4: en_jap_dfs_ht40
94 */
95#define AR9285_RDEXT_DEFAULT 0x1F
96
Sujith394cf0a2009-02-09 13:26:54 +053097#define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
98#define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
99#define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM))
100
Sujith355363f2009-03-13 08:56:02 +0530101#define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK)
Sujithd9ae96d2009-02-20 15:13:13 +0530102#define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
103 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530104#define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_10_OR_LATER(ah) && \
105 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
Sujithd9ae96d2009-02-20 15:13:13 +0530106
Sujith394cf0a2009-02-09 13:26:54 +0530107#define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c
108#define AR_EEPROM_RFSILENT_GPIO_SEL_S 2
109#define AR_EEPROM_RFSILENT_POLARITY 0x0002
110#define AR_EEPROM_RFSILENT_POLARITY_S 1
111
112#define EEP_RFSILENT_ENABLED 0x0001
113#define EEP_RFSILENT_ENABLED_S 0
114#define EEP_RFSILENT_POLARITY 0x0002
115#define EEP_RFSILENT_POLARITY_S 1
116#define EEP_RFSILENT_GPIO_SEL 0x001c
117#define EEP_RFSILENT_GPIO_SEL_S 2
118
119#define AR5416_OPFLAGS_11A 0x01
120#define AR5416_OPFLAGS_11G 0x02
121#define AR5416_OPFLAGS_N_5G_HT40 0x04
122#define AR5416_OPFLAGS_N_2G_HT40 0x08
123#define AR5416_OPFLAGS_N_5G_HT20 0x10
124#define AR5416_OPFLAGS_N_2G_HT20 0x20
125
126#define AR5416_EEP_NO_BACK_VER 0x1
127#define AR5416_EEP_VER 0xE
128#define AR5416_EEP_VER_MINOR_MASK 0x0FFF
129#define AR5416_EEP_MINOR_VER_2 0x2
130#define AR5416_EEP_MINOR_VER_3 0x3
131#define AR5416_EEP_MINOR_VER_7 0x7
132#define AR5416_EEP_MINOR_VER_9 0x9
133#define AR5416_EEP_MINOR_VER_16 0x10
134#define AR5416_EEP_MINOR_VER_17 0x11
135#define AR5416_EEP_MINOR_VER_19 0x13
136#define AR5416_EEP_MINOR_VER_20 0x14
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530137#define AR5416_EEP_MINOR_VER_21 0x15
Sujith06d0f062009-02-12 10:06:45 +0530138#define AR5416_EEP_MINOR_VER_22 0x16
Sujith394cf0a2009-02-09 13:26:54 +0530139
140#define AR5416_NUM_5G_CAL_PIERS 8
141#define AR5416_NUM_2G_CAL_PIERS 4
142#define AR5416_NUM_5G_20_TARGET_POWERS 8
143#define AR5416_NUM_5G_40_TARGET_POWERS 8
144#define AR5416_NUM_2G_CCK_TARGET_POWERS 3
145#define AR5416_NUM_2G_20_TARGET_POWERS 4
146#define AR5416_NUM_2G_40_TARGET_POWERS 4
147#define AR5416_NUM_CTLS 24
148#define AR5416_NUM_BAND_EDGES 8
149#define AR5416_NUM_PD_GAINS 4
150#define AR5416_PD_GAINS_IN_MASK 4
151#define AR5416_PD_GAIN_ICEPTS 5
152#define AR5416_EEPROM_MODAL_SPURS 5
153#define AR5416_MAX_RATE_POWER 63
154#define AR5416_NUM_PDADC_VALUES 128
155#define AR5416_BCHAN_UNUSED 0xFF
156#define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
157#define AR5416_MAX_CHAINS 3
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400158#define AR9300_MAX_CHAINS 3
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530159#define AR5416_PWR_TABLE_OFFSET_DB -5
Sujith394cf0a2009-02-09 13:26:54 +0530160
161/* Rx gain type values */
162#define AR5416_EEP_RXGAIN_23DB_BACKOFF 0
163#define AR5416_EEP_RXGAIN_13DB_BACKOFF 1
164#define AR5416_EEP_RXGAIN_ORIG 2
165
166/* Tx gain type values */
167#define AR5416_EEP_TXGAIN_ORIGINAL 0
168#define AR5416_EEP_TXGAIN_HIGH_POWER 1
169
170#define AR5416_EEP4K_START_LOC 64
171#define AR5416_EEP4K_NUM_2G_CAL_PIERS 3
172#define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
173#define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3
174#define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3
175#define AR5416_EEP4K_NUM_CTLS 12
176#define AR5416_EEP4K_NUM_BAND_EDGES 4
177#define AR5416_EEP4K_NUM_PD_GAINS 2
178#define AR5416_EEP4K_PD_GAINS_IN_MASK 4
179#define AR5416_EEP4K_PD_GAIN_ICEPTS 5
180#define AR5416_EEP4K_MAX_CHAINS 1
181
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530182#define AR9280_TX_GAIN_TABLE_SIZE 22
183
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530184#define AR9287_EEP_VER 0xE
185#define AR9287_EEP_VER_MINOR_MASK 0xFFF
186#define AR9287_EEP_MINOR_VER_1 0x1
187#define AR9287_EEP_MINOR_VER_2 0x2
188#define AR9287_EEP_MINOR_VER_3 0x3
189#define AR9287_EEP_MINOR_VER AR9287_EEP_MINOR_VER_3
190#define AR9287_EEP_MINOR_VER_b AR9287_EEP_MINOR_VER
191#define AR9287_EEP_NO_BACK_VER AR9287_EEP_MINOR_VER_1
192
193#define AR9287_EEP_START_LOC 128
194#define AR9287_NUM_2G_CAL_PIERS 3
195#define AR9287_NUM_2G_CCK_TARGET_POWERS 3
196#define AR9287_NUM_2G_20_TARGET_POWERS 3
197#define AR9287_NUM_2G_40_TARGET_POWERS 3
198#define AR9287_NUM_CTLS 12
199#define AR9287_NUM_BAND_EDGES 4
200#define AR9287_NUM_PD_GAINS 4
201#define AR9287_PD_GAINS_IN_MASK 4
202#define AR9287_PD_GAIN_ICEPTS 1
203#define AR9287_EEPROM_MODAL_SPURS 5
204#define AR9287_MAX_RATE_POWER 63
205#define AR9287_NUM_PDADC_VALUES 128
206#define AR9287_NUM_RATES 16
207#define AR9287_BCHAN_UNUSED 0xFF
208#define AR9287_MAX_PWR_RANGE_IN_HALF_DB 64
209#define AR9287_OPFLAGS_11A 0x01
210#define AR9287_OPFLAGS_11G 0x02
211#define AR9287_OPFLAGS_2G_HT40 0x08
212#define AR9287_OPFLAGS_2G_HT20 0x20
213#define AR9287_OPFLAGS_5G_HT40 0x04
214#define AR9287_OPFLAGS_5G_HT20 0x10
215#define AR9287_EEPMISC_BIG_ENDIAN 0x01
216#define AR9287_EEPMISC_WOW 0x02
217#define AR9287_MAX_CHAINS 2
218#define AR9287_ANT_16S 32
219#define AR9287_custdatasize 20
220
221#define AR9287_NUM_ANT_CHAIN_FIELDS 6
222#define AR9287_NUM_ANT_COMMON_FIELDS 4
223#define AR9287_SIZE_ANT_CHAIN_FIELD 2
224#define AR9287_SIZE_ANT_COMMON_FIELD 4
225#define AR9287_ANT_CHAIN_MASK 0x3
226#define AR9287_ANT_COMMON_MASK 0xf
227#define AR9287_CHAIN_0_IDX 0
228#define AR9287_CHAIN_1_IDX 1
229#define AR9287_DATA_SZ 32
230
231#define AR9287_PWR_TABLE_OFFSET_DB -5
232
233#define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1)
234
Sujith394cf0a2009-02-09 13:26:54 +0530235enum eeprom_param {
236 EEP_NFTHRESH_5,
237 EEP_NFTHRESH_2,
238 EEP_MAC_MSW,
239 EEP_MAC_MID,
240 EEP_MAC_LSW,
241 EEP_REG_0,
242 EEP_REG_1,
243 EEP_OP_CAP,
244 EEP_OP_MODE,
245 EEP_RF_SILENT,
246 EEP_OB_5,
247 EEP_DB_5,
248 EEP_OB_2,
249 EEP_DB_2,
250 EEP_MINOR_REV,
251 EEP_TX_MASK,
252 EEP_RX_MASK,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400253 EEP_FSTCLK_5G,
Sujith394cf0a2009-02-09 13:26:54 +0530254 EEP_RXGAIN_TYPE,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530255 EEP_OL_PWRCTRL,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400256 EEP_TXGAIN_TYPE,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530257 EEP_RC_CHAIN_MASK,
Sujith394cf0a2009-02-09 13:26:54 +0530258 EEP_DAC_HPWR_5G,
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530259 EEP_FRAC_N_5G,
260 EEP_DEV_TYPE,
261 EEP_TEMPSENSE_SLOPE,
262 EEP_TEMPSENSE_SLOPE_PAL_ON,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400263 EEP_PWR_TABLE_OFFSET,
264 EEP_DRIVE_STRENGTH,
265 EEP_INTERNAL_REGULATOR,
266 EEP_SWREG
Sujith394cf0a2009-02-09 13:26:54 +0530267};
268
269enum ar5416_rates {
270 rate6mb, rate9mb, rate12mb, rate18mb,
271 rate24mb, rate36mb, rate48mb, rate54mb,
272 rate1l, rate2l, rate2s, rate5_5l,
273 rate5_5s, rate11l, rate11s, rateXr,
274 rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
275 rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
276 rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
277 rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
278 rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
279 Ar5416RateSize
280};
281
282enum ath9k_hal_freq_band {
283 ATH9K_HAL_FREQ_BAND_5GHZ = 0,
284 ATH9K_HAL_FREQ_BAND_2GHZ = 1
285};
286
287struct base_eep_header {
288 u16 length;
289 u16 checksum;
290 u16 version;
291 u8 opCapFlags;
292 u8 eepMisc;
293 u16 regDmn[2];
294 u8 macAddr[6];
295 u8 rxMask;
296 u8 txMask;
297 u16 rfSilent;
298 u16 blueToothOptions;
299 u16 deviceCap;
300 u32 binBuildNumber;
301 u8 deviceType;
302 u8 pwdclkind;
Felix Fietkau5b75d0f2010-04-26 15:04:34 -0400303 u8 fastClk5g;
304 u8 divChain;
Sujith394cf0a2009-02-09 13:26:54 +0530305 u8 rxGainType;
306 u8 dacHiPwrMode_5G;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530307 u8 openLoopPwrCntl;
Sujith394cf0a2009-02-09 13:26:54 +0530308 u8 dacLpMode;
309 u8 txGainType;
310 u8 rcChainMask;
311 u8 desiredScaleCCK;
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530312 u8 pwr_table_offset;
Sujith06d0f062009-02-12 10:06:45 +0530313 u8 frac_n_5g;
314 u8 futureBase_3[21];
Sujith394cf0a2009-02-09 13:26:54 +0530315} __packed;
316
317struct base_eep_header_4k {
318 u16 length;
319 u16 checksum;
320 u16 version;
321 u8 opCapFlags;
322 u8 eepMisc;
323 u16 regDmn[2];
324 u8 macAddr[6];
325 u8 rxMask;
326 u8 txMask;
327 u16 rfSilent;
328 u16 blueToothOptions;
329 u16 deviceCap;
330 u32 binBuildNumber;
331 u8 deviceType;
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530332 u8 txGainType;
Sujith394cf0a2009-02-09 13:26:54 +0530333} __packed;
334
335
336struct spur_chan {
337 u16 spurChan;
338 u8 spurRangeLow;
339 u8 spurRangeHigh;
340} __packed;
341
342struct modal_eep_header {
343 u32 antCtrlChain[AR5416_MAX_CHAINS];
344 u32 antCtrlCommon;
345 u8 antennaGainCh[AR5416_MAX_CHAINS];
346 u8 switchSettling;
347 u8 txRxAttenCh[AR5416_MAX_CHAINS];
348 u8 rxTxMarginCh[AR5416_MAX_CHAINS];
349 u8 adcDesiredSize;
350 u8 pgaDesiredSize;
351 u8 xlnaGainCh[AR5416_MAX_CHAINS];
352 u8 txEndToXpaOff;
353 u8 txEndToRxOn;
354 u8 txFrameToXpaOn;
355 u8 thresh62;
356 u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
357 u8 xpdGain;
358 u8 xpd;
359 u8 iqCalICh[AR5416_MAX_CHAINS];
360 u8 iqCalQCh[AR5416_MAX_CHAINS];
361 u8 pdGainOverlap;
362 u8 ob;
363 u8 db;
364 u8 xpaBiasLvl;
365 u8 pwrDecreaseFor2Chain;
366 u8 pwrDecreaseFor3Chain;
367 u8 txFrameToDataStart;
368 u8 txFrameToPaOn;
369 u8 ht40PowerIncForPdadc;
370 u8 bswAtten[AR5416_MAX_CHAINS];
371 u8 bswMargin[AR5416_MAX_CHAINS];
372 u8 swSettleHt40;
373 u8 xatten2Db[AR5416_MAX_CHAINS];
374 u8 xatten2Margin[AR5416_MAX_CHAINS];
375 u8 ob_ch1;
376 u8 db_ch1;
377 u8 useAnt1:1,
378 force_xpaon:1,
379 local_bias:1,
380 femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1;
381 u8 miscBits;
382 u16 xpaBiasLvlFreq[3];
383 u8 futureModal[6];
384
385 struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
386} __packed;
387
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530388struct calDataPerFreqOpLoop {
389 u8 pwrPdg[2][5];
390 u8 vpdPdg[2][5];
391 u8 pcdac[2][5];
392 u8 empty[2][5];
393} __packed;
394
Sujith394cf0a2009-02-09 13:26:54 +0530395struct modal_eep_4k_header {
Sujithc16c9d02009-08-07 09:45:11 +0530396 u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
397 u32 antCtrlCommon;
398 u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
399 u8 switchSettling;
400 u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
401 u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
402 u8 adcDesiredSize;
403 u8 pgaDesiredSize;
404 u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
405 u8 txEndToXpaOff;
406 u8 txEndToRxOn;
407 u8 txFrameToXpaOn;
408 u8 thresh62;
409 u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
410 u8 xpdGain;
411 u8 xpd;
412 u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
413 u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
414 u8 pdGainOverlap;
Sujith7f638452009-08-07 09:45:23 +0530415#ifdef __BIG_ENDIAN_BITFIELD
416 u8 ob_1:4, ob_0:4;
417 u8 db1_1:4, db1_0:4;
418#else
419 u8 ob_0:4, ob_1:4;
420 u8 db1_0:4, db1_1:4;
421#endif
Sujithc16c9d02009-08-07 09:45:11 +0530422 u8 xpaBiasLvl;
423 u8 txFrameToDataStart;
424 u8 txFrameToPaOn;
425 u8 ht40PowerIncForPdadc;
426 u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
427 u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
428 u8 swSettleHt40;
429 u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
430 u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
Sujith7f638452009-08-07 09:45:23 +0530431#ifdef __BIG_ENDIAN_BITFIELD
432 u8 db2_1:4, db2_0:4;
433#else
434 u8 db2_0:4, db2_1:4;
435#endif
Sujithc16c9d02009-08-07 09:45:11 +0530436 u8 version;
Sujith7f638452009-08-07 09:45:23 +0530437#ifdef __BIG_ENDIAN_BITFIELD
438 u8 ob_3:4, ob_2:4;
439 u8 antdiv_ctl1:4, ob_4:4;
440 u8 db1_3:4, db1_2:4;
441 u8 antdiv_ctl2:4, db1_4:4;
442 u8 db2_2:4, db2_3:4;
443 u8 reserved:4, db2_4:4;
444#else
445 u8 ob_2:4, ob_3:4;
446 u8 ob_4:4, antdiv_ctl1:4;
447 u8 db1_2:4, db1_3:4;
448 u8 db1_4:4, antdiv_ctl2:4;
449 u8 db2_2:4, db2_3:4;
450 u8 db2_4:4, reserved:4;
451#endif
Sujithc16c9d02009-08-07 09:45:11 +0530452 u8 futureModal[4];
Sujith394cf0a2009-02-09 13:26:54 +0530453 struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
454} __packed;
455
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530456struct base_eep_ar9287_header {
Sujithc16c9d02009-08-07 09:45:11 +0530457 u16 length;
458 u16 checksum;
459 u16 version;
460 u8 opCapFlags;
461 u8 eepMisc;
462 u16 regDmn[2];
463 u8 macAddr[6];
464 u8 rxMask;
465 u8 txMask;
466 u16 rfSilent;
467 u16 blueToothOptions;
468 u16 deviceCap;
469 u32 binBuildNumber;
470 u8 deviceType;
471 u8 openLoopPwrCntl;
472 int8_t pwrTableOffset;
473 int8_t tempSensSlope;
474 int8_t tempSensSlopePalOn;
475 u8 futureBase[29];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530476} __packed;
477
478struct modal_eep_ar9287_header {
Sujithc16c9d02009-08-07 09:45:11 +0530479 u32 antCtrlChain[AR9287_MAX_CHAINS];
480 u32 antCtrlCommon;
481 int8_t antennaGainCh[AR9287_MAX_CHAINS];
482 u8 switchSettling;
483 u8 txRxAttenCh[AR9287_MAX_CHAINS];
484 u8 rxTxMarginCh[AR9287_MAX_CHAINS];
485 int8_t adcDesiredSize;
486 u8 txEndToXpaOff;
487 u8 txEndToRxOn;
488 u8 txFrameToXpaOn;
489 u8 thresh62;
490 int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS];
491 u8 xpdGain;
492 u8 xpd;
493 int8_t iqCalICh[AR9287_MAX_CHAINS];
494 int8_t iqCalQCh[AR9287_MAX_CHAINS];
495 u8 pdGainOverlap;
496 u8 xpaBiasLvl;
497 u8 txFrameToDataStart;
498 u8 txFrameToPaOn;
499 u8 ht40PowerIncForPdadc;
500 u8 bswAtten[AR9287_MAX_CHAINS];
501 u8 bswMargin[AR9287_MAX_CHAINS];
502 u8 swSettleHt40;
503 u8 version;
504 u8 db1;
505 u8 db2;
506 u8 ob_cck;
507 u8 ob_psk;
508 u8 ob_qam;
509 u8 ob_pal_off;
510 u8 futureModal[30];
511 struct spur_chan spurChans[AR9287_EEPROM_MODAL_SPURS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530512} __packed;
513
Sujith394cf0a2009-02-09 13:26:54 +0530514struct cal_data_per_freq {
515 u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
516 u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
517} __packed;
518
519struct cal_data_per_freq_4k {
520 u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
521 u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
522} __packed;
523
524struct cal_target_power_leg {
525 u8 bChannel;
526 u8 tPow2x[4];
527} __packed;
528
529struct cal_target_power_ht {
530 u8 bChannel;
531 u8 tPow2x[8];
532} __packed;
533
534
535#ifdef __BIG_ENDIAN_BITFIELD
536struct cal_ctl_edges {
537 u8 bChannel;
538 u8 flag:2, tPower:6;
539} __packed;
540#else
541struct cal_ctl_edges {
542 u8 bChannel;
543 u8 tPower:6, flag:2;
544} __packed;
545#endif
546
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530547struct cal_data_op_loop_ar9287 {
548 u8 pwrPdg[2][5];
549 u8 vpdPdg[2][5];
550 u8 pcdac[2][5];
551 u8 empty[2][5];
552} __packed;
553
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530554struct cal_data_per_freq_ar9287 {
555 u8 pwrPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
556 u8 vpdPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
557} __packed;
558
559union cal_data_per_freq_ar9287_u {
560 struct cal_data_op_loop_ar9287 calDataOpen;
561 struct cal_data_per_freq_ar9287 calDataClose;
562} __packed;
563
564struct cal_ctl_data_ar9287 {
565 struct cal_ctl_edges
566 ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES];
567} __packed;
568
Sujith394cf0a2009-02-09 13:26:54 +0530569struct cal_ctl_data {
570 struct cal_ctl_edges
571 ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
572} __packed;
573
574struct cal_ctl_data_4k {
575 struct cal_ctl_edges
576 ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
577} __packed;
578
579struct ar5416_eeprom_def {
580 struct base_eep_header baseEepHeader;
581 u8 custData[64];
582 struct modal_eep_header modalHeader[2];
583 u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
584 u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
585 struct cal_data_per_freq
586 calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
587 struct cal_data_per_freq
588 calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
589 struct cal_target_power_leg
590 calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
591 struct cal_target_power_ht
592 calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
593 struct cal_target_power_ht
594 calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
595 struct cal_target_power_leg
596 calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
597 struct cal_target_power_leg
598 calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
599 struct cal_target_power_ht
600 calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
601 struct cal_target_power_ht
602 calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
603 u8 ctlIndex[AR5416_NUM_CTLS];
604 struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
605 u8 padding;
606} __packed;
607
608struct ar5416_eeprom_4k {
609 struct base_eep_header_4k baseEepHeader;
610 u8 custData[20];
611 struct modal_eep_4k_header modalHeader;
612 u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
613 struct cal_data_per_freq_4k
614 calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
615 struct cal_target_power_leg
616 calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
617 struct cal_target_power_leg
618 calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
619 struct cal_target_power_ht
620 calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
621 struct cal_target_power_ht
622 calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
623 u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
624 struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
625 u8 padding;
626} __packed;
627
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400628struct ar9287_eeprom {
Sujithc16c9d02009-08-07 09:45:11 +0530629 struct base_eep_ar9287_header baseEepHeader;
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530630 u8 custData[AR9287_DATA_SZ];
631 struct modal_eep_ar9287_header modalHeader;
632 u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS];
633 union cal_data_per_freq_ar9287_u
Sujithc16c9d02009-08-07 09:45:11 +0530634 calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530635 struct cal_target_power_leg
Sujithc16c9d02009-08-07 09:45:11 +0530636 calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530637 struct cal_target_power_leg
Sujithc16c9d02009-08-07 09:45:11 +0530638 calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530639 struct cal_target_power_ht
Sujithc16c9d02009-08-07 09:45:11 +0530640 calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530641 struct cal_target_power_ht
Sujithc16c9d02009-08-07 09:45:11 +0530642 calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530643 u8 ctlIndex[AR9287_NUM_CTLS];
644 struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS];
645 u8 padding;
646} __packed;
647
Sujith394cf0a2009-02-09 13:26:54 +0530648enum reg_ext_bitmap {
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +0530649 REG_EXT_FCC_MIDBAND = 0,
Sujith394cf0a2009-02-09 13:26:54 +0530650 REG_EXT_JAPAN_MIDBAND = 1,
651 REG_EXT_FCC_DFS_HT40 = 2,
652 REG_EXT_JAPAN_NONDFS_HT40 = 3,
653 REG_EXT_JAPAN_DFS_HT40 = 4
654};
655
656struct ath9k_country_entry {
657 u16 countryCode;
658 u16 regDmnEnum;
659 u16 regDmn5G;
660 u16 regDmn2G;
661 u8 isMultidomain;
662 u8 iso[3];
663};
664
Sujithe1537892009-02-09 13:27:15 +0530665struct eeprom_ops {
666 int (*check_eeprom)(struct ath_hw *hw);
667 u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
668 bool (*fill_eeprom)(struct ath_hw *hw);
669 int (*get_eeprom_ver)(struct ath_hw *hw);
670 int (*get_eeprom_rev)(struct ath_hw *hw);
671 u8 (*get_num_ant_config)(struct ath_hw *hw, enum ieee80211_band band);
672 u16 (*get_eeprom_antenna_cfg)(struct ath_hw *hw,
673 struct ath9k_channel *chan);
Sujithd6509152009-03-13 08:56:05 +0530674 void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
Sujithe1537892009-02-09 13:27:15 +0530675 void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700676 void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
Sujithe1537892009-02-09 13:27:15 +0530677 u16 cfgCtl, u8 twiceAntennaReduction,
678 u8 twiceMaxRegulatoryPower, u8 powerLimit);
679 u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
680};
681
Sujith79d7f4b2010-06-01 15:14:06 +0530682void ath9k_hw_analog_shift_regwrite(struct ath_hw *ah, u32 reg, u32 val);
Sujithb5aec952009-08-07 09:45:15 +0530683void ath9k_hw_analog_shift_rmw(struct ath_hw *ah, u32 reg, u32 mask,
684 u32 shift, u32 val);
685int16_t ath9k_hw_interpolate(u16 target, u16 srcLeft, u16 srcRight,
686 int16_t targetLeft,
687 int16_t targetRight);
688bool ath9k_hw_get_lower_upper_index(u8 target, u8 *pList, u16 listSize,
689 u16 *indexL, u16 *indexR);
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700690bool ath9k_hw_nvram_read(struct ath_common *common, u32 off, u16 *data);
Sujithb5aec952009-08-07 09:45:15 +0530691void ath9k_hw_fill_vpd_table(u8 pwrMin, u8 pwrMax, u8 *pPwrList,
692 u8 *pVpdList, u16 numIntercepts,
693 u8 *pRetVpdList);
694void ath9k_hw_get_legacy_target_powers(struct ath_hw *ah,
695 struct ath9k_channel *chan,
696 struct cal_target_power_leg *powInfo,
697 u16 numChannels,
698 struct cal_target_power_leg *pNewPower,
699 u16 numRates, bool isExtTarget);
700void ath9k_hw_get_target_powers(struct ath_hw *ah,
701 struct ath9k_channel *chan,
702 struct cal_target_power_ht *powInfo,
703 u16 numChannels,
704 struct cal_target_power_ht *pNewPower,
705 u16 numRates, bool isHt40Target);
706u16 ath9k_hw_get_max_edge_power(u16 freq, struct cal_ctl_edges *pRdEdgesPower,
707 bool is2GHz, int num_band_edges);
Sujitha55f8582010-06-01 15:14:07 +0530708void ath9k_hw_update_regulatory_maxpower(struct ath_hw *ah);
Sujithb5aec952009-08-07 09:45:15 +0530709int ath9k_hw_eeprom_init(struct ath_hw *ah);
710
Sujith394cf0a2009-02-09 13:26:54 +0530711#define ar5416_get_ntxchains(_txchainmask) \
Sujithf74df6f2009-02-09 13:27:24 +0530712 (((_txchainmask >> 2) & 1) + \
Sujith394cf0a2009-02-09 13:26:54 +0530713 ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
714
Sujithb5aec952009-08-07 09:45:15 +0530715extern const struct eeprom_ops eep_def_ops;
716extern const struct eeprom_ops eep_4k_ops;
Luis R. Rodriguez0b8f6f2b12010-04-15 17:39:12 -0400717extern const struct eeprom_ops eep_ar9287_ops;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400718extern const struct eeprom_ops eep_ar9287_ops;
719extern const struct eeprom_ops eep_ar9300_ops;
Sujith394cf0a2009-02-09 13:26:54 +0530720
721#endif /* EEPROM_H */